xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/am35xx-clocks.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for OMAP3 clock data
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun&scm_clocks {
8*4882a593Smuzhiyun	emac_ick: emac_ick@32c {
9*4882a593Smuzhiyun		#clock-cells = <0>;
10*4882a593Smuzhiyun		compatible = "ti,am35xx-gate-clock";
11*4882a593Smuzhiyun		clocks = <&ipss_ick>;
12*4882a593Smuzhiyun		reg = <0x032c>;
13*4882a593Smuzhiyun		ti,bit-shift = <1>;
14*4882a593Smuzhiyun	};
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	emac_fck: emac_fck@32c {
17*4882a593Smuzhiyun		#clock-cells = <0>;
18*4882a593Smuzhiyun		compatible = "ti,gate-clock";
19*4882a593Smuzhiyun		clocks = <&rmii_ck>;
20*4882a593Smuzhiyun		reg = <0x032c>;
21*4882a593Smuzhiyun		ti,bit-shift = <9>;
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	vpfe_ick: vpfe_ick@32c {
25*4882a593Smuzhiyun		#clock-cells = <0>;
26*4882a593Smuzhiyun		compatible = "ti,am35xx-gate-clock";
27*4882a593Smuzhiyun		clocks = <&ipss_ick>;
28*4882a593Smuzhiyun		reg = <0x032c>;
29*4882a593Smuzhiyun		ti,bit-shift = <2>;
30*4882a593Smuzhiyun	};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun	vpfe_fck: vpfe_fck@32c {
33*4882a593Smuzhiyun		#clock-cells = <0>;
34*4882a593Smuzhiyun		compatible = "ti,gate-clock";
35*4882a593Smuzhiyun		clocks = <&pclk_ck>;
36*4882a593Smuzhiyun		reg = <0x032c>;
37*4882a593Smuzhiyun		ti,bit-shift = <10>;
38*4882a593Smuzhiyun	};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun	hsotgusb_ick_am35xx: hsotgusb_ick_am35xx@32c {
41*4882a593Smuzhiyun		#clock-cells = <0>;
42*4882a593Smuzhiyun		compatible = "ti,am35xx-gate-clock";
43*4882a593Smuzhiyun		clocks = <&ipss_ick>;
44*4882a593Smuzhiyun		reg = <0x032c>;
45*4882a593Smuzhiyun		ti,bit-shift = <0>;
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun	hsotgusb_fck_am35xx: hsotgusb_fck_am35xx@32c {
49*4882a593Smuzhiyun		#clock-cells = <0>;
50*4882a593Smuzhiyun		compatible = "ti,gate-clock";
51*4882a593Smuzhiyun		clocks = <&sys_ck>;
52*4882a593Smuzhiyun		reg = <0x032c>;
53*4882a593Smuzhiyun		ti,bit-shift = <8>;
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	hecc_ck: hecc_ck@32c {
57*4882a593Smuzhiyun		#clock-cells = <0>;
58*4882a593Smuzhiyun		compatible = "ti,am35xx-gate-clock";
59*4882a593Smuzhiyun		clocks = <&sys_ck>;
60*4882a593Smuzhiyun		reg = <0x032c>;
61*4882a593Smuzhiyun		ti,bit-shift = <3>;
62*4882a593Smuzhiyun	};
63*4882a593Smuzhiyun};
64*4882a593Smuzhiyun&cm_clocks {
65*4882a593Smuzhiyun	ipss_ick: ipss_ick@a10 {
66*4882a593Smuzhiyun		#clock-cells = <0>;
67*4882a593Smuzhiyun		compatible = "ti,am35xx-interface-clock";
68*4882a593Smuzhiyun		clocks = <&core_l3_ick>;
69*4882a593Smuzhiyun		reg = <0x0a10>;
70*4882a593Smuzhiyun		ti,bit-shift = <4>;
71*4882a593Smuzhiyun	};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun	rmii_ck: rmii_ck {
74*4882a593Smuzhiyun		#clock-cells = <0>;
75*4882a593Smuzhiyun		compatible = "fixed-clock";
76*4882a593Smuzhiyun		clock-frequency = <50000000>;
77*4882a593Smuzhiyun	};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun	pclk_ck: pclk_ck {
80*4882a593Smuzhiyun		#clock-cells = <0>;
81*4882a593Smuzhiyun		compatible = "fixed-clock";
82*4882a593Smuzhiyun		clock-frequency = <27000000>;
83*4882a593Smuzhiyun	};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun	uart4_ick_am35xx: uart4_ick_am35xx@a10 {
86*4882a593Smuzhiyun		#clock-cells = <0>;
87*4882a593Smuzhiyun		compatible = "ti,omap3-interface-clock";
88*4882a593Smuzhiyun		clocks = <&core_l4_ick>;
89*4882a593Smuzhiyun		reg = <0x0a10>;
90*4882a593Smuzhiyun		ti,bit-shift = <23>;
91*4882a593Smuzhiyun	};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun	uart4_fck_am35xx: uart4_fck_am35xx@a00 {
94*4882a593Smuzhiyun		#clock-cells = <0>;
95*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
96*4882a593Smuzhiyun		clocks = <&core_48m_fck>;
97*4882a593Smuzhiyun		reg = <0x0a00>;
98*4882a593Smuzhiyun		ti,bit-shift = <23>;
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun&cm_clockdomains {
103*4882a593Smuzhiyun	core_l3_clkdm: core_l3_clkdm {
104*4882a593Smuzhiyun		compatible = "ti,clockdomain";
105*4882a593Smuzhiyun		clocks = <&sdrc_ick>, <&ipss_ick>, <&emac_ick>, <&vpfe_ick>,
106*4882a593Smuzhiyun			 <&hsotgusb_ick_am35xx>, <&hsotgusb_fck_am35xx>,
107*4882a593Smuzhiyun			 <&hecc_ck>;
108*4882a593Smuzhiyun	};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun	core_l4_clkdm: core_l4_clkdm {
111*4882a593Smuzhiyun		compatible = "ti,clockdomain";
112*4882a593Smuzhiyun		clocks = <&cpefuse_fck>, <&ts_fck>, <&usbtll_fck>,
113*4882a593Smuzhiyun			 <&usbtll_ick>, <&mmchs3_ick>, <&mmchs3_fck>,
114*4882a593Smuzhiyun			 <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>,
115*4882a593Smuzhiyun			 <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>,
116*4882a593Smuzhiyun			 <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>,
117*4882a593Smuzhiyun			 <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>,
118*4882a593Smuzhiyun			 <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>,
119*4882a593Smuzhiyun			 <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>,
120*4882a593Smuzhiyun			 <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>,
121*4882a593Smuzhiyun			 <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>,
122*4882a593Smuzhiyun			 <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>,
123*4882a593Smuzhiyun			 <&uart4_ick_am35xx>, <&uart4_fck_am35xx>;
124*4882a593Smuzhiyun	};
125*4882a593Smuzhiyun};
126