1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Source for AM33XX SoC 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/ 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License 7*4882a593Smuzhiyun * version 2. This program is licensed "as is" without any warranty of any 8*4882a593Smuzhiyun * kind, whether express or implied. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun#include <dt-bindings/bus/ti-sysc.h> 12*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 13*4882a593Smuzhiyun#include <dt-bindings/pinctrl/am33xx.h> 14*4882a593Smuzhiyun#include <dt-bindings/clock/am3.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun/ { 17*4882a593Smuzhiyun compatible = "ti,am33xx"; 18*4882a593Smuzhiyun interrupt-parent = <&intc>; 19*4882a593Smuzhiyun #address-cells = <1>; 20*4882a593Smuzhiyun #size-cells = <1>; 21*4882a593Smuzhiyun chosen { }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun aliases { 24*4882a593Smuzhiyun i2c0 = &i2c0; 25*4882a593Smuzhiyun i2c1 = &i2c1; 26*4882a593Smuzhiyun i2c2 = &i2c2; 27*4882a593Smuzhiyun serial0 = &uart0; 28*4882a593Smuzhiyun serial1 = &uart1; 29*4882a593Smuzhiyun serial2 = &uart2; 30*4882a593Smuzhiyun serial3 = &uart3; 31*4882a593Smuzhiyun serial4 = &uart4; 32*4882a593Smuzhiyun serial5 = &uart5; 33*4882a593Smuzhiyun d-can0 = &dcan0; 34*4882a593Smuzhiyun d-can1 = &dcan1; 35*4882a593Smuzhiyun usb0 = &usb0; 36*4882a593Smuzhiyun usb1 = &usb1; 37*4882a593Smuzhiyun phy0 = &usb0_phy; 38*4882a593Smuzhiyun phy1 = &usb1_phy; 39*4882a593Smuzhiyun ethernet0 = &cpsw_emac0; 40*4882a593Smuzhiyun ethernet1 = &cpsw_emac1; 41*4882a593Smuzhiyun spi0 = &spi0; 42*4882a593Smuzhiyun spi1 = &spi1; 43*4882a593Smuzhiyun mmc0 = &mmc1; 44*4882a593Smuzhiyun mmc1 = &mmc2; 45*4882a593Smuzhiyun mmc2 = &mmc3; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun cpus { 49*4882a593Smuzhiyun #address-cells = <1>; 50*4882a593Smuzhiyun #size-cells = <0>; 51*4882a593Smuzhiyun cpu@0 { 52*4882a593Smuzhiyun compatible = "arm,cortex-a8"; 53*4882a593Smuzhiyun enable-method = "ti,am3352"; 54*4882a593Smuzhiyun device_type = "cpu"; 55*4882a593Smuzhiyun reg = <0>; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun clocks = <&dpll_mpu_ck>; 60*4882a593Smuzhiyun clock-names = "cpu"; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun clock-latency = <300000>; /* From omap-cpufreq driver */ 63*4882a593Smuzhiyun cpu-idle-states = <&mpu_gate>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun idle-states { 67*4882a593Smuzhiyun mpu_gate: mpu_gate { 68*4882a593Smuzhiyun compatible = "arm,idle-state"; 69*4882a593Smuzhiyun entry-latency-us = <40>; 70*4882a593Smuzhiyun exit-latency-us = <90>; 71*4882a593Smuzhiyun min-residency-us = <300>; 72*4882a593Smuzhiyun ti,idle-wkup-m3; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun cpu0_opp_table: opp-table { 78*4882a593Smuzhiyun compatible = "operating-points-v2-ti-cpu"; 79*4882a593Smuzhiyun syscon = <&scm_conf>; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* 82*4882a593Smuzhiyun * The three following nodes are marked with opp-suspend 83*4882a593Smuzhiyun * because the can not be enabled simultaneously on a 84*4882a593Smuzhiyun * single SoC. 85*4882a593Smuzhiyun */ 86*4882a593Smuzhiyun opp50-300000000 { 87*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 88*4882a593Smuzhiyun opp-microvolt = <950000 931000 969000>; 89*4882a593Smuzhiyun opp-supported-hw = <0x06 0x0010>; 90*4882a593Smuzhiyun opp-suspend; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun opp100-275000000 { 94*4882a593Smuzhiyun opp-hz = /bits/ 64 <275000000>; 95*4882a593Smuzhiyun opp-microvolt = <1100000 1078000 1122000>; 96*4882a593Smuzhiyun opp-supported-hw = <0x01 0x00FF>; 97*4882a593Smuzhiyun opp-suspend; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun opp100-300000000 { 101*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 102*4882a593Smuzhiyun opp-microvolt = <1100000 1078000 1122000>; 103*4882a593Smuzhiyun opp-supported-hw = <0x06 0x0020>; 104*4882a593Smuzhiyun opp-suspend; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun opp100-500000000 { 108*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 109*4882a593Smuzhiyun opp-microvolt = <1100000 1078000 1122000>; 110*4882a593Smuzhiyun opp-supported-hw = <0x01 0xFFFF>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun opp100-600000000 { 114*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 115*4882a593Smuzhiyun opp-microvolt = <1100000 1078000 1122000>; 116*4882a593Smuzhiyun opp-supported-hw = <0x06 0x0040>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun opp120-600000000 { 120*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 121*4882a593Smuzhiyun opp-microvolt = <1200000 1176000 1224000>; 122*4882a593Smuzhiyun opp-supported-hw = <0x01 0xFFFF>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun opp120-720000000 { 126*4882a593Smuzhiyun opp-hz = /bits/ 64 <720000000>; 127*4882a593Smuzhiyun opp-microvolt = <1200000 1176000 1224000>; 128*4882a593Smuzhiyun opp-supported-hw = <0x06 0x0080>; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun oppturbo-720000000 { 132*4882a593Smuzhiyun opp-hz = /bits/ 64 <720000000>; 133*4882a593Smuzhiyun opp-microvolt = <1260000 1234800 1285200>; 134*4882a593Smuzhiyun opp-supported-hw = <0x01 0xFFFF>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun oppturbo-800000000 { 138*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 139*4882a593Smuzhiyun opp-microvolt = <1260000 1234800 1285200>; 140*4882a593Smuzhiyun opp-supported-hw = <0x06 0x0100>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun oppnitro-1000000000 { 144*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 145*4882a593Smuzhiyun opp-microvolt = <1325000 1298500 1351500>; 146*4882a593Smuzhiyun opp-supported-hw = <0x04 0x0200>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun pmu@4b000000 { 151*4882a593Smuzhiyun compatible = "arm,cortex-a8-pmu"; 152*4882a593Smuzhiyun interrupts = <3>; 153*4882a593Smuzhiyun reg = <0x4b000000 0x1000000>; 154*4882a593Smuzhiyun ti,hwmods = "debugss"; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* 158*4882a593Smuzhiyun * The soc node represents the soc top level view. It is used for IPs 159*4882a593Smuzhiyun * that are not memory mapped in the MPU view or for the MPU itself. 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun soc { 162*4882a593Smuzhiyun compatible = "ti,omap-infra"; 163*4882a593Smuzhiyun mpu { 164*4882a593Smuzhiyun compatible = "ti,omap3-mpu"; 165*4882a593Smuzhiyun ti,hwmods = "mpu"; 166*4882a593Smuzhiyun pm-sram = <&pm_sram_code 167*4882a593Smuzhiyun &pm_sram_data>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /* 172*4882a593Smuzhiyun * XXX: Use a flat representation of the AM33XX interconnect. 173*4882a593Smuzhiyun * The real AM33XX interconnect network is quite complex. Since 174*4882a593Smuzhiyun * it will not bring real advantage to represent that in DT 175*4882a593Smuzhiyun * for the moment, just use a fake OCP bus entry to represent 176*4882a593Smuzhiyun * the whole bus hierarchy. 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun ocp: ocp { 179*4882a593Smuzhiyun compatible = "simple-bus"; 180*4882a593Smuzhiyun #address-cells = <1>; 181*4882a593Smuzhiyun #size-cells = <1>; 182*4882a593Smuzhiyun ranges; 183*4882a593Smuzhiyun ti,hwmods = "l3_main"; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun l4_wkup: interconnect@44c00000 { 186*4882a593Smuzhiyun wkup_m3: wkup_m3@100000 { 187*4882a593Smuzhiyun compatible = "ti,am3352-wkup-m3"; 188*4882a593Smuzhiyun reg = <0x100000 0x4000>, 189*4882a593Smuzhiyun <0x180000 0x2000>; 190*4882a593Smuzhiyun reg-names = "umem", "dmem"; 191*4882a593Smuzhiyun ti,hwmods = "wkup_m3"; 192*4882a593Smuzhiyun ti,pm-firmware = "am335x-pm-firmware.elf"; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun l4_per: interconnect@48000000 { 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun l4_fw: interconnect@47c00000 { 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun l4_fast: interconnect@4a000000 { 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun l4_mpuss: interconnect@4b140000 { 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun intc: interrupt-controller@48200000 { 205*4882a593Smuzhiyun compatible = "ti,am33xx-intc"; 206*4882a593Smuzhiyun interrupt-controller; 207*4882a593Smuzhiyun #interrupt-cells = <1>; 208*4882a593Smuzhiyun reg = <0x48200000 0x1000>; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun target-module@49000000 { 212*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 213*4882a593Smuzhiyun reg = <0x49000000 0x4>; 214*4882a593Smuzhiyun reg-names = "rev"; 215*4882a593Smuzhiyun clocks = <&l3_clkctrl AM3_L3_TPCC_CLKCTRL 0>; 216*4882a593Smuzhiyun clock-names = "fck"; 217*4882a593Smuzhiyun #address-cells = <1>; 218*4882a593Smuzhiyun #size-cells = <1>; 219*4882a593Smuzhiyun ranges = <0x0 0x49000000 0x10000>; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun edma: dma@0 { 222*4882a593Smuzhiyun compatible = "ti,edma3-tpcc"; 223*4882a593Smuzhiyun reg = <0 0x10000>; 224*4882a593Smuzhiyun reg-names = "edma3_cc"; 225*4882a593Smuzhiyun interrupts = <12 13 14>; 226*4882a593Smuzhiyun interrupt-names = "edma3_ccint", "edma3_mperr", 227*4882a593Smuzhiyun "edma3_ccerrint"; 228*4882a593Smuzhiyun dma-requests = <64>; 229*4882a593Smuzhiyun #dma-cells = <2>; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun ti,tptcs = <&edma_tptc0 7>, <&edma_tptc1 5>, 232*4882a593Smuzhiyun <&edma_tptc2 0>; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun ti,edma-memcpy-channels = <20 21>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun target-module@49800000 { 239*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 240*4882a593Smuzhiyun reg = <0x49800000 0x4>, 241*4882a593Smuzhiyun <0x49800010 0x4>; 242*4882a593Smuzhiyun reg-names = "rev", "sysc"; 243*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 244*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>; 245*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 246*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 247*4882a593Smuzhiyun clocks = <&l3_clkctrl AM3_L3_TPTC0_CLKCTRL 0>; 248*4882a593Smuzhiyun clock-names = "fck"; 249*4882a593Smuzhiyun #address-cells = <1>; 250*4882a593Smuzhiyun #size-cells = <1>; 251*4882a593Smuzhiyun ranges = <0x0 0x49800000 0x100000>; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun edma_tptc0: dma@0 { 254*4882a593Smuzhiyun compatible = "ti,edma3-tptc"; 255*4882a593Smuzhiyun reg = <0 0x100000>; 256*4882a593Smuzhiyun interrupts = <112>; 257*4882a593Smuzhiyun interrupt-names = "edma3_tcerrint"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun target-module@49900000 { 262*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 263*4882a593Smuzhiyun reg = <0x49900000 0x4>, 264*4882a593Smuzhiyun <0x49900010 0x4>; 265*4882a593Smuzhiyun reg-names = "rev", "sysc"; 266*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 267*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>; 268*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 269*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 270*4882a593Smuzhiyun clocks = <&l3_clkctrl AM3_L3_TPTC1_CLKCTRL 0>; 271*4882a593Smuzhiyun clock-names = "fck"; 272*4882a593Smuzhiyun #address-cells = <1>; 273*4882a593Smuzhiyun #size-cells = <1>; 274*4882a593Smuzhiyun ranges = <0x0 0x49900000 0x100000>; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun edma_tptc1: dma@0 { 277*4882a593Smuzhiyun compatible = "ti,edma3-tptc"; 278*4882a593Smuzhiyun reg = <0 0x100000>; 279*4882a593Smuzhiyun interrupts = <113>; 280*4882a593Smuzhiyun interrupt-names = "edma3_tcerrint"; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun target-module@49a00000 { 285*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 286*4882a593Smuzhiyun reg = <0x49a00000 0x4>, 287*4882a593Smuzhiyun <0x49a00010 0x4>; 288*4882a593Smuzhiyun reg-names = "rev", "sysc"; 289*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 290*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>; 291*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 292*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 293*4882a593Smuzhiyun clocks = <&l3_clkctrl AM3_L3_TPTC2_CLKCTRL 0>; 294*4882a593Smuzhiyun clock-names = "fck"; 295*4882a593Smuzhiyun #address-cells = <1>; 296*4882a593Smuzhiyun #size-cells = <1>; 297*4882a593Smuzhiyun ranges = <0x0 0x49a00000 0x100000>; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun edma_tptc2: dma@0 { 300*4882a593Smuzhiyun compatible = "ti,edma3-tptc"; 301*4882a593Smuzhiyun reg = <0 0x100000>; 302*4882a593Smuzhiyun interrupts = <114>; 303*4882a593Smuzhiyun interrupt-names = "edma3_tcerrint"; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun target-module@47810000 { 308*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 309*4882a593Smuzhiyun reg = <0x478102fc 0x4>, 310*4882a593Smuzhiyun <0x47810110 0x4>, 311*4882a593Smuzhiyun <0x47810114 0x4>; 312*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 313*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 314*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 315*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 316*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 317*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 318*4882a593Smuzhiyun <SYSC_IDLE_NO>, 319*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 320*4882a593Smuzhiyun ti,syss-mask = <1>; 321*4882a593Smuzhiyun clocks = <&l3s_clkctrl AM3_L3S_MMC3_CLKCTRL 0>; 322*4882a593Smuzhiyun clock-names = "fck"; 323*4882a593Smuzhiyun #address-cells = <1>; 324*4882a593Smuzhiyun #size-cells = <1>; 325*4882a593Smuzhiyun ranges = <0x0 0x47810000 0x1000>; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun mmc3: mmc@0 { 328*4882a593Smuzhiyun compatible = "ti,am335-sdhci"; 329*4882a593Smuzhiyun ti,needs-special-reset; 330*4882a593Smuzhiyun interrupts = <29>; 331*4882a593Smuzhiyun reg = <0x0 0x1000>; 332*4882a593Smuzhiyun status = "disabled"; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun usb: target-module@47400000 { 337*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 338*4882a593Smuzhiyun reg = <0x47400000 0x4>, 339*4882a593Smuzhiyun <0x47400010 0x4>; 340*4882a593Smuzhiyun reg-names = "rev", "sysc"; 341*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 342*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 343*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 344*4882a593Smuzhiyun <SYSC_IDLE_NO>, 345*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 346*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 347*4882a593Smuzhiyun <SYSC_IDLE_NO>, 348*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 349*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 350*4882a593Smuzhiyun clocks = <&l3s_clkctrl AM3_L3S_USB_OTG_HS_CLKCTRL 0>; 351*4882a593Smuzhiyun clock-names = "fck"; 352*4882a593Smuzhiyun #address-cells = <1>; 353*4882a593Smuzhiyun #size-cells = <1>; 354*4882a593Smuzhiyun ranges = <0x0 0x47400000 0x8000>; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun usb0_phy: usb-phy@1300 { 357*4882a593Smuzhiyun compatible = "ti,am335x-usb-phy"; 358*4882a593Smuzhiyun reg = <0x1300 0x100>; 359*4882a593Smuzhiyun reg-names = "phy"; 360*4882a593Smuzhiyun ti,ctrl_mod = <&usb_ctrl_mod>; 361*4882a593Smuzhiyun #phy-cells = <0>; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun usb0: usb@1400 { 365*4882a593Smuzhiyun compatible = "ti,musb-am33xx"; 366*4882a593Smuzhiyun reg = <0x1400 0x400>, 367*4882a593Smuzhiyun <0x1000 0x200>; 368*4882a593Smuzhiyun reg-names = "mc", "control"; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun interrupts = <18>; 371*4882a593Smuzhiyun interrupt-names = "mc"; 372*4882a593Smuzhiyun dr_mode = "otg"; 373*4882a593Smuzhiyun mentor,multipoint = <1>; 374*4882a593Smuzhiyun mentor,num-eps = <16>; 375*4882a593Smuzhiyun mentor,ram-bits = <12>; 376*4882a593Smuzhiyun mentor,power = <500>; 377*4882a593Smuzhiyun phys = <&usb0_phy>; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun dmas = <&cppi41dma 0 0 &cppi41dma 1 0 380*4882a593Smuzhiyun &cppi41dma 2 0 &cppi41dma 3 0 381*4882a593Smuzhiyun &cppi41dma 4 0 &cppi41dma 5 0 382*4882a593Smuzhiyun &cppi41dma 6 0 &cppi41dma 7 0 383*4882a593Smuzhiyun &cppi41dma 8 0 &cppi41dma 9 0 384*4882a593Smuzhiyun &cppi41dma 10 0 &cppi41dma 11 0 385*4882a593Smuzhiyun &cppi41dma 12 0 &cppi41dma 13 0 386*4882a593Smuzhiyun &cppi41dma 14 0 &cppi41dma 0 1 387*4882a593Smuzhiyun &cppi41dma 1 1 &cppi41dma 2 1 388*4882a593Smuzhiyun &cppi41dma 3 1 &cppi41dma 4 1 389*4882a593Smuzhiyun &cppi41dma 5 1 &cppi41dma 6 1 390*4882a593Smuzhiyun &cppi41dma 7 1 &cppi41dma 8 1 391*4882a593Smuzhiyun &cppi41dma 9 1 &cppi41dma 10 1 392*4882a593Smuzhiyun &cppi41dma 11 1 &cppi41dma 12 1 393*4882a593Smuzhiyun &cppi41dma 13 1 &cppi41dma 14 1>; 394*4882a593Smuzhiyun dma-names = 395*4882a593Smuzhiyun "rx1", "rx2", "rx3", "rx4", "rx5", "rx6", "rx7", 396*4882a593Smuzhiyun "rx8", "rx9", "rx10", "rx11", "rx12", "rx13", 397*4882a593Smuzhiyun "rx14", "rx15", 398*4882a593Smuzhiyun "tx1", "tx2", "tx3", "tx4", "tx5", "tx6", "tx7", 399*4882a593Smuzhiyun "tx8", "tx9", "tx10", "tx11", "tx12", "tx13", 400*4882a593Smuzhiyun "tx14", "tx15"; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun usb1_phy: usb-phy@1b00 { 404*4882a593Smuzhiyun compatible = "ti,am335x-usb-phy"; 405*4882a593Smuzhiyun reg = <0x1b00 0x100>; 406*4882a593Smuzhiyun reg-names = "phy"; 407*4882a593Smuzhiyun ti,ctrl_mod = <&usb_ctrl_mod>; 408*4882a593Smuzhiyun #phy-cells = <0>; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun usb1: usb@1800 { 412*4882a593Smuzhiyun compatible = "ti,musb-am33xx"; 413*4882a593Smuzhiyun reg = <0x1c00 0x400>, 414*4882a593Smuzhiyun <0x1800 0x200>; 415*4882a593Smuzhiyun reg-names = "mc", "control"; 416*4882a593Smuzhiyun interrupts = <19>; 417*4882a593Smuzhiyun interrupt-names = "mc"; 418*4882a593Smuzhiyun dr_mode = "otg"; 419*4882a593Smuzhiyun mentor,multipoint = <1>; 420*4882a593Smuzhiyun mentor,num-eps = <16>; 421*4882a593Smuzhiyun mentor,ram-bits = <12>; 422*4882a593Smuzhiyun mentor,power = <500>; 423*4882a593Smuzhiyun phys = <&usb1_phy>; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun dmas = <&cppi41dma 15 0 &cppi41dma 16 0 426*4882a593Smuzhiyun &cppi41dma 17 0 &cppi41dma 18 0 427*4882a593Smuzhiyun &cppi41dma 19 0 &cppi41dma 20 0 428*4882a593Smuzhiyun &cppi41dma 21 0 &cppi41dma 22 0 429*4882a593Smuzhiyun &cppi41dma 23 0 &cppi41dma 24 0 430*4882a593Smuzhiyun &cppi41dma 25 0 &cppi41dma 26 0 431*4882a593Smuzhiyun &cppi41dma 27 0 &cppi41dma 28 0 432*4882a593Smuzhiyun &cppi41dma 29 0 &cppi41dma 15 1 433*4882a593Smuzhiyun &cppi41dma 16 1 &cppi41dma 17 1 434*4882a593Smuzhiyun &cppi41dma 18 1 &cppi41dma 19 1 435*4882a593Smuzhiyun &cppi41dma 20 1 &cppi41dma 21 1 436*4882a593Smuzhiyun &cppi41dma 22 1 &cppi41dma 23 1 437*4882a593Smuzhiyun &cppi41dma 24 1 &cppi41dma 25 1 438*4882a593Smuzhiyun &cppi41dma 26 1 &cppi41dma 27 1 439*4882a593Smuzhiyun &cppi41dma 28 1 &cppi41dma 29 1>; 440*4882a593Smuzhiyun dma-names = 441*4882a593Smuzhiyun "rx1", "rx2", "rx3", "rx4", "rx5", "rx6", "rx7", 442*4882a593Smuzhiyun "rx8", "rx9", "rx10", "rx11", "rx12", "rx13", 443*4882a593Smuzhiyun "rx14", "rx15", 444*4882a593Smuzhiyun "tx1", "tx2", "tx3", "tx4", "tx5", "tx6", "tx7", 445*4882a593Smuzhiyun "tx8", "tx9", "tx10", "tx11", "tx12", "tx13", 446*4882a593Smuzhiyun "tx14", "tx15"; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun cppi41dma: dma-controller@2000 { 450*4882a593Smuzhiyun compatible = "ti,am3359-cppi41"; 451*4882a593Smuzhiyun reg = <0x0000 0x1000>, 452*4882a593Smuzhiyun <0x2000 0x1000>, 453*4882a593Smuzhiyun <0x3000 0x1000>, 454*4882a593Smuzhiyun <0x4000 0x4000>; 455*4882a593Smuzhiyun reg-names = "glue", "controller", "scheduler", "queuemgr"; 456*4882a593Smuzhiyun interrupts = <17>; 457*4882a593Smuzhiyun interrupt-names = "glue"; 458*4882a593Smuzhiyun #dma-cells = <2>; 459*4882a593Smuzhiyun #dma-channels = <30>; 460*4882a593Smuzhiyun #dma-requests = <256>; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun ocmcram: sram@40300000 { 465*4882a593Smuzhiyun compatible = "mmio-sram"; 466*4882a593Smuzhiyun reg = <0x40300000 0x10000>; /* 64k */ 467*4882a593Smuzhiyun ranges = <0x0 0x40300000 0x10000>; 468*4882a593Smuzhiyun #address-cells = <1>; 469*4882a593Smuzhiyun #size-cells = <1>; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun pm_sram_code: pm-code-sram@0 { 472*4882a593Smuzhiyun compatible = "ti,sram"; 473*4882a593Smuzhiyun reg = <0x0 0x1000>; 474*4882a593Smuzhiyun protect-exec; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun pm_sram_data: pm-data-sram@1000 { 478*4882a593Smuzhiyun compatible = "ti,sram"; 479*4882a593Smuzhiyun reg = <0x1000 0x1000>; 480*4882a593Smuzhiyun pool; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun emif: emif@4c000000 { 485*4882a593Smuzhiyun compatible = "ti,emif-am3352"; 486*4882a593Smuzhiyun reg = <0x4c000000 0x1000000>; 487*4882a593Smuzhiyun ti,hwmods = "emif"; 488*4882a593Smuzhiyun interrupts = <101>; 489*4882a593Smuzhiyun sram = <&pm_sram_code 490*4882a593Smuzhiyun &pm_sram_data>; 491*4882a593Smuzhiyun ti,no-idle; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun gpmc: gpmc@50000000 { 495*4882a593Smuzhiyun compatible = "ti,am3352-gpmc"; 496*4882a593Smuzhiyun ti,hwmods = "gpmc"; 497*4882a593Smuzhiyun ti,no-idle-on-init; 498*4882a593Smuzhiyun reg = <0x50000000 0x2000>; 499*4882a593Smuzhiyun interrupts = <100>; 500*4882a593Smuzhiyun dmas = <&edma 52 0>; 501*4882a593Smuzhiyun dma-names = "rxtx"; 502*4882a593Smuzhiyun gpmc,num-cs = <7>; 503*4882a593Smuzhiyun gpmc,num-waitpins = <2>; 504*4882a593Smuzhiyun #address-cells = <2>; 505*4882a593Smuzhiyun #size-cells = <1>; 506*4882a593Smuzhiyun interrupt-controller; 507*4882a593Smuzhiyun #interrupt-cells = <2>; 508*4882a593Smuzhiyun gpio-controller; 509*4882a593Smuzhiyun #gpio-cells = <2>; 510*4882a593Smuzhiyun status = "disabled"; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun sham_target: target-module@53100000 { 514*4882a593Smuzhiyun compatible = "ti,sysc-omap3-sham", "ti,sysc"; 515*4882a593Smuzhiyun reg = <0x53100100 0x4>, 516*4882a593Smuzhiyun <0x53100110 0x4>, 517*4882a593Smuzhiyun <0x53100114 0x4>; 518*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 519*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 520*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 521*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 522*4882a593Smuzhiyun <SYSC_IDLE_NO>, 523*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 524*4882a593Smuzhiyun ti,syss-mask = <1>; 525*4882a593Smuzhiyun /* Domains (P, C): per_pwrdm, l3_clkdm */ 526*4882a593Smuzhiyun clocks = <&l3_clkctrl AM3_L3_SHAM_CLKCTRL 0>; 527*4882a593Smuzhiyun clock-names = "fck"; 528*4882a593Smuzhiyun #address-cells = <1>; 529*4882a593Smuzhiyun #size-cells = <1>; 530*4882a593Smuzhiyun ranges = <0x0 0x53100000 0x1000>; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun sham: sham@0 { 533*4882a593Smuzhiyun compatible = "ti,omap4-sham"; 534*4882a593Smuzhiyun reg = <0 0x200>; 535*4882a593Smuzhiyun interrupts = <109>; 536*4882a593Smuzhiyun dmas = <&edma 36 0>; 537*4882a593Smuzhiyun dma-names = "rx"; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun aes_target: target-module@53500000 { 542*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 543*4882a593Smuzhiyun reg = <0x53500080 0x4>, 544*4882a593Smuzhiyun <0x53500084 0x4>, 545*4882a593Smuzhiyun <0x53500088 0x4>; 546*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 547*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 548*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 549*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 550*4882a593Smuzhiyun <SYSC_IDLE_NO>, 551*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 552*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 553*4882a593Smuzhiyun ti,syss-mask = <1>; 554*4882a593Smuzhiyun /* Domains (P, C): per_pwrdm, l3_clkdm */ 555*4882a593Smuzhiyun clocks = <&l3_clkctrl AM3_L3_AES_CLKCTRL 0>; 556*4882a593Smuzhiyun clock-names = "fck"; 557*4882a593Smuzhiyun #address-cells = <1>; 558*4882a593Smuzhiyun #size-cells = <1>; 559*4882a593Smuzhiyun ranges = <0x0 0x53500000 0x1000>; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun aes: aes@0 { 562*4882a593Smuzhiyun compatible = "ti,omap4-aes"; 563*4882a593Smuzhiyun reg = <0 0xa0>; 564*4882a593Smuzhiyun interrupts = <103>; 565*4882a593Smuzhiyun dmas = <&edma 6 0>, 566*4882a593Smuzhiyun <&edma 5 0>; 567*4882a593Smuzhiyun dma-names = "tx", "rx"; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun }; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun target-module@56000000 { 572*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 573*4882a593Smuzhiyun reg = <0x5600fe00 0x4>, 574*4882a593Smuzhiyun <0x5600fe10 0x4>; 575*4882a593Smuzhiyun reg-names = "rev", "sysc"; 576*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 577*4882a593Smuzhiyun <SYSC_IDLE_NO>, 578*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 579*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 580*4882a593Smuzhiyun <SYSC_IDLE_NO>, 581*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 582*4882a593Smuzhiyun clocks = <&gfx_l3_clkctrl AM3_GFX_L3_GFX_CLKCTRL 0>; 583*4882a593Smuzhiyun clock-names = "fck"; 584*4882a593Smuzhiyun power-domains = <&prm_gfx>; 585*4882a593Smuzhiyun resets = <&prm_gfx 0>; 586*4882a593Smuzhiyun reset-names = "rstctrl"; 587*4882a593Smuzhiyun #address-cells = <1>; 588*4882a593Smuzhiyun #size-cells = <1>; 589*4882a593Smuzhiyun ranges = <0 0x56000000 0x1000000>; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun /* 592*4882a593Smuzhiyun * Closed source PowerVR driver, no child device 593*4882a593Smuzhiyun * binding or driver in mainline 594*4882a593Smuzhiyun */ 595*4882a593Smuzhiyun }; 596*4882a593Smuzhiyun }; 597*4882a593Smuzhiyun}; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun#include "am33xx-l4.dtsi" 600*4882a593Smuzhiyun#include "am33xx-clocks.dtsi" 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun&prcm { 603*4882a593Smuzhiyun prm_per: prm@c00 { 604*4882a593Smuzhiyun compatible = "ti,am3-prm-inst", "ti,omap-prm-inst"; 605*4882a593Smuzhiyun reg = <0xc00 0x100>; 606*4882a593Smuzhiyun #reset-cells = <1>; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun prm_wkup: prm@d00 { 610*4882a593Smuzhiyun compatible = "ti,am3-prm-inst", "ti,omap-prm-inst"; 611*4882a593Smuzhiyun reg = <0xd00 0x100>; 612*4882a593Smuzhiyun #reset-cells = <1>; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun prm_device: prm@f00 { 616*4882a593Smuzhiyun compatible = "ti,am3-prm-inst", "ti,omap-prm-inst"; 617*4882a593Smuzhiyun reg = <0xf00 0x100>; 618*4882a593Smuzhiyun #reset-cells = <1>; 619*4882a593Smuzhiyun }; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun prm_gfx: prm@1100 { 622*4882a593Smuzhiyun compatible = "ti,am3-prm-inst", "ti,omap-prm-inst"; 623*4882a593Smuzhiyun reg = <0x1100 0x100>; 624*4882a593Smuzhiyun #power-domain-cells = <0>; 625*4882a593Smuzhiyun #reset-cells = <1>; 626*4882a593Smuzhiyun }; 627*4882a593Smuzhiyun}; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun/* Preferred always-on timer for clocksource */ 630*4882a593Smuzhiyun&timer1_target { 631*4882a593Smuzhiyun ti,no-reset-on-init; 632*4882a593Smuzhiyun ti,no-idle; 633*4882a593Smuzhiyun timer@0 { 634*4882a593Smuzhiyun assigned-clocks = <&timer1_fck>; 635*4882a593Smuzhiyun assigned-clock-parents = <&sys_clkin_ck>; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun}; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun/* Preferred timer for clockevent */ 640*4882a593Smuzhiyun&timer2_target { 641*4882a593Smuzhiyun ti,no-reset-on-init; 642*4882a593Smuzhiyun ti,no-idle; 643*4882a593Smuzhiyun timer@0 { 644*4882a593Smuzhiyun assigned-clocks = <&timer2_fck>; 645*4882a593Smuzhiyun assigned-clock-parents = <&sys_clkin_ck>; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun}; 648