xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/am33xx-l4.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun&l4_wkup {						/* 0x44c00000 */
2*4882a593Smuzhiyun	compatible = "ti,am33xx-l4-wkup", "simple-bus";
3*4882a593Smuzhiyun	reg = <0x44c00000 0x800>,
4*4882a593Smuzhiyun	      <0x44c00800 0x800>,
5*4882a593Smuzhiyun	      <0x44c01000 0x400>,
6*4882a593Smuzhiyun	      <0x44c01400 0x400>;
7*4882a593Smuzhiyun	reg-names = "ap", "la", "ia0", "ia1";
8*4882a593Smuzhiyun	#address-cells = <1>;
9*4882a593Smuzhiyun	#size-cells = <1>;
10*4882a593Smuzhiyun	ranges = <0x00000000 0x44c00000 0x100000>,	/* segment 0 */
11*4882a593Smuzhiyun		 <0x00100000 0x44d00000 0x100000>,	/* segment 1 */
12*4882a593Smuzhiyun		 <0x00200000 0x44e00000 0x100000>;	/* segment 2 */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun	segment@0 {					/* 0x44c00000 */
15*4882a593Smuzhiyun		compatible = "simple-bus";
16*4882a593Smuzhiyun		#address-cells = <1>;
17*4882a593Smuzhiyun		#size-cells = <1>;
18*4882a593Smuzhiyun		ranges = <0x00000000 0x00000000 0x000800>,	/* ap 0 */
19*4882a593Smuzhiyun			 <0x00000800 0x00000800 0x000800>,	/* ap 1 */
20*4882a593Smuzhiyun			 <0x00001000 0x00001000 0x000400>,	/* ap 2 */
21*4882a593Smuzhiyun			 <0x00001400 0x00001400 0x000400>;	/* ap 3 */
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	segment@100000 {					/* 0x44d00000 */
25*4882a593Smuzhiyun		compatible = "simple-bus";
26*4882a593Smuzhiyun		#address-cells = <1>;
27*4882a593Smuzhiyun		#size-cells = <1>;
28*4882a593Smuzhiyun		ranges = <0x00000000 0x00100000 0x004000>,	/* ap 4 */
29*4882a593Smuzhiyun			 <0x00004000 0x00104000 0x001000>,	/* ap 5 */
30*4882a593Smuzhiyun			 <0x00080000 0x00180000 0x002000>,	/* ap 6 */
31*4882a593Smuzhiyun			 <0x00082000 0x00182000 0x001000>;	/* ap 7 */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun		target-module@0 {			/* 0x44d00000, ap 4 28.0 */
34*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
35*4882a593Smuzhiyun			reg = <0x0 0x4>;
36*4882a593Smuzhiyun			reg-names = "rev";
37*4882a593Smuzhiyun			#address-cells = <1>;
38*4882a593Smuzhiyun			#size-cells = <1>;
39*4882a593Smuzhiyun			ranges = <0x0 0x0 0x4000>;
40*4882a593Smuzhiyun			status = "disabled";
41*4882a593Smuzhiyun		};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun		target-module@80000 {			/* 0x44d80000, ap 6 10.0 */
44*4882a593Smuzhiyun			compatible = "ti,sysc";
45*4882a593Smuzhiyun			status = "disabled";
46*4882a593Smuzhiyun			#address-cells = <1>;
47*4882a593Smuzhiyun			#size-cells = <1>;
48*4882a593Smuzhiyun			ranges = <0x0 0x80000 0x2000>;
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	segment@200000 {					/* 0x44e00000 */
53*4882a593Smuzhiyun		compatible = "simple-bus";
54*4882a593Smuzhiyun		#address-cells = <1>;
55*4882a593Smuzhiyun		#size-cells = <1>;
56*4882a593Smuzhiyun		ranges = <0x00000000 0x00200000 0x002000>,	/* ap 8 */
57*4882a593Smuzhiyun			 <0x00002000 0x00202000 0x001000>,	/* ap 9 */
58*4882a593Smuzhiyun			 <0x00003000 0x00203000 0x001000>,	/* ap 10 */
59*4882a593Smuzhiyun			 <0x00004000 0x00204000 0x001000>,	/* ap 11 */
60*4882a593Smuzhiyun			 <0x00005000 0x00205000 0x001000>,	/* ap 12 */
61*4882a593Smuzhiyun			 <0x00006000 0x00206000 0x001000>,	/* ap 13 */
62*4882a593Smuzhiyun			 <0x00007000 0x00207000 0x001000>,	/* ap 14 */
63*4882a593Smuzhiyun			 <0x00008000 0x00208000 0x001000>,	/* ap 15 */
64*4882a593Smuzhiyun			 <0x00009000 0x00209000 0x001000>,	/* ap 16 */
65*4882a593Smuzhiyun			 <0x0000a000 0x0020a000 0x001000>,	/* ap 17 */
66*4882a593Smuzhiyun			 <0x0000b000 0x0020b000 0x001000>,	/* ap 18 */
67*4882a593Smuzhiyun			 <0x0000c000 0x0020c000 0x001000>,	/* ap 19 */
68*4882a593Smuzhiyun			 <0x0000d000 0x0020d000 0x001000>,	/* ap 20 */
69*4882a593Smuzhiyun			 <0x0000f000 0x0020f000 0x001000>,	/* ap 21 */
70*4882a593Smuzhiyun			 <0x00010000 0x00210000 0x010000>,	/* ap 22 */
71*4882a593Smuzhiyun			 <0x00020000 0x00220000 0x010000>,	/* ap 23 */
72*4882a593Smuzhiyun			 <0x00030000 0x00230000 0x001000>,	/* ap 24 */
73*4882a593Smuzhiyun			 <0x00031000 0x00231000 0x001000>,	/* ap 25 */
74*4882a593Smuzhiyun			 <0x00032000 0x00232000 0x001000>,	/* ap 26 */
75*4882a593Smuzhiyun			 <0x00033000 0x00233000 0x001000>,	/* ap 27 */
76*4882a593Smuzhiyun			 <0x00034000 0x00234000 0x001000>,	/* ap 28 */
77*4882a593Smuzhiyun			 <0x00035000 0x00235000 0x001000>,	/* ap 29 */
78*4882a593Smuzhiyun			 <0x00036000 0x00236000 0x001000>,	/* ap 30 */
79*4882a593Smuzhiyun			 <0x00037000 0x00237000 0x001000>,	/* ap 31 */
80*4882a593Smuzhiyun			 <0x00038000 0x00238000 0x001000>,	/* ap 32 */
81*4882a593Smuzhiyun			 <0x00039000 0x00239000 0x001000>,	/* ap 33 */
82*4882a593Smuzhiyun			 <0x0003a000 0x0023a000 0x001000>,	/* ap 34 */
83*4882a593Smuzhiyun			 <0x0003e000 0x0023e000 0x001000>,	/* ap 35 */
84*4882a593Smuzhiyun			 <0x0003f000 0x0023f000 0x001000>,	/* ap 36 */
85*4882a593Smuzhiyun			 <0x0000e000 0x0020e000 0x001000>,	/* ap 37 */
86*4882a593Smuzhiyun			 <0x00040000 0x00240000 0x040000>,	/* ap 38 */
87*4882a593Smuzhiyun			 <0x00080000 0x00280000 0x001000>;	/* ap 39 */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun		target-module@0 {			/* 0x44e00000, ap 8 58.0 */
90*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
91*4882a593Smuzhiyun			reg = <0 0x4>;
92*4882a593Smuzhiyun			reg-names = "rev";
93*4882a593Smuzhiyun			#address-cells = <1>;
94*4882a593Smuzhiyun			#size-cells = <1>;
95*4882a593Smuzhiyun			ranges = <0x0 0x0 0x2000>;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun			prcm: prcm@0 {
98*4882a593Smuzhiyun				compatible = "ti,am3-prcm", "simple-bus";
99*4882a593Smuzhiyun				reg = <0 0x2000>;
100*4882a593Smuzhiyun				#address-cells = <1>;
101*4882a593Smuzhiyun				#size-cells = <1>;
102*4882a593Smuzhiyun				ranges = <0 0 0x2000>;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun				prcm_clocks: clocks {
105*4882a593Smuzhiyun					#address-cells = <1>;
106*4882a593Smuzhiyun					#size-cells = <0>;
107*4882a593Smuzhiyun				};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun				prcm_clockdomains: clockdomains {
110*4882a593Smuzhiyun				};
111*4882a593Smuzhiyun			};
112*4882a593Smuzhiyun		};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun		target-module@3000 {			/* 0x44e03000, ap 10 0a.0 */
115*4882a593Smuzhiyun			compatible = "ti,sysc";
116*4882a593Smuzhiyun			status = "disabled";
117*4882a593Smuzhiyun			#address-cells = <1>;
118*4882a593Smuzhiyun			#size-cells = <1>;
119*4882a593Smuzhiyun			ranges = <0x0 0x3000 0x1000>;
120*4882a593Smuzhiyun		};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun		target-module@5000 {			/* 0x44e05000, ap 12 30.0 */
123*4882a593Smuzhiyun			compatible = "ti,sysc";
124*4882a593Smuzhiyun			status = "disabled";
125*4882a593Smuzhiyun			#address-cells = <1>;
126*4882a593Smuzhiyun			#size-cells = <1>;
127*4882a593Smuzhiyun			ranges = <0x0 0x5000 0x1000>;
128*4882a593Smuzhiyun		};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun		gpio0_target: target-module@7000 {	/* 0x44e07000, ap 14 20.0 */
131*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
132*4882a593Smuzhiyun			reg = <0x7000 0x4>,
133*4882a593Smuzhiyun			      <0x7010 0x4>,
134*4882a593Smuzhiyun			      <0x7114 0x4>;
135*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
136*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
137*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
138*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
139*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
140*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
141*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
142*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
143*4882a593Smuzhiyun			ti,syss-mask = <1>;
144*4882a593Smuzhiyun			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
145*4882a593Smuzhiyun			clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_GPIO1_CLKCTRL 0>,
146*4882a593Smuzhiyun				 <&l4_wkup_clkctrl AM3_L4_WKUP_GPIO1_CLKCTRL 18>;
147*4882a593Smuzhiyun			clock-names = "fck", "dbclk";
148*4882a593Smuzhiyun			#address-cells = <1>;
149*4882a593Smuzhiyun			#size-cells = <1>;
150*4882a593Smuzhiyun			ranges = <0x0 0x7000 0x1000>;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun			gpio0: gpio@0 {
153*4882a593Smuzhiyun				compatible = "ti,omap4-gpio";
154*4882a593Smuzhiyun				gpio-ranges =	<&am33xx_pinmux  0  82 8>,
155*4882a593Smuzhiyun						<&am33xx_pinmux  8  52 4>,
156*4882a593Smuzhiyun						<&am33xx_pinmux 12  94 4>,
157*4882a593Smuzhiyun						<&am33xx_pinmux 16  71 2>,
158*4882a593Smuzhiyun						<&am33xx_pinmux 18 135 1>,
159*4882a593Smuzhiyun						<&am33xx_pinmux 19 108 2>,
160*4882a593Smuzhiyun						<&am33xx_pinmux 21  73 1>,
161*4882a593Smuzhiyun						<&am33xx_pinmux 22   8 2>,
162*4882a593Smuzhiyun						<&am33xx_pinmux 26  10 2>,
163*4882a593Smuzhiyun						<&am33xx_pinmux 28  74 1>,
164*4882a593Smuzhiyun						<&am33xx_pinmux 29  81 1>,
165*4882a593Smuzhiyun						<&am33xx_pinmux 30  28 2>;
166*4882a593Smuzhiyun				gpio-controller;
167*4882a593Smuzhiyun				#gpio-cells = <2>;
168*4882a593Smuzhiyun				interrupt-controller;
169*4882a593Smuzhiyun				#interrupt-cells = <2>;
170*4882a593Smuzhiyun				reg = <0x0 0x1000>;
171*4882a593Smuzhiyun				interrupts = <96>;
172*4882a593Smuzhiyun			};
173*4882a593Smuzhiyun		};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun		target-module@9000 {			/* 0x44e09000, ap 16 04.0 */
176*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
177*4882a593Smuzhiyun			reg = <0x9050 0x4>,
178*4882a593Smuzhiyun			      <0x9054 0x4>,
179*4882a593Smuzhiyun			      <0x9058 0x4>;
180*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
181*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
182*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
183*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
184*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
185*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
186*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
187*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
188*4882a593Smuzhiyun			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
189*4882a593Smuzhiyun			clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_UART1_CLKCTRL 0>;
190*4882a593Smuzhiyun			clock-names = "fck";
191*4882a593Smuzhiyun			#address-cells = <1>;
192*4882a593Smuzhiyun			#size-cells = <1>;
193*4882a593Smuzhiyun			ranges = <0x0 0x9000 0x1000>;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun			uart0: serial@0 {
196*4882a593Smuzhiyun				compatible = "ti,am3352-uart", "ti,omap3-uart";
197*4882a593Smuzhiyun				clock-frequency = <48000000>;
198*4882a593Smuzhiyun				reg = <0x0 0x1000>;
199*4882a593Smuzhiyun				interrupts = <72>;
200*4882a593Smuzhiyun				status = "disabled";
201*4882a593Smuzhiyun				dmas = <&edma 26 0>, <&edma 27 0>;
202*4882a593Smuzhiyun				dma-names = "tx", "rx";
203*4882a593Smuzhiyun			};
204*4882a593Smuzhiyun		};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun		target-module@b000 {			/* 0x44e0b000, ap 18 48.0 */
207*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
208*4882a593Smuzhiyun			reg = <0xb000 0x8>,
209*4882a593Smuzhiyun			      <0xb010 0x8>,
210*4882a593Smuzhiyun			      <0xb090 0x8>;
211*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
212*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
213*4882a593Smuzhiyun					 SYSC_OMAP2_ENAWAKEUP |
214*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
215*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
216*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
217*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
218*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
219*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
220*4882a593Smuzhiyun			ti,syss-mask = <1>;
221*4882a593Smuzhiyun			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
222*4882a593Smuzhiyun			clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_I2C1_CLKCTRL 0>;
223*4882a593Smuzhiyun			clock-names = "fck";
224*4882a593Smuzhiyun			#address-cells = <1>;
225*4882a593Smuzhiyun			#size-cells = <1>;
226*4882a593Smuzhiyun			ranges = <0x0 0xb000 0x1000>;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun			i2c0: i2c@0 {
229*4882a593Smuzhiyun				compatible = "ti,omap4-i2c";
230*4882a593Smuzhiyun				#address-cells = <1>;
231*4882a593Smuzhiyun				#size-cells = <0>;
232*4882a593Smuzhiyun				reg = <0x0 0x1000>;
233*4882a593Smuzhiyun				interrupts = <70>;
234*4882a593Smuzhiyun				status = "disabled";
235*4882a593Smuzhiyun			};
236*4882a593Smuzhiyun		};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun		target-module@d000 {			/* 0x44e0d000, ap 20 38.0 */
239*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
240*4882a593Smuzhiyun			reg = <0xd000 0x4>,
241*4882a593Smuzhiyun			      <0xd010 0x4>;
242*4882a593Smuzhiyun			reg-names = "rev", "sysc";
243*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
244*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
245*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
246*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
247*4882a593Smuzhiyun			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
248*4882a593Smuzhiyun			clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_ADC_TSC_CLKCTRL 0>;
249*4882a593Smuzhiyun			clock-names = "fck";
250*4882a593Smuzhiyun			#address-cells = <1>;
251*4882a593Smuzhiyun			#size-cells = <1>;
252*4882a593Smuzhiyun			ranges = <0x00000000 0x0000d000 0x00001000>,
253*4882a593Smuzhiyun				 <0x00001000 0x0000e000 0x00001000>;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun				tscadc: tscadc@0 {
256*4882a593Smuzhiyun					compatible = "ti,am3359-tscadc";
257*4882a593Smuzhiyun					reg = <0x0 0x1000>;
258*4882a593Smuzhiyun					interrupts = <16>;
259*4882a593Smuzhiyun					status = "disabled";
260*4882a593Smuzhiyun					dmas = <&edma 53 0>, <&edma 57 0>;
261*4882a593Smuzhiyun					dma-names = "fifo0", "fifo1";
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun					tsc {
264*4882a593Smuzhiyun						compatible = "ti,am3359-tsc";
265*4882a593Smuzhiyun					};
266*4882a593Smuzhiyun					am335x_adc: adc {
267*4882a593Smuzhiyun						#io-channel-cells = <1>;
268*4882a593Smuzhiyun						compatible = "ti,am3359-adc";
269*4882a593Smuzhiyun					};
270*4882a593Smuzhiyun				};
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun		target-module@10000 {			/* 0x44e10000, ap 22 0c.0 */
274*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
275*4882a593Smuzhiyun			reg = <0x10000 0x4>;
276*4882a593Smuzhiyun			reg-names = "rev";
277*4882a593Smuzhiyun			#address-cells = <1>;
278*4882a593Smuzhiyun			#size-cells = <1>;
279*4882a593Smuzhiyun			ranges = <0x00000000 0x00010000 0x00010000>,
280*4882a593Smuzhiyun				 <0x00010000 0x00020000 0x00010000>;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun			scm: scm@0 {
283*4882a593Smuzhiyun				compatible = "ti,am3-scm", "simple-bus";
284*4882a593Smuzhiyun				reg = <0x0 0x2000>;
285*4882a593Smuzhiyun				#address-cells = <1>;
286*4882a593Smuzhiyun				#size-cells = <1>;
287*4882a593Smuzhiyun				#pinctrl-cells = <1>;
288*4882a593Smuzhiyun				ranges = <0 0 0x2000>;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun				am33xx_pinmux: pinmux@800 {
291*4882a593Smuzhiyun					compatible = "pinctrl-single";
292*4882a593Smuzhiyun					reg = <0x800 0x238>;
293*4882a593Smuzhiyun					#pinctrl-cells = <2>;
294*4882a593Smuzhiyun					pinctrl-single,register-width = <32>;
295*4882a593Smuzhiyun					pinctrl-single,function-mask = <0x7f>;
296*4882a593Smuzhiyun				};
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun				scm_conf: scm_conf@0 {
299*4882a593Smuzhiyun					compatible = "syscon", "simple-bus";
300*4882a593Smuzhiyun					reg = <0x0 0x800>;
301*4882a593Smuzhiyun					#address-cells = <1>;
302*4882a593Smuzhiyun					#size-cells = <1>;
303*4882a593Smuzhiyun					ranges = <0 0 0x800>;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun					phy_gmii_sel: phy-gmii-sel {
306*4882a593Smuzhiyun						compatible = "ti,am3352-phy-gmii-sel";
307*4882a593Smuzhiyun						reg = <0x650 0x4>;
308*4882a593Smuzhiyun						#phy-cells = <2>;
309*4882a593Smuzhiyun					};
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun					scm_clocks: clocks {
312*4882a593Smuzhiyun						#address-cells = <1>;
313*4882a593Smuzhiyun						#size-cells = <0>;
314*4882a593Smuzhiyun					};
315*4882a593Smuzhiyun				};
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun				usb_ctrl_mod: control@620 {
318*4882a593Smuzhiyun					compatible = "ti,am335x-usb-ctrl-module";
319*4882a593Smuzhiyun					reg = <0x620 0x10>,
320*4882a593Smuzhiyun					      <0x648 0x4>;
321*4882a593Smuzhiyun					reg-names = "phy_ctrl", "wakeup";
322*4882a593Smuzhiyun				};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun				wkup_m3_ipc: wkup_m3_ipc@1324 {
325*4882a593Smuzhiyun					compatible = "ti,am3352-wkup-m3-ipc";
326*4882a593Smuzhiyun					reg = <0x1324 0x24>;
327*4882a593Smuzhiyun					interrupts = <78>;
328*4882a593Smuzhiyun					ti,rproc = <&wkup_m3>;
329*4882a593Smuzhiyun					mboxes = <&mailbox &mbox_wkupm3>;
330*4882a593Smuzhiyun				};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun				edma_xbar: dma-router@f90 {
333*4882a593Smuzhiyun					compatible = "ti,am335x-edma-crossbar";
334*4882a593Smuzhiyun					reg = <0xf90 0x40>;
335*4882a593Smuzhiyun					#dma-cells = <3>;
336*4882a593Smuzhiyun					dma-requests = <32>;
337*4882a593Smuzhiyun					dma-masters = <&edma>;
338*4882a593Smuzhiyun				};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun				scm_clockdomains: clockdomains {
341*4882a593Smuzhiyun				};
342*4882a593Smuzhiyun			};
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun		timer1_target: target-module@31000 {	/* 0x44e31000, ap 25 40.0 */
346*4882a593Smuzhiyun			compatible = "ti,sysc-omap2-timer", "ti,sysc";
347*4882a593Smuzhiyun			reg = <0x31000 0x4>,
348*4882a593Smuzhiyun			      <0x31010 0x4>,
349*4882a593Smuzhiyun			      <0x31014 0x4>;
350*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
351*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
352*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
353*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
354*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
355*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
356*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
357*4882a593Smuzhiyun			ti,syss-mask = <1>;
358*4882a593Smuzhiyun			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
359*4882a593Smuzhiyun			clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_TIMER1_CLKCTRL 0>;
360*4882a593Smuzhiyun			clock-names = "fck";
361*4882a593Smuzhiyun			#address-cells = <1>;
362*4882a593Smuzhiyun			#size-cells = <1>;
363*4882a593Smuzhiyun			ranges = <0x0 0x31000 0x1000>;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun			timer1: timer@0 {
366*4882a593Smuzhiyun				compatible = "ti,am335x-timer-1ms";
367*4882a593Smuzhiyun				reg = <0x0 0x400>;
368*4882a593Smuzhiyun				interrupts = <67>;
369*4882a593Smuzhiyun				ti,timer-alwon;
370*4882a593Smuzhiyun				clocks = <&timer1_fck>;
371*4882a593Smuzhiyun				clock-names = "fck";
372*4882a593Smuzhiyun			};
373*4882a593Smuzhiyun		};
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun		target-module@33000 {			/* 0x44e33000, ap 27 18.0 */
376*4882a593Smuzhiyun			compatible = "ti,sysc";
377*4882a593Smuzhiyun			status = "disabled";
378*4882a593Smuzhiyun			#address-cells = <1>;
379*4882a593Smuzhiyun			#size-cells = <1>;
380*4882a593Smuzhiyun			ranges = <0x0 0x33000 0x1000>;
381*4882a593Smuzhiyun		};
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun		target-module@35000 {			/* 0x44e35000, ap 29 50.0 */
384*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
385*4882a593Smuzhiyun			reg = <0x35000 0x4>,
386*4882a593Smuzhiyun			      <0x35010 0x4>,
387*4882a593Smuzhiyun			      <0x35014 0x4>;
388*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
389*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
390*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET)>;
391*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
392*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
393*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
394*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
395*4882a593Smuzhiyun			ti,syss-mask = <1>;
396*4882a593Smuzhiyun			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
397*4882a593Smuzhiyun			clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_WD_TIMER2_CLKCTRL 0>;
398*4882a593Smuzhiyun			clock-names = "fck";
399*4882a593Smuzhiyun			#address-cells = <1>;
400*4882a593Smuzhiyun			#size-cells = <1>;
401*4882a593Smuzhiyun			ranges = <0x0 0x35000 0x1000>;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun			wdt2: wdt@0 {
404*4882a593Smuzhiyun				compatible = "ti,omap3-wdt";
405*4882a593Smuzhiyun				reg = <0x0 0x1000>;
406*4882a593Smuzhiyun				interrupts = <91>;
407*4882a593Smuzhiyun			};
408*4882a593Smuzhiyun		};
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun		target-module@37000 {			/* 0x44e37000, ap 31 08.0 */
411*4882a593Smuzhiyun			compatible = "ti,sysc";
412*4882a593Smuzhiyun			status = "disabled";
413*4882a593Smuzhiyun			#address-cells = <1>;
414*4882a593Smuzhiyun			#size-cells = <1>;
415*4882a593Smuzhiyun			ranges = <0x0 0x37000 0x1000>;
416*4882a593Smuzhiyun		};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun		target-module@39000 {			/* 0x44e39000, ap 33 02.0 */
419*4882a593Smuzhiyun			compatible = "ti,sysc";
420*4882a593Smuzhiyun			status = "disabled";
421*4882a593Smuzhiyun			#address-cells = <1>;
422*4882a593Smuzhiyun			#size-cells = <1>;
423*4882a593Smuzhiyun			ranges = <0x0 0x39000 0x1000>;
424*4882a593Smuzhiyun		};
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun		target-module@3e000 {			/* 0x44e3e000, ap 35 60.0 */
427*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-simple", "ti,sysc";
428*4882a593Smuzhiyun			reg = <0x3e074 0x4>,
429*4882a593Smuzhiyun			      <0x3e078 0x4>;
430*4882a593Smuzhiyun			reg-names = "rev", "sysc";
431*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
432*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
433*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
434*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
435*4882a593Smuzhiyun			/* Domains (P, C): rtc_pwrdm, l4_rtc_clkdm */
436*4882a593Smuzhiyun			clocks = <&l4_rtc_clkctrl AM3_L4_RTC_RTC_CLKCTRL 0>;
437*4882a593Smuzhiyun			clock-names = "fck";
438*4882a593Smuzhiyun			#address-cells = <1>;
439*4882a593Smuzhiyun			#size-cells = <1>;
440*4882a593Smuzhiyun			ranges = <0x0 0x3e000 0x1000>;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun			rtc: rtc@0 {
443*4882a593Smuzhiyun				compatible = "ti,am3352-rtc", "ti,da830-rtc";
444*4882a593Smuzhiyun				reg = <0x0 0x1000>;
445*4882a593Smuzhiyun				interrupts = <75
446*4882a593Smuzhiyun					      76>;
447*4882a593Smuzhiyun			};
448*4882a593Smuzhiyun		};
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun		target-module@40000 {			/* 0x44e40000, ap 38 68.0 */
451*4882a593Smuzhiyun			compatible = "ti,sysc";
452*4882a593Smuzhiyun			status = "disabled";
453*4882a593Smuzhiyun			#address-cells = <1>;
454*4882a593Smuzhiyun			#size-cells = <1>;
455*4882a593Smuzhiyun			ranges = <0x0 0x40000 0x40000>;
456*4882a593Smuzhiyun		};
457*4882a593Smuzhiyun	};
458*4882a593Smuzhiyun};
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun&l4_fw {						/* 0x47c00000 */
461*4882a593Smuzhiyun	compatible = "ti,am33xx-l4-fw", "simple-bus";
462*4882a593Smuzhiyun	reg = <0x47c00000 0x800>,
463*4882a593Smuzhiyun	      <0x47c00800 0x800>,
464*4882a593Smuzhiyun	      <0x47c01000 0x400>;
465*4882a593Smuzhiyun	reg-names = "ap", "la", "ia0";
466*4882a593Smuzhiyun	#address-cells = <1>;
467*4882a593Smuzhiyun	#size-cells = <1>;
468*4882a593Smuzhiyun	ranges = <0x00000000 0x47c00000 0x1000000>;	/* segment 0 */
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun	segment@0 {					/* 0x47c00000 */
471*4882a593Smuzhiyun		compatible = "simple-bus";
472*4882a593Smuzhiyun		#address-cells = <1>;
473*4882a593Smuzhiyun		#size-cells = <1>;
474*4882a593Smuzhiyun		ranges = <0x00000000 0x00000000 0x000800>,	/* ap 0 */
475*4882a593Smuzhiyun			 <0x00000800 0x00000800 0x000800>,	/* ap 1 */
476*4882a593Smuzhiyun			 <0x00001000 0x00001000 0x000400>,	/* ap 2 */
477*4882a593Smuzhiyun			 <0x0000c000 0x0000c000 0x001000>,	/* ap 3 */
478*4882a593Smuzhiyun			 <0x0000d000 0x0000d000 0x001000>,	/* ap 4 */
479*4882a593Smuzhiyun			 <0x0000e000 0x0000e000 0x001000>,	/* ap 5 */
480*4882a593Smuzhiyun			 <0x0000f000 0x0000f000 0x001000>,	/* ap 6 */
481*4882a593Smuzhiyun			 <0x00010000 0x00010000 0x001000>,	/* ap 7 */
482*4882a593Smuzhiyun			 <0x00011000 0x00011000 0x001000>,	/* ap 8 */
483*4882a593Smuzhiyun			 <0x0001a000 0x0001a000 0x001000>,	/* ap 9 */
484*4882a593Smuzhiyun			 <0x0001b000 0x0001b000 0x001000>,	/* ap 10 */
485*4882a593Smuzhiyun			 <0x00024000 0x00024000 0x001000>,	/* ap 11 */
486*4882a593Smuzhiyun			 <0x00025000 0x00025000 0x001000>,	/* ap 12 */
487*4882a593Smuzhiyun			 <0x00026000 0x00026000 0x001000>,	/* ap 13 */
488*4882a593Smuzhiyun			 <0x00027000 0x00027000 0x001000>,	/* ap 14 */
489*4882a593Smuzhiyun			 <0x00030000 0x00030000 0x001000>,	/* ap 15 */
490*4882a593Smuzhiyun			 <0x00031000 0x00031000 0x001000>,	/* ap 16 */
491*4882a593Smuzhiyun			 <0x00038000 0x00038000 0x001000>,	/* ap 17 */
492*4882a593Smuzhiyun			 <0x00039000 0x00039000 0x001000>,	/* ap 18 */
493*4882a593Smuzhiyun			 <0x0003a000 0x0003a000 0x001000>,	/* ap 19 */
494*4882a593Smuzhiyun			 <0x0003b000 0x0003b000 0x001000>,	/* ap 20 */
495*4882a593Smuzhiyun			 <0x0003e000 0x0003e000 0x001000>,	/* ap 21 */
496*4882a593Smuzhiyun			 <0x0003f000 0x0003f000 0x001000>,	/* ap 22 */
497*4882a593Smuzhiyun			 <0x0003c000 0x0003c000 0x001000>,	/* ap 23 */
498*4882a593Smuzhiyun			 <0x00040000 0x00040000 0x001000>,	/* ap 24 */
499*4882a593Smuzhiyun			 <0x00046000 0x00046000 0x001000>,	/* ap 25 */
500*4882a593Smuzhiyun			 <0x00047000 0x00047000 0x001000>,	/* ap 26 */
501*4882a593Smuzhiyun			 <0x00044000 0x00044000 0x001000>,	/* ap 27 */
502*4882a593Smuzhiyun			 <0x00045000 0x00045000 0x001000>,	/* ap 28 */
503*4882a593Smuzhiyun			 <0x00028000 0x00028000 0x001000>,	/* ap 29 */
504*4882a593Smuzhiyun			 <0x00029000 0x00029000 0x001000>,	/* ap 30 */
505*4882a593Smuzhiyun			 <0x00032000 0x00032000 0x001000>,	/* ap 31 */
506*4882a593Smuzhiyun			 <0x00033000 0x00033000 0x001000>,	/* ap 32 */
507*4882a593Smuzhiyun			 <0x0003d000 0x0003d000 0x001000>,	/* ap 33 */
508*4882a593Smuzhiyun			 <0x00041000 0x00041000 0x001000>,	/* ap 34 */
509*4882a593Smuzhiyun			 <0x00042000 0x00042000 0x001000>,	/* ap 35 */
510*4882a593Smuzhiyun			 <0x00043000 0x00043000 0x001000>,	/* ap 36 */
511*4882a593Smuzhiyun			 <0x00014000 0x00014000 0x001000>,	/* ap 37 */
512*4882a593Smuzhiyun			 <0x00015000 0x00015000 0x001000>;	/* ap 38 */
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun		target-module@c000 {			/* 0x47c0c000, ap 3 04.0 */
515*4882a593Smuzhiyun			compatible = "ti,sysc";
516*4882a593Smuzhiyun			status = "disabled";
517*4882a593Smuzhiyun			#address-cells = <1>;
518*4882a593Smuzhiyun			#size-cells = <1>;
519*4882a593Smuzhiyun			ranges = <0x0 0xc000 0x1000>;
520*4882a593Smuzhiyun		};
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun		target-module@e000 {			/* 0x47c0e000, ap 5 0c.0 */
523*4882a593Smuzhiyun			compatible = "ti,sysc";
524*4882a593Smuzhiyun			status = "disabled";
525*4882a593Smuzhiyun			#address-cells = <1>;
526*4882a593Smuzhiyun			#size-cells = <1>;
527*4882a593Smuzhiyun			ranges = <0x0 0xe000 0x1000>;
528*4882a593Smuzhiyun		};
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun		target-module@10000 {			/* 0x47c10000, ap 7 20.0 */
531*4882a593Smuzhiyun			compatible = "ti,sysc";
532*4882a593Smuzhiyun			status = "disabled";
533*4882a593Smuzhiyun			#address-cells = <1>;
534*4882a593Smuzhiyun			#size-cells = <1>;
535*4882a593Smuzhiyun			ranges = <0x0 0x10000 0x1000>;
536*4882a593Smuzhiyun		};
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun		target-module@14000 {			/* 0x47c14000, ap 37 3c.0 */
539*4882a593Smuzhiyun			compatible = "ti,sysc";
540*4882a593Smuzhiyun			status = "disabled";
541*4882a593Smuzhiyun			#address-cells = <1>;
542*4882a593Smuzhiyun			#size-cells = <1>;
543*4882a593Smuzhiyun			ranges = <0x0 0x14000 0x1000>;
544*4882a593Smuzhiyun		};
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun		target-module@1a000 {			/* 0x47c1a000, ap 9 08.0 */
547*4882a593Smuzhiyun			compatible = "ti,sysc";
548*4882a593Smuzhiyun			status = "disabled";
549*4882a593Smuzhiyun			#address-cells = <1>;
550*4882a593Smuzhiyun			#size-cells = <1>;
551*4882a593Smuzhiyun			ranges = <0x0 0x1a000 0x1000>;
552*4882a593Smuzhiyun		};
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun		target-module@24000 {			/* 0x47c24000, ap 11 28.0 */
555*4882a593Smuzhiyun			compatible = "ti,sysc";
556*4882a593Smuzhiyun			status = "disabled";
557*4882a593Smuzhiyun			#address-cells = <1>;
558*4882a593Smuzhiyun			#size-cells = <1>;
559*4882a593Smuzhiyun			ranges = <0x0 0x24000 0x1000>;
560*4882a593Smuzhiyun		};
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun		target-module@26000 {			/* 0x47c26000, ap 13 30.0 */
563*4882a593Smuzhiyun			compatible = "ti,sysc";
564*4882a593Smuzhiyun			status = "disabled";
565*4882a593Smuzhiyun			#address-cells = <1>;
566*4882a593Smuzhiyun			#size-cells = <1>;
567*4882a593Smuzhiyun			ranges = <0x0 0x26000 0x1000>;
568*4882a593Smuzhiyun		};
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun		target-module@28000 {			/* 0x47c28000, ap 29 40.0 */
571*4882a593Smuzhiyun			compatible = "ti,sysc";
572*4882a593Smuzhiyun			status = "disabled";
573*4882a593Smuzhiyun			#address-cells = <1>;
574*4882a593Smuzhiyun			#size-cells = <1>;
575*4882a593Smuzhiyun			ranges = <0x0 0x28000 0x1000>;
576*4882a593Smuzhiyun		};
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun		target-module@30000 {			/* 0x47c30000, ap 15 14.0 */
579*4882a593Smuzhiyun			compatible = "ti,sysc";
580*4882a593Smuzhiyun			status = "disabled";
581*4882a593Smuzhiyun			#address-cells = <1>;
582*4882a593Smuzhiyun			#size-cells = <1>;
583*4882a593Smuzhiyun			ranges = <0x0 0x30000 0x1000>;
584*4882a593Smuzhiyun		};
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun		target-module@32000 {			/* 0x47c32000, ap 31 06.0 */
587*4882a593Smuzhiyun			compatible = "ti,sysc";
588*4882a593Smuzhiyun			status = "disabled";
589*4882a593Smuzhiyun			#address-cells = <1>;
590*4882a593Smuzhiyun			#size-cells = <1>;
591*4882a593Smuzhiyun			ranges = <0x0 0x32000 0x1000>;
592*4882a593Smuzhiyun		};
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun		target-module@38000 {			/* 0x47c38000, ap 17 18.0 */
595*4882a593Smuzhiyun			compatible = "ti,sysc";
596*4882a593Smuzhiyun			status = "disabled";
597*4882a593Smuzhiyun			#address-cells = <1>;
598*4882a593Smuzhiyun			#size-cells = <1>;
599*4882a593Smuzhiyun			ranges = <0x0 0x38000 0x1000>;
600*4882a593Smuzhiyun		};
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun		target-module@3a000 {			/* 0x47c3a000, ap 19 1c.0 */
603*4882a593Smuzhiyun			compatible = "ti,sysc";
604*4882a593Smuzhiyun			status = "disabled";
605*4882a593Smuzhiyun			#address-cells = <1>;
606*4882a593Smuzhiyun			#size-cells = <1>;
607*4882a593Smuzhiyun			ranges = <0x0 0x3a000 0x1000>;
608*4882a593Smuzhiyun		};
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun		target-module@3c000 {			/* 0x47c3c000, ap 23 38.0 */
611*4882a593Smuzhiyun			compatible = "ti,sysc";
612*4882a593Smuzhiyun			status = "disabled";
613*4882a593Smuzhiyun			#address-cells = <1>;
614*4882a593Smuzhiyun			#size-cells = <1>;
615*4882a593Smuzhiyun			ranges = <0x0 0x3c000 0x1000>;
616*4882a593Smuzhiyun		};
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun		target-module@3e000 {			/* 0x47c3e000, ap 21 10.0 */
619*4882a593Smuzhiyun			compatible = "ti,sysc";
620*4882a593Smuzhiyun			status = "disabled";
621*4882a593Smuzhiyun			#address-cells = <1>;
622*4882a593Smuzhiyun			#size-cells = <1>;
623*4882a593Smuzhiyun			ranges = <0x0 0x3e000 0x1000>;
624*4882a593Smuzhiyun		};
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun		target-module@40000 {			/* 0x47c40000, ap 24 02.0 */
627*4882a593Smuzhiyun			compatible = "ti,sysc";
628*4882a593Smuzhiyun			status = "disabled";
629*4882a593Smuzhiyun			#address-cells = <1>;
630*4882a593Smuzhiyun			#size-cells = <1>;
631*4882a593Smuzhiyun			ranges = <0x0 0x40000 0x1000>;
632*4882a593Smuzhiyun		};
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun		target-module@42000 {			/* 0x47c42000, ap 35 34.0 */
635*4882a593Smuzhiyun			compatible = "ti,sysc";
636*4882a593Smuzhiyun			status = "disabled";
637*4882a593Smuzhiyun			#address-cells = <1>;
638*4882a593Smuzhiyun			#size-cells = <1>;
639*4882a593Smuzhiyun			ranges = <0x0 0x42000 0x1000>;
640*4882a593Smuzhiyun		};
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun		target-module@44000 {			/* 0x47c44000, ap 27 24.0 */
643*4882a593Smuzhiyun			compatible = "ti,sysc";
644*4882a593Smuzhiyun			status = "disabled";
645*4882a593Smuzhiyun			#address-cells = <1>;
646*4882a593Smuzhiyun			#size-cells = <1>;
647*4882a593Smuzhiyun			ranges = <0x0 0x44000 0x1000>;
648*4882a593Smuzhiyun		};
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun		target-module@46000 {			/* 0x47c46000, ap 25 2c.0 */
651*4882a593Smuzhiyun			compatible = "ti,sysc";
652*4882a593Smuzhiyun			status = "disabled";
653*4882a593Smuzhiyun			#address-cells = <1>;
654*4882a593Smuzhiyun			#size-cells = <1>;
655*4882a593Smuzhiyun			ranges = <0x0 0x46000 0x1000>;
656*4882a593Smuzhiyun		};
657*4882a593Smuzhiyun	};
658*4882a593Smuzhiyun};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun&l4_fast {					/* 0x4a000000 */
661*4882a593Smuzhiyun	compatible = "ti,am33xx-l4-fast", "simple-bus";
662*4882a593Smuzhiyun	reg = <0x4a000000 0x800>,
663*4882a593Smuzhiyun	      <0x4a000800 0x800>,
664*4882a593Smuzhiyun	      <0x4a001000 0x400>;
665*4882a593Smuzhiyun	reg-names = "ap", "la", "ia0";
666*4882a593Smuzhiyun	#address-cells = <1>;
667*4882a593Smuzhiyun	#size-cells = <1>;
668*4882a593Smuzhiyun	ranges = <0x00000000 0x4a000000 0x1000000>;	/* segment 0 */
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun	segment@0 {					/* 0x4a000000 */
671*4882a593Smuzhiyun		compatible = "simple-bus";
672*4882a593Smuzhiyun		#address-cells = <1>;
673*4882a593Smuzhiyun		#size-cells = <1>;
674*4882a593Smuzhiyun		ranges = <0x00000000 0x00000000 0x000800>,	/* ap 0 */
675*4882a593Smuzhiyun			 <0x00000800 0x00000800 0x000800>,	/* ap 1 */
676*4882a593Smuzhiyun			 <0x00001000 0x00001000 0x000400>,	/* ap 2 */
677*4882a593Smuzhiyun			 <0x00100000 0x00100000 0x008000>,	/* ap 3 */
678*4882a593Smuzhiyun			 <0x00108000 0x00108000 0x001000>,	/* ap 4 */
679*4882a593Smuzhiyun			 <0x00180000 0x00180000 0x020000>,	/* ap 5 */
680*4882a593Smuzhiyun			 <0x001a0000 0x001a0000 0x001000>,	/* ap 6 */
681*4882a593Smuzhiyun			 <0x00200000 0x00200000 0x080000>,	/* ap 7 */
682*4882a593Smuzhiyun			 <0x00280000 0x00280000 0x001000>,	/* ap 8 */
683*4882a593Smuzhiyun			 <0x00300000 0x00300000 0x080000>,	/* ap 9 */
684*4882a593Smuzhiyun			 <0x00380000 0x00380000 0x001000>;	/* ap 10 */
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun		target-module@100000 {			/* 0x4a100000, ap 3 08.0 */
687*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-simple", "ti,sysc";
688*4882a593Smuzhiyun			reg = <0x101200 0x4>,
689*4882a593Smuzhiyun			      <0x101208 0x4>,
690*4882a593Smuzhiyun			      <0x101204 0x4>;
691*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
692*4882a593Smuzhiyun			ti,sysc-mask = <0>;
693*4882a593Smuzhiyun			ti,sysc-midle = <SYSC_IDLE_FORCE>,
694*4882a593Smuzhiyun					<SYSC_IDLE_NO>;
695*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
696*4882a593Smuzhiyun					<SYSC_IDLE_NO>;
697*4882a593Smuzhiyun			ti,syss-mask = <1>;
698*4882a593Smuzhiyun			clocks = <&cpsw_125mhz_clkctrl AM3_CPSW_125MHZ_CPGMAC0_CLKCTRL 0>;
699*4882a593Smuzhiyun			clock-names = "fck";
700*4882a593Smuzhiyun			#address-cells = <1>;
701*4882a593Smuzhiyun			#size-cells = <1>;
702*4882a593Smuzhiyun			ranges = <0x0 0x100000 0x8000>;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun			mac: ethernet@0 {
705*4882a593Smuzhiyun				compatible = "ti,am335x-cpsw","ti,cpsw";
706*4882a593Smuzhiyun				clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>;
707*4882a593Smuzhiyun				clock-names = "fck", "cpts";
708*4882a593Smuzhiyun				cpdma_channels = <8>;
709*4882a593Smuzhiyun				ale_entries = <1024>;
710*4882a593Smuzhiyun				bd_ram_size = <0x2000>;
711*4882a593Smuzhiyun				mac_control = <0x20>;
712*4882a593Smuzhiyun				slaves = <2>;
713*4882a593Smuzhiyun				active_slave = <0>;
714*4882a593Smuzhiyun				cpts_clock_mult = <0x80000000>;
715*4882a593Smuzhiyun				cpts_clock_shift = <29>;
716*4882a593Smuzhiyun				reg = <0x0 0x800
717*4882a593Smuzhiyun				       0x1200 0x100>;
718*4882a593Smuzhiyun				#address-cells = <1>;
719*4882a593Smuzhiyun				#size-cells = <1>;
720*4882a593Smuzhiyun				/*
721*4882a593Smuzhiyun				 * c0_rx_thresh_pend
722*4882a593Smuzhiyun				 * c0_rx_pend
723*4882a593Smuzhiyun				 * c0_tx_pend
724*4882a593Smuzhiyun				 * c0_misc_pend
725*4882a593Smuzhiyun				 */
726*4882a593Smuzhiyun				interrupts = <40 41 42 43>;
727*4882a593Smuzhiyun				ranges = <0 0 0x8000>;
728*4882a593Smuzhiyun				syscon = <&scm_conf>;
729*4882a593Smuzhiyun				status = "disabled";
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun				davinci_mdio: mdio@1000 {
732*4882a593Smuzhiyun					compatible = "ti,cpsw-mdio","ti,davinci_mdio";
733*4882a593Smuzhiyun					clocks = <&cpsw_125mhz_clkctrl AM3_CPSW_125MHZ_CPGMAC0_CLKCTRL 0>;
734*4882a593Smuzhiyun					clock-names = "fck";
735*4882a593Smuzhiyun					#address-cells = <1>;
736*4882a593Smuzhiyun					#size-cells = <0>;
737*4882a593Smuzhiyun					bus_freq = <1000000>;
738*4882a593Smuzhiyun					reg = <0x1000 0x100>;
739*4882a593Smuzhiyun					status = "disabled";
740*4882a593Smuzhiyun				};
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun				cpsw_emac0: slave@200 {
743*4882a593Smuzhiyun					/* Filled in by U-Boot */
744*4882a593Smuzhiyun					mac-address = [ 00 00 00 00 00 00 ];
745*4882a593Smuzhiyun					phys = <&phy_gmii_sel 1 1>;
746*4882a593Smuzhiyun				};
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun				cpsw_emac1: slave@300 {
749*4882a593Smuzhiyun					/* Filled in by U-Boot */
750*4882a593Smuzhiyun					mac-address = [ 00 00 00 00 00 00 ];
751*4882a593Smuzhiyun					phys = <&phy_gmii_sel 2 1>;
752*4882a593Smuzhiyun				};
753*4882a593Smuzhiyun			};
754*4882a593Smuzhiyun		};
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun		target-module@180000 {			/* 0x4a180000, ap 5 10.0 */
757*4882a593Smuzhiyun			compatible = "ti,sysc";
758*4882a593Smuzhiyun			status = "disabled";
759*4882a593Smuzhiyun			#address-cells = <1>;
760*4882a593Smuzhiyun			#size-cells = <1>;
761*4882a593Smuzhiyun			ranges = <0x0 0x180000 0x20000>;
762*4882a593Smuzhiyun		};
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun		target-module@200000 {			/* 0x4a200000, ap 7 02.0 */
765*4882a593Smuzhiyun			compatible = "ti,sysc";
766*4882a593Smuzhiyun			status = "disabled";
767*4882a593Smuzhiyun			#address-cells = <1>;
768*4882a593Smuzhiyun			#size-cells = <1>;
769*4882a593Smuzhiyun			ranges = <0x0 0x200000 0x80000>;
770*4882a593Smuzhiyun		};
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun		pruss_tm: target-module@300000 {	/* 0x4a300000, ap 9 04.0 */
773*4882a593Smuzhiyun			compatible = "ti,sysc-pruss", "ti,sysc";
774*4882a593Smuzhiyun			reg = <0x326000 0x4>,
775*4882a593Smuzhiyun			      <0x326004 0x4>;
776*4882a593Smuzhiyun			reg-names = "rev", "sysc";
777*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_PRUSS_STANDBY_INIT |
778*4882a593Smuzhiyun					 SYSC_PRUSS_SUB_MWAIT)>;
779*4882a593Smuzhiyun			ti,sysc-midle = <SYSC_IDLE_FORCE>,
780*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
781*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
782*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
783*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
784*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
785*4882a593Smuzhiyun			clocks = <&pruss_ocp_clkctrl AM3_PRUSS_OCP_PRUSS_CLKCTRL 0>;
786*4882a593Smuzhiyun			clock-names = "fck";
787*4882a593Smuzhiyun			resets = <&prm_per 1>;
788*4882a593Smuzhiyun			reset-names = "rstctrl";
789*4882a593Smuzhiyun			#address-cells = <1>;
790*4882a593Smuzhiyun			#size-cells = <1>;
791*4882a593Smuzhiyun			ranges = <0x0 0x300000 0x80000>;
792*4882a593Smuzhiyun			status = "disabled";
793*4882a593Smuzhiyun		};
794*4882a593Smuzhiyun	};
795*4882a593Smuzhiyun};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun&l4_mpuss {						/* 0x4b140000 */
798*4882a593Smuzhiyun	compatible = "ti,am33xx-l4-mpuss", "simple-bus";
799*4882a593Smuzhiyun	reg = <0x4b144400 0x100>,
800*4882a593Smuzhiyun	      <0x4b144800 0x400>;
801*4882a593Smuzhiyun	reg-names = "la", "ap";
802*4882a593Smuzhiyun	#address-cells = <1>;
803*4882a593Smuzhiyun	#size-cells = <1>;
804*4882a593Smuzhiyun	ranges = <0x00000000 0x4b140000 0x008000>;	/* segment 0 */
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun	segment@0 {					/* 0x4b140000 */
807*4882a593Smuzhiyun		compatible = "simple-bus";
808*4882a593Smuzhiyun		#address-cells = <1>;
809*4882a593Smuzhiyun		#size-cells = <1>;
810*4882a593Smuzhiyun		ranges = <0x00004800 0x00004800 0x000400>,	/* ap 0 */
811*4882a593Smuzhiyun			 <0x00001000 0x00001000 0x001000>,	/* ap 1 */
812*4882a593Smuzhiyun			 <0x00002000 0x00002000 0x001000>,	/* ap 2 */
813*4882a593Smuzhiyun			 <0x00004000 0x00004000 0x000400>,	/* ap 3 */
814*4882a593Smuzhiyun			 <0x00005000 0x00005000 0x000400>,	/* ap 4 */
815*4882a593Smuzhiyun			 <0x00000000 0x00000000 0x001000>,	/* ap 5 */
816*4882a593Smuzhiyun			 <0x00003000 0x00003000 0x001000>,	/* ap 6 */
817*4882a593Smuzhiyun			 <0x00000800 0x00000800 0x000800>;	/* ap 7 */
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun		target-module@0 {			/* 0x4b140000, ap 5 02.2 */
820*4882a593Smuzhiyun			compatible = "ti,sysc";
821*4882a593Smuzhiyun			status = "disabled";
822*4882a593Smuzhiyun			#address-cells = <1>;
823*4882a593Smuzhiyun			#size-cells = <1>;
824*4882a593Smuzhiyun			ranges = <0x00000000 0x00000000 0x00001000>,
825*4882a593Smuzhiyun				 <0x00001000 0x00001000 0x00001000>,
826*4882a593Smuzhiyun				 <0x00002000 0x00002000 0x00001000>;
827*4882a593Smuzhiyun		};
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun		target-module@3000 {			/* 0x4b143000, ap 6 04.0 */
830*4882a593Smuzhiyun			compatible = "ti,sysc";
831*4882a593Smuzhiyun			status = "disabled";
832*4882a593Smuzhiyun			#address-cells = <1>;
833*4882a593Smuzhiyun			#size-cells = <1>;
834*4882a593Smuzhiyun			ranges = <0x0 0x3000 0x1000>;
835*4882a593Smuzhiyun		};
836*4882a593Smuzhiyun	};
837*4882a593Smuzhiyun};
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun&l4_per {						/* 0x48000000 */
840*4882a593Smuzhiyun	compatible = "ti,am33xx-l4-per", "simple-bus";
841*4882a593Smuzhiyun	reg = <0x48000000 0x800>,
842*4882a593Smuzhiyun	      <0x48000800 0x800>,
843*4882a593Smuzhiyun	      <0x48001000 0x400>,
844*4882a593Smuzhiyun	      <0x48001400 0x400>,
845*4882a593Smuzhiyun	      <0x48001800 0x400>,
846*4882a593Smuzhiyun	      <0x48001c00 0x400>;
847*4882a593Smuzhiyun	reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3";
848*4882a593Smuzhiyun	#address-cells = <1>;
849*4882a593Smuzhiyun	#size-cells = <1>;
850*4882a593Smuzhiyun	ranges = <0x00000000 0x48000000 0x100000>,	/* segment 0 */
851*4882a593Smuzhiyun		 <0x00100000 0x48100000 0x100000>,	/* segment 1 */
852*4882a593Smuzhiyun		 <0x00200000 0x48200000 0x100000>,	/* segment 2 */
853*4882a593Smuzhiyun		 <0x00300000 0x48300000 0x100000>,	/* segment 3 */
854*4882a593Smuzhiyun		 <0x46000000 0x46000000 0x400000>,	/* l3 data port */
855*4882a593Smuzhiyun		 <0x46400000 0x46400000 0x400000>;	/* l3 data port */
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun	segment@0 {					/* 0x48000000 */
858*4882a593Smuzhiyun		compatible = "simple-bus";
859*4882a593Smuzhiyun		#address-cells = <1>;
860*4882a593Smuzhiyun		#size-cells = <1>;
861*4882a593Smuzhiyun		ranges = <0x00000000 0x00000000 0x000800>,	/* ap 0 */
862*4882a593Smuzhiyun			 <0x00000800 0x00000800 0x000800>,	/* ap 1 */
863*4882a593Smuzhiyun			 <0x00001000 0x00001000 0x000400>,	/* ap 2 */
864*4882a593Smuzhiyun			 <0x00001400 0x00001400 0x000400>,	/* ap 3 */
865*4882a593Smuzhiyun			 <0x00001800 0x00001800 0x000400>,	/* ap 4 */
866*4882a593Smuzhiyun			 <0x00001c00 0x00001c00 0x000400>,	/* ap 5 */
867*4882a593Smuzhiyun			 <0x00008000 0x00008000 0x001000>,	/* ap 6 */
868*4882a593Smuzhiyun			 <0x00009000 0x00009000 0x001000>,	/* ap 7 */
869*4882a593Smuzhiyun			 <0x00016000 0x00016000 0x001000>,	/* ap 8 */
870*4882a593Smuzhiyun			 <0x00017000 0x00017000 0x001000>,	/* ap 9 */
871*4882a593Smuzhiyun			 <0x00022000 0x00022000 0x001000>,	/* ap 10 */
872*4882a593Smuzhiyun			 <0x00023000 0x00023000 0x001000>,	/* ap 11 */
873*4882a593Smuzhiyun			 <0x00024000 0x00024000 0x001000>,	/* ap 12 */
874*4882a593Smuzhiyun			 <0x00025000 0x00025000 0x001000>,	/* ap 13 */
875*4882a593Smuzhiyun			 <0x0002a000 0x0002a000 0x001000>,	/* ap 14 */
876*4882a593Smuzhiyun			 <0x0002b000 0x0002b000 0x001000>,	/* ap 15 */
877*4882a593Smuzhiyun			 <0x00038000 0x00038000 0x002000>,	/* ap 16 */
878*4882a593Smuzhiyun			 <0x0003a000 0x0003a000 0x001000>,	/* ap 17 */
879*4882a593Smuzhiyun			 <0x00014000 0x00014000 0x001000>,	/* ap 18 */
880*4882a593Smuzhiyun			 <0x00015000 0x00015000 0x001000>,	/* ap 19 */
881*4882a593Smuzhiyun			 <0x0003c000 0x0003c000 0x002000>,	/* ap 20 */
882*4882a593Smuzhiyun			 <0x0003e000 0x0003e000 0x001000>,	/* ap 21 */
883*4882a593Smuzhiyun			 <0x00040000 0x00040000 0x001000>,	/* ap 22 */
884*4882a593Smuzhiyun			 <0x00041000 0x00041000 0x001000>,	/* ap 23 */
885*4882a593Smuzhiyun			 <0x00042000 0x00042000 0x001000>,	/* ap 24 */
886*4882a593Smuzhiyun			 <0x00043000 0x00043000 0x001000>,	/* ap 25 */
887*4882a593Smuzhiyun			 <0x00044000 0x00044000 0x001000>,	/* ap 26 */
888*4882a593Smuzhiyun			 <0x00045000 0x00045000 0x001000>,	/* ap 27 */
889*4882a593Smuzhiyun			 <0x00046000 0x00046000 0x001000>,	/* ap 28 */
890*4882a593Smuzhiyun			 <0x00047000 0x00047000 0x001000>,	/* ap 29 */
891*4882a593Smuzhiyun			 <0x00048000 0x00048000 0x001000>,	/* ap 30 */
892*4882a593Smuzhiyun			 <0x00049000 0x00049000 0x001000>,	/* ap 31 */
893*4882a593Smuzhiyun			 <0x0004c000 0x0004c000 0x001000>,	/* ap 32 */
894*4882a593Smuzhiyun			 <0x0004d000 0x0004d000 0x001000>,	/* ap 33 */
895*4882a593Smuzhiyun			 <0x00050000 0x00050000 0x002000>,	/* ap 34 */
896*4882a593Smuzhiyun			 <0x00052000 0x00052000 0x001000>,	/* ap 35 */
897*4882a593Smuzhiyun			 <0x00060000 0x00060000 0x001000>,	/* ap 36 */
898*4882a593Smuzhiyun			 <0x00061000 0x00061000 0x001000>,	/* ap 37 */
899*4882a593Smuzhiyun			 <0x00080000 0x00080000 0x010000>,	/* ap 38 */
900*4882a593Smuzhiyun			 <0x00090000 0x00090000 0x001000>,	/* ap 39 */
901*4882a593Smuzhiyun			 <0x000a0000 0x000a0000 0x010000>,	/* ap 40 */
902*4882a593Smuzhiyun			 <0x000b0000 0x000b0000 0x001000>,	/* ap 41 */
903*4882a593Smuzhiyun			 <0x00030000 0x00030000 0x001000>,	/* ap 77 */
904*4882a593Smuzhiyun			 <0x00031000 0x00031000 0x001000>,	/* ap 78 */
905*4882a593Smuzhiyun			 <0x0004a000 0x0004a000 0x001000>,	/* ap 85 */
906*4882a593Smuzhiyun			 <0x0004b000 0x0004b000 0x001000>,	/* ap 86 */
907*4882a593Smuzhiyun			 <0x000c8000 0x000c8000 0x001000>,	/* ap 87 */
908*4882a593Smuzhiyun			 <0x000c9000 0x000c9000 0x001000>,	/* ap 88 */
909*4882a593Smuzhiyun			 <0x000cc000 0x000cc000 0x001000>,	/* ap 89 */
910*4882a593Smuzhiyun			 <0x000cd000 0x000cd000 0x001000>,	/* ap 90 */
911*4882a593Smuzhiyun			 <0x000ca000 0x000ca000 0x001000>,	/* ap 91 */
912*4882a593Smuzhiyun			 <0x000cb000 0x000cb000 0x001000>,	/* ap 92 */
913*4882a593Smuzhiyun			 <0x46000000 0x46000000 0x400000>,	/* l3 data port */
914*4882a593Smuzhiyun			 <0x46400000 0x46400000 0x400000>;	/* l3 data port */
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun		target-module@8000 {			/* 0x48008000, ap 6 10.0 */
917*4882a593Smuzhiyun			compatible = "ti,sysc";
918*4882a593Smuzhiyun			status = "disabled";
919*4882a593Smuzhiyun			#address-cells = <1>;
920*4882a593Smuzhiyun			#size-cells = <1>;
921*4882a593Smuzhiyun			ranges = <0x0 0x8000 0x1000>;
922*4882a593Smuzhiyun		};
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun		target-module@14000 {			/* 0x48014000, ap 18 58.0 */
925*4882a593Smuzhiyun			compatible = "ti,sysc";
926*4882a593Smuzhiyun			status = "disabled";
927*4882a593Smuzhiyun			#address-cells = <1>;
928*4882a593Smuzhiyun			#size-cells = <1>;
929*4882a593Smuzhiyun			ranges = <0x0 0x14000 0x1000>;
930*4882a593Smuzhiyun		};
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun		target-module@16000 {			/* 0x48016000, ap 8 3c.0 */
933*4882a593Smuzhiyun			compatible = "ti,sysc";
934*4882a593Smuzhiyun			status = "disabled";
935*4882a593Smuzhiyun			#address-cells = <1>;
936*4882a593Smuzhiyun			#size-cells = <1>;
937*4882a593Smuzhiyun			ranges = <0x0 0x16000 0x1000>;
938*4882a593Smuzhiyun		};
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun		target-module@22000 {			/* 0x48022000, ap 10 12.0 */
941*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
942*4882a593Smuzhiyun			reg = <0x22050 0x4>,
943*4882a593Smuzhiyun			      <0x22054 0x4>,
944*4882a593Smuzhiyun			      <0x22058 0x4>;
945*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
946*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
947*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
948*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
949*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
950*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
951*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
952*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
953*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
954*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_UART2_CLKCTRL 0>;
955*4882a593Smuzhiyun			clock-names = "fck";
956*4882a593Smuzhiyun			#address-cells = <1>;
957*4882a593Smuzhiyun			#size-cells = <1>;
958*4882a593Smuzhiyun			ranges = <0x0 0x22000 0x1000>;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun			uart1: serial@0 {
961*4882a593Smuzhiyun				compatible = "ti,am3352-uart", "ti,omap3-uart";
962*4882a593Smuzhiyun				clock-frequency = <48000000>;
963*4882a593Smuzhiyun				reg = <0x0 0x1000>;
964*4882a593Smuzhiyun				interrupts = <73>;
965*4882a593Smuzhiyun				status = "disabled";
966*4882a593Smuzhiyun				dmas = <&edma 28 0>, <&edma 29 0>;
967*4882a593Smuzhiyun				dma-names = "tx", "rx";
968*4882a593Smuzhiyun			};
969*4882a593Smuzhiyun		};
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun		target-module@24000 {			/* 0x48024000, ap 12 14.0 */
972*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
973*4882a593Smuzhiyun			reg = <0x24050 0x4>,
974*4882a593Smuzhiyun			      <0x24054 0x4>,
975*4882a593Smuzhiyun			      <0x24058 0x4>;
976*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
977*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
978*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
979*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
980*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
981*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
982*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
983*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
984*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
985*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_UART3_CLKCTRL 0>;
986*4882a593Smuzhiyun			clock-names = "fck";
987*4882a593Smuzhiyun			#address-cells = <1>;
988*4882a593Smuzhiyun			#size-cells = <1>;
989*4882a593Smuzhiyun			ranges = <0x0 0x24000 0x1000>;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun			uart2: serial@0 {
992*4882a593Smuzhiyun				compatible = "ti,am3352-uart", "ti,omap3-uart";
993*4882a593Smuzhiyun				clock-frequency = <48000000>;
994*4882a593Smuzhiyun				reg = <0x0 0x1000>;
995*4882a593Smuzhiyun				interrupts = <74>;
996*4882a593Smuzhiyun				status = "disabled";
997*4882a593Smuzhiyun				dmas = <&edma 30 0>, <&edma 31 0>;
998*4882a593Smuzhiyun				dma-names = "tx", "rx";
999*4882a593Smuzhiyun			};
1000*4882a593Smuzhiyun		};
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun		target-module@2a000 {			/* 0x4802a000, ap 14 2a.0 */
1003*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1004*4882a593Smuzhiyun			reg = <0x2a000 0x8>,
1005*4882a593Smuzhiyun			      <0x2a010 0x8>,
1006*4882a593Smuzhiyun			      <0x2a090 0x8>;
1007*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1008*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1009*4882a593Smuzhiyun					 SYSC_OMAP2_ENAWAKEUP |
1010*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1011*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1012*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1013*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1014*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1015*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1016*4882a593Smuzhiyun			ti,syss-mask = <1>;
1017*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1018*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_I2C2_CLKCTRL 0>;
1019*4882a593Smuzhiyun			clock-names = "fck";
1020*4882a593Smuzhiyun			#address-cells = <1>;
1021*4882a593Smuzhiyun			#size-cells = <1>;
1022*4882a593Smuzhiyun			ranges = <0x0 0x2a000 0x1000>;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun			i2c1: i2c@0 {
1025*4882a593Smuzhiyun				compatible = "ti,omap4-i2c";
1026*4882a593Smuzhiyun				#address-cells = <1>;
1027*4882a593Smuzhiyun				#size-cells = <0>;
1028*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1029*4882a593Smuzhiyun				interrupts = <71>;
1030*4882a593Smuzhiyun				status = "disabled";
1031*4882a593Smuzhiyun			};
1032*4882a593Smuzhiyun		};
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun		target-module@30000 {			/* 0x48030000, ap 77 08.0 */
1035*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1036*4882a593Smuzhiyun			reg = <0x30000 0x4>,
1037*4882a593Smuzhiyun			      <0x30110 0x4>,
1038*4882a593Smuzhiyun			      <0x30114 0x4>;
1039*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1040*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1041*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1042*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1043*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1044*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1045*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
1046*4882a593Smuzhiyun			ti,syss-mask = <1>;
1047*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1048*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_SPI0_CLKCTRL 0>;
1049*4882a593Smuzhiyun			clock-names = "fck";
1050*4882a593Smuzhiyun			#address-cells = <1>;
1051*4882a593Smuzhiyun			#size-cells = <1>;
1052*4882a593Smuzhiyun			ranges = <0x0 0x30000 0x1000>;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun			spi0: spi@0 {
1055*4882a593Smuzhiyun				compatible = "ti,omap4-mcspi";
1056*4882a593Smuzhiyun				#address-cells = <1>;
1057*4882a593Smuzhiyun				#size-cells = <0>;
1058*4882a593Smuzhiyun				reg = <0x0 0x400>;
1059*4882a593Smuzhiyun				interrupts = <65>;
1060*4882a593Smuzhiyun				ti,spi-num-cs = <2>;
1061*4882a593Smuzhiyun				dmas = <&edma 16 0
1062*4882a593Smuzhiyun					&edma 17 0
1063*4882a593Smuzhiyun					&edma 18 0
1064*4882a593Smuzhiyun					&edma 19 0>;
1065*4882a593Smuzhiyun				dma-names = "tx0", "rx0", "tx1", "rx1";
1066*4882a593Smuzhiyun				status = "disabled";
1067*4882a593Smuzhiyun			};
1068*4882a593Smuzhiyun		};
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun		target-module@38000 {			/* 0x48038000, ap 16 02.0 */
1071*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-simple", "ti,sysc";
1072*4882a593Smuzhiyun			reg = <0x38000 0x4>,
1073*4882a593Smuzhiyun			      <0x38004 0x4>;
1074*4882a593Smuzhiyun			reg-names = "rev", "sysc";
1075*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1076*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1077*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
1078*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l3s_clkdm */
1079*4882a593Smuzhiyun			clocks = <&l3s_clkctrl AM3_L3S_MCASP0_CLKCTRL 0>;
1080*4882a593Smuzhiyun			clock-names = "fck";
1081*4882a593Smuzhiyun			#address-cells = <1>;
1082*4882a593Smuzhiyun			#size-cells = <1>;
1083*4882a593Smuzhiyun			ranges = <0x0 0x38000 0x2000>,
1084*4882a593Smuzhiyun				 <0x46000000 0x46000000 0x400000>;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun			mcasp0: mcasp@0 {
1087*4882a593Smuzhiyun				compatible = "ti,am33xx-mcasp-audio";
1088*4882a593Smuzhiyun				reg = <0x0 0x2000>,
1089*4882a593Smuzhiyun				      <0x46000000 0x400000>;
1090*4882a593Smuzhiyun				reg-names = "mpu", "dat";
1091*4882a593Smuzhiyun				interrupts = <80>, <81>;
1092*4882a593Smuzhiyun				interrupt-names = "tx", "rx";
1093*4882a593Smuzhiyun				status = "disabled";
1094*4882a593Smuzhiyun				dmas = <&edma 8 2>,
1095*4882a593Smuzhiyun					<&edma 9 2>;
1096*4882a593Smuzhiyun				dma-names = "tx", "rx";
1097*4882a593Smuzhiyun			};
1098*4882a593Smuzhiyun		};
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun		target-module@3c000 {			/* 0x4803c000, ap 20 32.0 */
1101*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-simple", "ti,sysc";
1102*4882a593Smuzhiyun			reg = <0x3c000 0x4>,
1103*4882a593Smuzhiyun			      <0x3c004 0x4>;
1104*4882a593Smuzhiyun			reg-names = "rev", "sysc";
1105*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1106*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1107*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
1108*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l3s_clkdm */
1109*4882a593Smuzhiyun			clocks = <&l3s_clkctrl AM3_L3S_MCASP1_CLKCTRL 0>;
1110*4882a593Smuzhiyun			clock-names = "fck";
1111*4882a593Smuzhiyun			#address-cells = <1>;
1112*4882a593Smuzhiyun			#size-cells = <1>;
1113*4882a593Smuzhiyun			ranges = <0x0 0x3c000 0x2000>,
1114*4882a593Smuzhiyun				 <0x46400000 0x46400000 0x400000>;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun			mcasp1: mcasp@0 {
1117*4882a593Smuzhiyun				compatible = "ti,am33xx-mcasp-audio";
1118*4882a593Smuzhiyun				reg = <0x0 0x2000>,
1119*4882a593Smuzhiyun				      <0x46400000 0x400000>;
1120*4882a593Smuzhiyun				reg-names = "mpu", "dat";
1121*4882a593Smuzhiyun				interrupts = <82>, <83>;
1122*4882a593Smuzhiyun				interrupt-names = "tx", "rx";
1123*4882a593Smuzhiyun				status = "disabled";
1124*4882a593Smuzhiyun				dmas = <&edma 10 2>,
1125*4882a593Smuzhiyun					<&edma 11 2>;
1126*4882a593Smuzhiyun				dma-names = "tx", "rx";
1127*4882a593Smuzhiyun			};
1128*4882a593Smuzhiyun		};
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun		timer2_target: target-module@40000 {	/* 0x48040000, ap 22 1e.0 */
1131*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-timer", "ti,sysc";
1132*4882a593Smuzhiyun			reg = <0x40000 0x4>,
1133*4882a593Smuzhiyun			      <0x40010 0x4>,
1134*4882a593Smuzhiyun			      <0x40014 0x4>;
1135*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1136*4882a593Smuzhiyun			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1137*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1138*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1139*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1140*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1141*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1142*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_TIMER2_CLKCTRL 0>;
1143*4882a593Smuzhiyun			clock-names = "fck";
1144*4882a593Smuzhiyun			#address-cells = <1>;
1145*4882a593Smuzhiyun			#size-cells = <1>;
1146*4882a593Smuzhiyun			ranges = <0x0 0x40000 0x1000>;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun			timer2: timer@0 {
1149*4882a593Smuzhiyun				compatible = "ti,am335x-timer";
1150*4882a593Smuzhiyun				reg = <0x0 0x400>;
1151*4882a593Smuzhiyun				interrupts = <68>;
1152*4882a593Smuzhiyun				clocks = <&timer2_fck>;
1153*4882a593Smuzhiyun				clock-names = "fck";
1154*4882a593Smuzhiyun			};
1155*4882a593Smuzhiyun		};
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun		target-module@42000 {			/* 0x48042000, ap 24 1c.0 */
1158*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-timer", "ti,sysc";
1159*4882a593Smuzhiyun			reg = <0x42000 0x4>,
1160*4882a593Smuzhiyun			      <0x42010 0x4>,
1161*4882a593Smuzhiyun			      <0x42014 0x4>;
1162*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1163*4882a593Smuzhiyun			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1164*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1165*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1166*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1167*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1168*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1169*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_TIMER3_CLKCTRL 0>;
1170*4882a593Smuzhiyun			clock-names = "fck";
1171*4882a593Smuzhiyun			#address-cells = <1>;
1172*4882a593Smuzhiyun			#size-cells = <1>;
1173*4882a593Smuzhiyun			ranges = <0x0 0x42000 0x1000>;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun			timer3: timer@0 {
1176*4882a593Smuzhiyun				compatible = "ti,am335x-timer";
1177*4882a593Smuzhiyun				reg = <0x0 0x400>;
1178*4882a593Smuzhiyun				interrupts = <69>;
1179*4882a593Smuzhiyun			};
1180*4882a593Smuzhiyun		};
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun		target-module@44000 {			/* 0x48044000, ap 26 26.0 */
1183*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-timer", "ti,sysc";
1184*4882a593Smuzhiyun			reg = <0x44000 0x4>,
1185*4882a593Smuzhiyun			      <0x44010 0x4>,
1186*4882a593Smuzhiyun			      <0x44014 0x4>;
1187*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1188*4882a593Smuzhiyun			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1189*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1190*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1191*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1192*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1193*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1194*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_TIMER4_CLKCTRL 0>;
1195*4882a593Smuzhiyun			clock-names = "fck";
1196*4882a593Smuzhiyun			#address-cells = <1>;
1197*4882a593Smuzhiyun			#size-cells = <1>;
1198*4882a593Smuzhiyun			ranges = <0x0 0x44000 0x1000>;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun			timer4: timer@0 {
1201*4882a593Smuzhiyun				compatible = "ti,am335x-timer";
1202*4882a593Smuzhiyun				reg = <0x0 0x400>;
1203*4882a593Smuzhiyun				interrupts = <92>;
1204*4882a593Smuzhiyun				ti,timer-pwm;
1205*4882a593Smuzhiyun			};
1206*4882a593Smuzhiyun		};
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun		target-module@46000 {			/* 0x48046000, ap 28 28.0 */
1209*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-timer", "ti,sysc";
1210*4882a593Smuzhiyun			reg = <0x46000 0x4>,
1211*4882a593Smuzhiyun			      <0x46010 0x4>,
1212*4882a593Smuzhiyun			      <0x46014 0x4>;
1213*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1214*4882a593Smuzhiyun			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1215*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1216*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1217*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1218*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1219*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1220*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_TIMER5_CLKCTRL 0>;
1221*4882a593Smuzhiyun			clock-names = "fck";
1222*4882a593Smuzhiyun			#address-cells = <1>;
1223*4882a593Smuzhiyun			#size-cells = <1>;
1224*4882a593Smuzhiyun			ranges = <0x0 0x46000 0x1000>;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun			timer5: timer@0 {
1227*4882a593Smuzhiyun				compatible = "ti,am335x-timer";
1228*4882a593Smuzhiyun				reg = <0x0 0x400>;
1229*4882a593Smuzhiyun				interrupts = <93>;
1230*4882a593Smuzhiyun				ti,timer-pwm;
1231*4882a593Smuzhiyun			};
1232*4882a593Smuzhiyun		};
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun		target-module@48000 {			/* 0x48048000, ap 30 22.0 */
1235*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-timer", "ti,sysc";
1236*4882a593Smuzhiyun			reg = <0x48000 0x4>,
1237*4882a593Smuzhiyun			      <0x48010 0x4>,
1238*4882a593Smuzhiyun			      <0x48014 0x4>;
1239*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1240*4882a593Smuzhiyun			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1241*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1242*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1243*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1244*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1245*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1246*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_TIMER6_CLKCTRL 0>;
1247*4882a593Smuzhiyun			clock-names = "fck";
1248*4882a593Smuzhiyun			#address-cells = <1>;
1249*4882a593Smuzhiyun			#size-cells = <1>;
1250*4882a593Smuzhiyun			ranges = <0x0 0x48000 0x1000>;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun			timer6: timer@0 {
1253*4882a593Smuzhiyun				compatible = "ti,am335x-timer";
1254*4882a593Smuzhiyun				reg = <0x0 0x400>;
1255*4882a593Smuzhiyun				interrupts = <94>;
1256*4882a593Smuzhiyun				ti,timer-pwm;
1257*4882a593Smuzhiyun			};
1258*4882a593Smuzhiyun		};
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun		target-module@4a000 {			/* 0x4804a000, ap 85 60.0 */
1261*4882a593Smuzhiyun			compatible = "ti,sysc-omap4-timer", "ti,sysc";
1262*4882a593Smuzhiyun			reg = <0x4a000 0x4>,
1263*4882a593Smuzhiyun			      <0x4a010 0x4>,
1264*4882a593Smuzhiyun			      <0x4a014 0x4>;
1265*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1266*4882a593Smuzhiyun			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1267*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1268*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1269*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1270*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1271*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1272*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_TIMER7_CLKCTRL 0>;
1273*4882a593Smuzhiyun			clock-names = "fck";
1274*4882a593Smuzhiyun			#address-cells = <1>;
1275*4882a593Smuzhiyun			#size-cells = <1>;
1276*4882a593Smuzhiyun			ranges = <0x0 0x4a000 0x1000>;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun			timer7: timer@0 {
1279*4882a593Smuzhiyun				compatible = "ti,am335x-timer";
1280*4882a593Smuzhiyun				reg = <0x0 0x400>;
1281*4882a593Smuzhiyun				interrupts = <95>;
1282*4882a593Smuzhiyun				ti,timer-pwm;
1283*4882a593Smuzhiyun			};
1284*4882a593Smuzhiyun		};
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun		target-module@4c000 {			/* 0x4804c000, ap 32 36.0 */
1287*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1288*4882a593Smuzhiyun			reg = <0x4c000 0x4>,
1289*4882a593Smuzhiyun			      <0x4c010 0x4>,
1290*4882a593Smuzhiyun			      <0x4c114 0x4>;
1291*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1292*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1293*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1294*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1295*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1296*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1297*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1298*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1299*4882a593Smuzhiyun			ti,syss-mask = <1>;
1300*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1301*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_GPIO2_CLKCTRL 0>,
1302*4882a593Smuzhiyun				 <&l4ls_clkctrl AM3_L4LS_GPIO2_CLKCTRL 18>;
1303*4882a593Smuzhiyun			clock-names = "fck", "dbclk";
1304*4882a593Smuzhiyun			#address-cells = <1>;
1305*4882a593Smuzhiyun			#size-cells = <1>;
1306*4882a593Smuzhiyun			ranges = <0x0 0x4c000 0x1000>;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun			gpio1: gpio@0 {
1309*4882a593Smuzhiyun				compatible = "ti,omap4-gpio";
1310*4882a593Smuzhiyun				gpio-ranges =   <&am33xx_pinmux  0  0  8>,
1311*4882a593Smuzhiyun						<&am33xx_pinmux  8 90  4>,
1312*4882a593Smuzhiyun						<&am33xx_pinmux 12 12 16>,
1313*4882a593Smuzhiyun						<&am33xx_pinmux 28 30  4>;
1314*4882a593Smuzhiyun				gpio-controller;
1315*4882a593Smuzhiyun				#gpio-cells = <2>;
1316*4882a593Smuzhiyun				interrupt-controller;
1317*4882a593Smuzhiyun				#interrupt-cells = <2>;
1318*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1319*4882a593Smuzhiyun				interrupts = <98>;
1320*4882a593Smuzhiyun			};
1321*4882a593Smuzhiyun		};
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun		target-module@50000 {			/* 0x48050000, ap 34 2c.0 */
1324*4882a593Smuzhiyun			compatible = "ti,sysc";
1325*4882a593Smuzhiyun			status = "disabled";
1326*4882a593Smuzhiyun			#address-cells = <1>;
1327*4882a593Smuzhiyun			#size-cells = <1>;
1328*4882a593Smuzhiyun			ranges = <0x0 0x50000 0x2000>;
1329*4882a593Smuzhiyun		};
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun		target-module@60000 {			/* 0x48060000, ap 36 0c.0 */
1332*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1333*4882a593Smuzhiyun			reg = <0x602fc 0x4>,
1334*4882a593Smuzhiyun			      <0x60110 0x4>,
1335*4882a593Smuzhiyun			      <0x60114 0x4>;
1336*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1337*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1338*4882a593Smuzhiyun					 SYSC_OMAP2_ENAWAKEUP |
1339*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1340*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1341*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1342*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1343*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
1344*4882a593Smuzhiyun			ti,syss-mask = <1>;
1345*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1346*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_MMC1_CLKCTRL 0>;
1347*4882a593Smuzhiyun			clock-names = "fck";
1348*4882a593Smuzhiyun			#address-cells = <1>;
1349*4882a593Smuzhiyun			#size-cells = <1>;
1350*4882a593Smuzhiyun			ranges = <0x0 0x60000 0x1000>;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun			mmc1: mmc@0 {
1353*4882a593Smuzhiyun				compatible = "ti,am335-sdhci";
1354*4882a593Smuzhiyun				ti,needs-special-reset;
1355*4882a593Smuzhiyun				dmas = <&edma 24 0>, <&edma 25 0>;
1356*4882a593Smuzhiyun				dma-names = "tx", "rx";
1357*4882a593Smuzhiyun				interrupts = <64>;
1358*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1359*4882a593Smuzhiyun				status = "disabled";
1360*4882a593Smuzhiyun			};
1361*4882a593Smuzhiyun		};
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun		target-module@80000 {			/* 0x48080000, ap 38 18.0 */
1364*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1365*4882a593Smuzhiyun			reg = <0x80000 0x4>,
1366*4882a593Smuzhiyun			      <0x80010 0x4>,
1367*4882a593Smuzhiyun			      <0x80014 0x4>;
1368*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1369*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1370*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1371*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1372*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1373*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1374*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
1375*4882a593Smuzhiyun			ti,syss-mask = <1>;
1376*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1377*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_ELM_CLKCTRL 0>;
1378*4882a593Smuzhiyun			clock-names = "fck";
1379*4882a593Smuzhiyun			#address-cells = <1>;
1380*4882a593Smuzhiyun			#size-cells = <1>;
1381*4882a593Smuzhiyun			ranges = <0x0 0x80000 0x10000>;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun			elm: elm@0 {
1384*4882a593Smuzhiyun				compatible = "ti,am3352-elm";
1385*4882a593Smuzhiyun				reg = <0x0 0x2000>;
1386*4882a593Smuzhiyun				interrupts = <4>;
1387*4882a593Smuzhiyun				status = "disabled";
1388*4882a593Smuzhiyun			};
1389*4882a593Smuzhiyun		};
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun		target-module@a0000 {			/* 0x480a0000, ap 40 5e.0 */
1392*4882a593Smuzhiyun			compatible = "ti,sysc";
1393*4882a593Smuzhiyun			status = "disabled";
1394*4882a593Smuzhiyun			#address-cells = <1>;
1395*4882a593Smuzhiyun			#size-cells = <1>;
1396*4882a593Smuzhiyun			ranges = <0x0 0xa0000 0x10000>;
1397*4882a593Smuzhiyun		};
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun		target-module@c8000 {			/* 0x480c8000, ap 87 06.0 */
1400*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
1401*4882a593Smuzhiyun			reg = <0xc8000 0x4>,
1402*4882a593Smuzhiyun			      <0xc8010 0x4>;
1403*4882a593Smuzhiyun			reg-names = "rev", "sysc";
1404*4882a593Smuzhiyun			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1405*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1406*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1407*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
1408*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1409*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_MAILBOX_CLKCTRL 0>;
1410*4882a593Smuzhiyun			clock-names = "fck";
1411*4882a593Smuzhiyun			#address-cells = <1>;
1412*4882a593Smuzhiyun			#size-cells = <1>;
1413*4882a593Smuzhiyun			ranges = <0x0 0xc8000 0x1000>;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun			mailbox: mailbox@0 {
1416*4882a593Smuzhiyun				compatible = "ti,omap4-mailbox";
1417*4882a593Smuzhiyun				reg = <0x0 0x200>;
1418*4882a593Smuzhiyun				interrupts = <77>;
1419*4882a593Smuzhiyun				#mbox-cells = <1>;
1420*4882a593Smuzhiyun				ti,mbox-num-users = <4>;
1421*4882a593Smuzhiyun				ti,mbox-num-fifos = <8>;
1422*4882a593Smuzhiyun				mbox_wkupm3: wkup_m3 {
1423*4882a593Smuzhiyun					ti,mbox-send-noirq;
1424*4882a593Smuzhiyun					ti,mbox-tx = <0 0 0>;
1425*4882a593Smuzhiyun					ti,mbox-rx = <0 0 3>;
1426*4882a593Smuzhiyun				};
1427*4882a593Smuzhiyun			};
1428*4882a593Smuzhiyun		};
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun		target-module@ca000 {			/* 0x480ca000, ap 91 40.0 */
1431*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1432*4882a593Smuzhiyun			reg = <0xca000 0x4>,
1433*4882a593Smuzhiyun			      <0xca010 0x4>,
1434*4882a593Smuzhiyun			      <0xca014 0x4>;
1435*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1436*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1437*4882a593Smuzhiyun					 SYSC_OMAP2_ENAWAKEUP |
1438*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1439*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1440*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1441*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1442*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
1443*4882a593Smuzhiyun			ti,syss-mask = <1>;
1444*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1445*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_SPINLOCK_CLKCTRL 0>;
1446*4882a593Smuzhiyun			clock-names = "fck";
1447*4882a593Smuzhiyun			#address-cells = <1>;
1448*4882a593Smuzhiyun			#size-cells = <1>;
1449*4882a593Smuzhiyun			ranges = <0x0 0xca000 0x1000>;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun			hwspinlock: spinlock@0 {
1452*4882a593Smuzhiyun				compatible = "ti,omap4-hwspinlock";
1453*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1454*4882a593Smuzhiyun				#hwlock-cells = <1>;
1455*4882a593Smuzhiyun			};
1456*4882a593Smuzhiyun		};
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun		target-module@cc000 {			/* 0x480cc000, ap 89 0e.0 */
1459*4882a593Smuzhiyun			compatible = "ti,sysc";
1460*4882a593Smuzhiyun			status = "disabled";
1461*4882a593Smuzhiyun			#address-cells = <1>;
1462*4882a593Smuzhiyun			#size-cells = <1>;
1463*4882a593Smuzhiyun			ranges = <0x0 0xcc000 0x1000>;
1464*4882a593Smuzhiyun		};
1465*4882a593Smuzhiyun	};
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun	segment@100000 {					/* 0x48100000 */
1468*4882a593Smuzhiyun		compatible = "simple-bus";
1469*4882a593Smuzhiyun		#address-cells = <1>;
1470*4882a593Smuzhiyun		#size-cells = <1>;
1471*4882a593Smuzhiyun		ranges = <0x0008c000 0x0018c000 0x001000>,	/* ap 42 */
1472*4882a593Smuzhiyun			 <0x0008d000 0x0018d000 0x001000>,	/* ap 43 */
1473*4882a593Smuzhiyun			 <0x0008e000 0x0018e000 0x001000>,	/* ap 44 */
1474*4882a593Smuzhiyun			 <0x0008f000 0x0018f000 0x001000>,	/* ap 45 */
1475*4882a593Smuzhiyun			 <0x0009c000 0x0019c000 0x001000>,	/* ap 46 */
1476*4882a593Smuzhiyun			 <0x0009d000 0x0019d000 0x001000>,	/* ap 47 */
1477*4882a593Smuzhiyun			 <0x000a6000 0x001a6000 0x001000>,	/* ap 48 */
1478*4882a593Smuzhiyun			 <0x000a7000 0x001a7000 0x001000>,	/* ap 49 */
1479*4882a593Smuzhiyun			 <0x000a8000 0x001a8000 0x001000>,	/* ap 50 */
1480*4882a593Smuzhiyun			 <0x000a9000 0x001a9000 0x001000>,	/* ap 51 */
1481*4882a593Smuzhiyun			 <0x000aa000 0x001aa000 0x001000>,	/* ap 52 */
1482*4882a593Smuzhiyun			 <0x000ab000 0x001ab000 0x001000>,	/* ap 53 */
1483*4882a593Smuzhiyun			 <0x000ac000 0x001ac000 0x001000>,	/* ap 54 */
1484*4882a593Smuzhiyun			 <0x000ad000 0x001ad000 0x001000>,	/* ap 55 */
1485*4882a593Smuzhiyun			 <0x000ae000 0x001ae000 0x001000>,	/* ap 56 */
1486*4882a593Smuzhiyun			 <0x000af000 0x001af000 0x001000>,	/* ap 57 */
1487*4882a593Smuzhiyun			 <0x000b0000 0x001b0000 0x010000>,	/* ap 58 */
1488*4882a593Smuzhiyun			 <0x000c0000 0x001c0000 0x001000>,	/* ap 59 */
1489*4882a593Smuzhiyun			 <0x000cc000 0x001cc000 0x002000>,	/* ap 60 */
1490*4882a593Smuzhiyun			 <0x000ce000 0x001ce000 0x002000>,	/* ap 61 */
1491*4882a593Smuzhiyun			 <0x000d0000 0x001d0000 0x002000>,	/* ap 62 */
1492*4882a593Smuzhiyun			 <0x000d2000 0x001d2000 0x002000>,	/* ap 63 */
1493*4882a593Smuzhiyun			 <0x000d8000 0x001d8000 0x001000>,	/* ap 64 */
1494*4882a593Smuzhiyun			 <0x000d9000 0x001d9000 0x001000>,	/* ap 65 */
1495*4882a593Smuzhiyun			 <0x000a0000 0x001a0000 0x001000>,	/* ap 79 */
1496*4882a593Smuzhiyun			 <0x000a1000 0x001a1000 0x001000>,	/* ap 80 */
1497*4882a593Smuzhiyun			 <0x000a2000 0x001a2000 0x001000>,	/* ap 81 */
1498*4882a593Smuzhiyun			 <0x000a3000 0x001a3000 0x001000>,	/* ap 82 */
1499*4882a593Smuzhiyun			 <0x000a4000 0x001a4000 0x001000>,	/* ap 83 */
1500*4882a593Smuzhiyun			 <0x000a5000 0x001a5000 0x001000>;	/* ap 84 */
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun		target-module@8c000 {			/* 0x4818c000, ap 42 04.0 */
1503*4882a593Smuzhiyun			compatible = "ti,sysc";
1504*4882a593Smuzhiyun			status = "disabled";
1505*4882a593Smuzhiyun			#address-cells = <1>;
1506*4882a593Smuzhiyun			#size-cells = <1>;
1507*4882a593Smuzhiyun			ranges = <0x0 0x8c000 0x1000>;
1508*4882a593Smuzhiyun		};
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun		target-module@8e000 {			/* 0x4818e000, ap 44 0a.0 */
1511*4882a593Smuzhiyun			compatible = "ti,sysc";
1512*4882a593Smuzhiyun			status = "disabled";
1513*4882a593Smuzhiyun			#address-cells = <1>;
1514*4882a593Smuzhiyun			#size-cells = <1>;
1515*4882a593Smuzhiyun			ranges = <0x0 0x8e000 0x1000>;
1516*4882a593Smuzhiyun		};
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun		target-module@9c000 {			/* 0x4819c000, ap 46 5a.0 */
1519*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1520*4882a593Smuzhiyun			reg = <0x9c000 0x8>,
1521*4882a593Smuzhiyun			      <0x9c010 0x8>,
1522*4882a593Smuzhiyun			      <0x9c090 0x8>;
1523*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1524*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1525*4882a593Smuzhiyun					 SYSC_OMAP2_ENAWAKEUP |
1526*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1527*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1528*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1529*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1530*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1531*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1532*4882a593Smuzhiyun			ti,syss-mask = <1>;
1533*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1534*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_I2C3_CLKCTRL 0>;
1535*4882a593Smuzhiyun			clock-names = "fck";
1536*4882a593Smuzhiyun			#address-cells = <1>;
1537*4882a593Smuzhiyun			#size-cells = <1>;
1538*4882a593Smuzhiyun			ranges = <0x0 0x9c000 0x1000>;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun			i2c2: i2c@0 {
1541*4882a593Smuzhiyun				compatible = "ti,omap4-i2c";
1542*4882a593Smuzhiyun				#address-cells = <1>;
1543*4882a593Smuzhiyun				#size-cells = <0>;
1544*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1545*4882a593Smuzhiyun				interrupts = <30>;
1546*4882a593Smuzhiyun				status = "disabled";
1547*4882a593Smuzhiyun			};
1548*4882a593Smuzhiyun		};
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun		target-module@a0000 {			/* 0x481a0000, ap 79 24.0 */
1551*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1552*4882a593Smuzhiyun			reg = <0xa0000 0x4>,
1553*4882a593Smuzhiyun			      <0xa0110 0x4>,
1554*4882a593Smuzhiyun			      <0xa0114 0x4>;
1555*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1556*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1557*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1558*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1559*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1560*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1561*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
1562*4882a593Smuzhiyun			ti,syss-mask = <1>;
1563*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1564*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_SPI1_CLKCTRL 0>;
1565*4882a593Smuzhiyun			clock-names = "fck";
1566*4882a593Smuzhiyun			#address-cells = <1>;
1567*4882a593Smuzhiyun			#size-cells = <1>;
1568*4882a593Smuzhiyun			ranges = <0x0 0xa0000 0x1000>;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun			spi1: spi@0 {
1571*4882a593Smuzhiyun				compatible = "ti,omap4-mcspi";
1572*4882a593Smuzhiyun				#address-cells = <1>;
1573*4882a593Smuzhiyun				#size-cells = <0>;
1574*4882a593Smuzhiyun				reg = <0x0 0x400>;
1575*4882a593Smuzhiyun				interrupts = <125>;
1576*4882a593Smuzhiyun				ti,spi-num-cs = <2>;
1577*4882a593Smuzhiyun				dmas = <&edma 42 0
1578*4882a593Smuzhiyun					&edma 43 0
1579*4882a593Smuzhiyun					&edma 44 0
1580*4882a593Smuzhiyun					&edma 45 0>;
1581*4882a593Smuzhiyun				dma-names = "tx0", "rx0", "tx1", "rx1";
1582*4882a593Smuzhiyun				status = "disabled";
1583*4882a593Smuzhiyun			};
1584*4882a593Smuzhiyun		};
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun		target-module@a2000 {			/* 0x481a2000, ap 81 2e.0 */
1587*4882a593Smuzhiyun			compatible = "ti,sysc";
1588*4882a593Smuzhiyun			status = "disabled";
1589*4882a593Smuzhiyun			#address-cells = <1>;
1590*4882a593Smuzhiyun			#size-cells = <1>;
1591*4882a593Smuzhiyun			ranges = <0x0 0xa2000 0x1000>;
1592*4882a593Smuzhiyun		};
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun		target-module@a4000 {			/* 0x481a4000, ap 83 30.0 */
1595*4882a593Smuzhiyun			compatible = "ti,sysc";
1596*4882a593Smuzhiyun			status = "disabled";
1597*4882a593Smuzhiyun			#address-cells = <1>;
1598*4882a593Smuzhiyun			#size-cells = <1>;
1599*4882a593Smuzhiyun			ranges = <0x0 0xa4000 0x1000>;
1600*4882a593Smuzhiyun		};
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun		target-module@a6000 {			/* 0x481a6000, ap 48 16.0 */
1603*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1604*4882a593Smuzhiyun			reg = <0xa6050 0x4>,
1605*4882a593Smuzhiyun			      <0xa6054 0x4>,
1606*4882a593Smuzhiyun			      <0xa6058 0x4>;
1607*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1608*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1609*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1610*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1611*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1612*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1613*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1614*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1615*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1616*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_UART4_CLKCTRL 0>;
1617*4882a593Smuzhiyun			clock-names = "fck";
1618*4882a593Smuzhiyun			#address-cells = <1>;
1619*4882a593Smuzhiyun			#size-cells = <1>;
1620*4882a593Smuzhiyun			ranges = <0x0 0xa6000 0x1000>;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun			uart3: serial@0 {
1623*4882a593Smuzhiyun				compatible = "ti,am3352-uart", "ti,omap3-uart";
1624*4882a593Smuzhiyun				clock-frequency = <48000000>;
1625*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1626*4882a593Smuzhiyun				interrupts = <44>;
1627*4882a593Smuzhiyun				status = "disabled";
1628*4882a593Smuzhiyun			};
1629*4882a593Smuzhiyun		};
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun		target-module@a8000 {			/* 0x481a8000, ap 50 20.0 */
1632*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1633*4882a593Smuzhiyun			reg = <0xa8050 0x4>,
1634*4882a593Smuzhiyun			      <0xa8054 0x4>,
1635*4882a593Smuzhiyun			      <0xa8058 0x4>;
1636*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1637*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1638*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1639*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1640*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1641*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1642*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1643*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1644*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1645*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_UART5_CLKCTRL 0>;
1646*4882a593Smuzhiyun			clock-names = "fck";
1647*4882a593Smuzhiyun			#address-cells = <1>;
1648*4882a593Smuzhiyun			#size-cells = <1>;
1649*4882a593Smuzhiyun			ranges = <0x0 0xa8000 0x1000>;
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun			uart4: serial@0 {
1652*4882a593Smuzhiyun				compatible = "ti,am3352-uart", "ti,omap3-uart";
1653*4882a593Smuzhiyun				clock-frequency = <48000000>;
1654*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1655*4882a593Smuzhiyun				interrupts = <45>;
1656*4882a593Smuzhiyun				status = "disabled";
1657*4882a593Smuzhiyun			};
1658*4882a593Smuzhiyun		};
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun		target-module@aa000 {			/* 0x481aa000, ap 52 1a.0 */
1661*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1662*4882a593Smuzhiyun			reg = <0xaa050 0x4>,
1663*4882a593Smuzhiyun			      <0xaa054 0x4>,
1664*4882a593Smuzhiyun			      <0xaa058 0x4>;
1665*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1666*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1667*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1668*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1669*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1670*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1671*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1672*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1673*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1674*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_UART6_CLKCTRL 0>;
1675*4882a593Smuzhiyun			clock-names = "fck";
1676*4882a593Smuzhiyun			#address-cells = <1>;
1677*4882a593Smuzhiyun			#size-cells = <1>;
1678*4882a593Smuzhiyun			ranges = <0x0 0xaa000 0x1000>;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun			uart5: serial@0 {
1681*4882a593Smuzhiyun				compatible = "ti,am3352-uart", "ti,omap3-uart";
1682*4882a593Smuzhiyun				clock-frequency = <48000000>;
1683*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1684*4882a593Smuzhiyun				interrupts = <46>;
1685*4882a593Smuzhiyun				status = "disabled";
1686*4882a593Smuzhiyun			};
1687*4882a593Smuzhiyun		};
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun		target-module@ac000 {			/* 0x481ac000, ap 54 38.0 */
1690*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1691*4882a593Smuzhiyun			reg = <0xac000 0x4>,
1692*4882a593Smuzhiyun			      <0xac010 0x4>,
1693*4882a593Smuzhiyun			      <0xac114 0x4>;
1694*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1695*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1696*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1697*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1698*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1699*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1700*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1701*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1702*4882a593Smuzhiyun			ti,syss-mask = <1>;
1703*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1704*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_GPIO3_CLKCTRL 0>,
1705*4882a593Smuzhiyun				 <&l4ls_clkctrl AM3_L4LS_GPIO3_CLKCTRL 18>;
1706*4882a593Smuzhiyun			clock-names = "fck", "dbclk";
1707*4882a593Smuzhiyun			#address-cells = <1>;
1708*4882a593Smuzhiyun			#size-cells = <1>;
1709*4882a593Smuzhiyun			ranges = <0x0 0xac000 0x1000>;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun			gpio2: gpio@0 {
1712*4882a593Smuzhiyun				compatible = "ti,omap4-gpio";
1713*4882a593Smuzhiyun                                gpio-ranges =	<&am33xx_pinmux  0 34 18>,
1714*4882a593Smuzhiyun						<&am33xx_pinmux 18 77  4>,
1715*4882a593Smuzhiyun						<&am33xx_pinmux 22 56 10>;
1716*4882a593Smuzhiyun				gpio-controller;
1717*4882a593Smuzhiyun				#gpio-cells = <2>;
1718*4882a593Smuzhiyun				interrupt-controller;
1719*4882a593Smuzhiyun				#interrupt-cells = <2>;
1720*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1721*4882a593Smuzhiyun				interrupts = <32>;
1722*4882a593Smuzhiyun			};
1723*4882a593Smuzhiyun		};
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun		gpio3_target: target-module@ae000 {		/* 0x481ae000, ap 56 3a.0 */
1726*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1727*4882a593Smuzhiyun			reg = <0xae000 0x4>,
1728*4882a593Smuzhiyun			      <0xae010 0x4>,
1729*4882a593Smuzhiyun			      <0xae114 0x4>;
1730*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1731*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1732*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1733*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1734*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1735*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1736*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1737*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1738*4882a593Smuzhiyun			ti,syss-mask = <1>;
1739*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1740*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_GPIO4_CLKCTRL 0>,
1741*4882a593Smuzhiyun				 <&l4ls_clkctrl AM3_L4LS_GPIO4_CLKCTRL 18>;
1742*4882a593Smuzhiyun			clock-names = "fck", "dbclk";
1743*4882a593Smuzhiyun			#address-cells = <1>;
1744*4882a593Smuzhiyun			#size-cells = <1>;
1745*4882a593Smuzhiyun			ranges = <0x0 0xae000 0x1000>;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun			gpio3: gpio@0 {
1748*4882a593Smuzhiyun				compatible = "ti,omap4-gpio";
1749*4882a593Smuzhiyun				gpio-ranges =	<&am33xx_pinmux  0  66 5>,
1750*4882a593Smuzhiyun						<&am33xx_pinmux  5  98 2>,
1751*4882a593Smuzhiyun						<&am33xx_pinmux  7  75 2>,
1752*4882a593Smuzhiyun						<&am33xx_pinmux 13 141 1>,
1753*4882a593Smuzhiyun						<&am33xx_pinmux 14 100 8>;
1754*4882a593Smuzhiyun				gpio-controller;
1755*4882a593Smuzhiyun				#gpio-cells = <2>;
1756*4882a593Smuzhiyun				interrupt-controller;
1757*4882a593Smuzhiyun				#interrupt-cells = <2>;
1758*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1759*4882a593Smuzhiyun				interrupts = <62>;
1760*4882a593Smuzhiyun			};
1761*4882a593Smuzhiyun		};
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun		target-module@b0000 {			/* 0x481b0000, ap 58 50.0 */
1764*4882a593Smuzhiyun			compatible = "ti,sysc";
1765*4882a593Smuzhiyun			status = "disabled";
1766*4882a593Smuzhiyun			#address-cells = <1>;
1767*4882a593Smuzhiyun			#size-cells = <1>;
1768*4882a593Smuzhiyun			ranges = <0x0 0xb0000 0x10000>;
1769*4882a593Smuzhiyun		};
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun		target-module@cc000 {			/* 0x481cc000, ap 60 46.0 */
1772*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
1773*4882a593Smuzhiyun			reg = <0xcc020 0x4>;
1774*4882a593Smuzhiyun			reg-names = "rev";
1775*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1776*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_D_CAN0_CLKCTRL 0>,
1777*4882a593Smuzhiyun				 <&dcan0_fck>;
1778*4882a593Smuzhiyun			clock-names = "fck", "osc";
1779*4882a593Smuzhiyun			#address-cells = <1>;
1780*4882a593Smuzhiyun			#size-cells = <1>;
1781*4882a593Smuzhiyun			ranges = <0x0 0xcc000 0x2000>;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun			dcan0: can@0 {
1784*4882a593Smuzhiyun				compatible = "ti,am3352-d_can";
1785*4882a593Smuzhiyun				reg = <0x0 0x2000>;
1786*4882a593Smuzhiyun				clocks = <&dcan0_fck>;
1787*4882a593Smuzhiyun				clock-names = "fck";
1788*4882a593Smuzhiyun				syscon-raminit = <&scm_conf 0x644 0>;
1789*4882a593Smuzhiyun				interrupts = <52>;
1790*4882a593Smuzhiyun				status = "disabled";
1791*4882a593Smuzhiyun			};
1792*4882a593Smuzhiyun		};
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun		target-module@d0000 {			/* 0x481d0000, ap 62 42.0 */
1795*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
1796*4882a593Smuzhiyun			reg = <0xd0020 0x4>;
1797*4882a593Smuzhiyun			reg-names = "rev";
1798*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1799*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_D_CAN1_CLKCTRL 0>,
1800*4882a593Smuzhiyun				 <&dcan1_fck>;
1801*4882a593Smuzhiyun			clock-names = "fck", "osc";
1802*4882a593Smuzhiyun			#address-cells = <1>;
1803*4882a593Smuzhiyun			#size-cells = <1>;
1804*4882a593Smuzhiyun			ranges = <0x0 0xd0000 0x2000>;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun			dcan1: can@0 {
1807*4882a593Smuzhiyun				compatible = "ti,am3352-d_can";
1808*4882a593Smuzhiyun				reg = <0x0 0x2000>;
1809*4882a593Smuzhiyun				clocks = <&dcan1_fck>;
1810*4882a593Smuzhiyun				clock-names = "fck";
1811*4882a593Smuzhiyun				syscon-raminit = <&scm_conf 0x644 1>;
1812*4882a593Smuzhiyun				interrupts = <55>;
1813*4882a593Smuzhiyun				status = "disabled";
1814*4882a593Smuzhiyun			};
1815*4882a593Smuzhiyun		};
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun		target-module@d8000 {			/* 0x481d8000, ap 64 66.0 */
1818*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
1819*4882a593Smuzhiyun			reg = <0xd82fc 0x4>,
1820*4882a593Smuzhiyun			      <0xd8110 0x4>,
1821*4882a593Smuzhiyun			      <0xd8114 0x4>;
1822*4882a593Smuzhiyun			reg-names = "rev", "sysc", "syss";
1823*4882a593Smuzhiyun			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1824*4882a593Smuzhiyun					 SYSC_OMAP2_ENAWAKEUP |
1825*4882a593Smuzhiyun					 SYSC_OMAP2_SOFTRESET |
1826*4882a593Smuzhiyun					 SYSC_OMAP2_AUTOIDLE)>;
1827*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1828*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1829*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
1830*4882a593Smuzhiyun			ti,syss-mask = <1>;
1831*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1832*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_MMC2_CLKCTRL 0>;
1833*4882a593Smuzhiyun			clock-names = "fck";
1834*4882a593Smuzhiyun			#address-cells = <1>;
1835*4882a593Smuzhiyun			#size-cells = <1>;
1836*4882a593Smuzhiyun			ranges = <0x0 0xd8000 0x1000>;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun			mmc2: mmc@0 {
1839*4882a593Smuzhiyun				compatible = "ti,am335-sdhci";
1840*4882a593Smuzhiyun				ti,needs-special-reset;
1841*4882a593Smuzhiyun				dmas = <&edma 2 0
1842*4882a593Smuzhiyun					&edma 3 0>;
1843*4882a593Smuzhiyun				dma-names = "tx", "rx";
1844*4882a593Smuzhiyun				interrupts = <28>;
1845*4882a593Smuzhiyun				reg = <0x0 0x1000>;
1846*4882a593Smuzhiyun				status = "disabled";
1847*4882a593Smuzhiyun			};
1848*4882a593Smuzhiyun		};
1849*4882a593Smuzhiyun	};
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun	segment@200000 {					/* 0x48200000 */
1852*4882a593Smuzhiyun		compatible = "simple-bus";
1853*4882a593Smuzhiyun		#address-cells = <1>;
1854*4882a593Smuzhiyun		#size-cells = <1>;
1855*4882a593Smuzhiyun	};
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun	segment@300000 {					/* 0x48300000 */
1858*4882a593Smuzhiyun		compatible = "simple-bus";
1859*4882a593Smuzhiyun		#address-cells = <1>;
1860*4882a593Smuzhiyun		#size-cells = <1>;
1861*4882a593Smuzhiyun		ranges = <0x00000000 0x00300000 0x001000>,	/* ap 66 */
1862*4882a593Smuzhiyun			 <0x00001000 0x00301000 0x001000>,	/* ap 67 */
1863*4882a593Smuzhiyun			 <0x00002000 0x00302000 0x001000>,	/* ap 68 */
1864*4882a593Smuzhiyun			 <0x00003000 0x00303000 0x001000>,	/* ap 69 */
1865*4882a593Smuzhiyun			 <0x00004000 0x00304000 0x001000>,	/* ap 70 */
1866*4882a593Smuzhiyun			 <0x00005000 0x00305000 0x001000>,	/* ap 71 */
1867*4882a593Smuzhiyun			 <0x0000e000 0x0030e000 0x001000>,	/* ap 72 */
1868*4882a593Smuzhiyun			 <0x0000f000 0x0030f000 0x001000>,	/* ap 73 */
1869*4882a593Smuzhiyun			 <0x00018000 0x00318000 0x004000>,	/* ap 74 */
1870*4882a593Smuzhiyun			 <0x0001c000 0x0031c000 0x001000>,	/* ap 75 */
1871*4882a593Smuzhiyun			 <0x00010000 0x00310000 0x002000>,	/* ap 76 */
1872*4882a593Smuzhiyun			 <0x00012000 0x00312000 0x001000>,	/* ap 93 */
1873*4882a593Smuzhiyun			 <0x00015000 0x00315000 0x001000>,	/* ap 94 */
1874*4882a593Smuzhiyun			 <0x00016000 0x00316000 0x001000>,	/* ap 95 */
1875*4882a593Smuzhiyun			 <0x00017000 0x00317000 0x001000>,	/* ap 96 */
1876*4882a593Smuzhiyun			 <0x00013000 0x00313000 0x001000>,	/* ap 97 */
1877*4882a593Smuzhiyun			 <0x00014000 0x00314000 0x001000>,	/* ap 98 */
1878*4882a593Smuzhiyun			 <0x00020000 0x00320000 0x001000>,	/* ap 99 */
1879*4882a593Smuzhiyun			 <0x00021000 0x00321000 0x001000>,	/* ap 100 */
1880*4882a593Smuzhiyun			 <0x00022000 0x00322000 0x001000>,	/* ap 101 */
1881*4882a593Smuzhiyun			 <0x00023000 0x00323000 0x001000>,	/* ap 102 */
1882*4882a593Smuzhiyun			 <0x00024000 0x00324000 0x001000>,	/* ap 103 */
1883*4882a593Smuzhiyun			 <0x00025000 0x00325000 0x001000>;	/* ap 104 */
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun		target-module@0 {			/* 0x48300000, ap 66 48.0 */
1886*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
1887*4882a593Smuzhiyun			reg = <0x0 0x4>,
1888*4882a593Smuzhiyun			      <0x4 0x4>;
1889*4882a593Smuzhiyun			reg-names = "rev", "sysc";
1890*4882a593Smuzhiyun			ti,sysc-midle = <SYSC_IDLE_FORCE>,
1891*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1892*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1893*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1894*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1895*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1896*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1897*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1898*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1899*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_EPWMSS0_CLKCTRL 0>;
1900*4882a593Smuzhiyun			clock-names = "fck";
1901*4882a593Smuzhiyun			#address-cells = <1>;
1902*4882a593Smuzhiyun			#size-cells = <1>;
1903*4882a593Smuzhiyun			ranges = <0x0 0x0 0x1000>;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun			epwmss0: epwmss@0 {
1906*4882a593Smuzhiyun				compatible = "ti,am33xx-pwmss";
1907*4882a593Smuzhiyun				reg = <0x0 0x10>;
1908*4882a593Smuzhiyun				#address-cells = <1>;
1909*4882a593Smuzhiyun				#size-cells = <1>;
1910*4882a593Smuzhiyun				status = "disabled";
1911*4882a593Smuzhiyun				ranges = <0 0 0x1000>;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun				ecap0: ecap@100 {
1914*4882a593Smuzhiyun					compatible = "ti,am3352-ecap",
1915*4882a593Smuzhiyun						     "ti,am33xx-ecap";
1916*4882a593Smuzhiyun					#pwm-cells = <3>;
1917*4882a593Smuzhiyun					reg = <0x100 0x80>;
1918*4882a593Smuzhiyun					clocks = <&l4ls_gclk>;
1919*4882a593Smuzhiyun					clock-names = "fck";
1920*4882a593Smuzhiyun					interrupts = <31>;
1921*4882a593Smuzhiyun					interrupt-names = "ecap0";
1922*4882a593Smuzhiyun					status = "disabled";
1923*4882a593Smuzhiyun				};
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun				ehrpwm0: pwm@200 {
1926*4882a593Smuzhiyun					compatible = "ti,am3352-ehrpwm",
1927*4882a593Smuzhiyun						     "ti,am33xx-ehrpwm";
1928*4882a593Smuzhiyun					#pwm-cells = <3>;
1929*4882a593Smuzhiyun					reg = <0x200 0x80>;
1930*4882a593Smuzhiyun					clocks = <&ehrpwm0_tbclk>, <&l4ls_gclk>;
1931*4882a593Smuzhiyun					clock-names = "tbclk", "fck";
1932*4882a593Smuzhiyun					status = "disabled";
1933*4882a593Smuzhiyun				};
1934*4882a593Smuzhiyun			};
1935*4882a593Smuzhiyun		};
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun		target-module@2000 {			/* 0x48302000, ap 68 52.0 */
1938*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
1939*4882a593Smuzhiyun			reg = <0x2000 0x4>,
1940*4882a593Smuzhiyun			      <0x2004 0x4>;
1941*4882a593Smuzhiyun			reg-names = "rev", "sysc";
1942*4882a593Smuzhiyun			ti,sysc-midle = <SYSC_IDLE_FORCE>,
1943*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1944*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1945*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1946*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1947*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1948*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1949*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1950*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1951*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_EPWMSS1_CLKCTRL 0>;
1952*4882a593Smuzhiyun			clock-names = "fck";
1953*4882a593Smuzhiyun			#address-cells = <1>;
1954*4882a593Smuzhiyun			#size-cells = <1>;
1955*4882a593Smuzhiyun			ranges = <0x0 0x2000 0x1000>;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun			epwmss1: epwmss@0 {
1958*4882a593Smuzhiyun				compatible = "ti,am33xx-pwmss";
1959*4882a593Smuzhiyun				reg = <0x0 0x10>;
1960*4882a593Smuzhiyun				#address-cells = <1>;
1961*4882a593Smuzhiyun				#size-cells = <1>;
1962*4882a593Smuzhiyun				status = "disabled";
1963*4882a593Smuzhiyun				ranges = <0 0 0x1000>;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun				ecap1: ecap@100 {
1966*4882a593Smuzhiyun					compatible = "ti,am3352-ecap",
1967*4882a593Smuzhiyun						     "ti,am33xx-ecap";
1968*4882a593Smuzhiyun					#pwm-cells = <3>;
1969*4882a593Smuzhiyun					reg = <0x100 0x80>;
1970*4882a593Smuzhiyun					clocks = <&l4ls_gclk>;
1971*4882a593Smuzhiyun					clock-names = "fck";
1972*4882a593Smuzhiyun					interrupts = <47>;
1973*4882a593Smuzhiyun					interrupt-names = "ecap1";
1974*4882a593Smuzhiyun					status = "disabled";
1975*4882a593Smuzhiyun				};
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun				ehrpwm1: pwm@200 {
1978*4882a593Smuzhiyun					compatible = "ti,am3352-ehrpwm",
1979*4882a593Smuzhiyun						     "ti,am33xx-ehrpwm";
1980*4882a593Smuzhiyun					#pwm-cells = <3>;
1981*4882a593Smuzhiyun					reg = <0x200 0x80>;
1982*4882a593Smuzhiyun					clocks = <&ehrpwm1_tbclk>, <&l4ls_gclk>;
1983*4882a593Smuzhiyun					clock-names = "tbclk", "fck";
1984*4882a593Smuzhiyun					status = "disabled";
1985*4882a593Smuzhiyun				};
1986*4882a593Smuzhiyun			};
1987*4882a593Smuzhiyun		};
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun		target-module@4000 {			/* 0x48304000, ap 70 44.0 */
1990*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
1991*4882a593Smuzhiyun			reg = <0x4000 0x4>,
1992*4882a593Smuzhiyun			      <0x4004 0x4>;
1993*4882a593Smuzhiyun			reg-names = "rev", "sysc";
1994*4882a593Smuzhiyun			ti,sysc-midle = <SYSC_IDLE_FORCE>,
1995*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
1996*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
1997*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
1998*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1999*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
2000*4882a593Smuzhiyun					<SYSC_IDLE_SMART>,
2001*4882a593Smuzhiyun					<SYSC_IDLE_SMART_WKUP>;
2002*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2003*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_EPWMSS2_CLKCTRL 0>;
2004*4882a593Smuzhiyun			clock-names = "fck";
2005*4882a593Smuzhiyun			#address-cells = <1>;
2006*4882a593Smuzhiyun			#size-cells = <1>;
2007*4882a593Smuzhiyun			ranges = <0x0 0x4000 0x1000>;
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun			epwmss2: epwmss@0 {
2010*4882a593Smuzhiyun				compatible = "ti,am33xx-pwmss";
2011*4882a593Smuzhiyun				reg = <0x0 0x10>;
2012*4882a593Smuzhiyun				#address-cells = <1>;
2013*4882a593Smuzhiyun				#size-cells = <1>;
2014*4882a593Smuzhiyun				status = "disabled";
2015*4882a593Smuzhiyun				ranges = <0 0 0x1000>;
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun				ecap2: ecap@100 {
2018*4882a593Smuzhiyun					compatible = "ti,am3352-ecap",
2019*4882a593Smuzhiyun						     "ti,am33xx-ecap";
2020*4882a593Smuzhiyun					#pwm-cells = <3>;
2021*4882a593Smuzhiyun					reg = <0x100 0x80>;
2022*4882a593Smuzhiyun					clocks = <&l4ls_gclk>;
2023*4882a593Smuzhiyun					clock-names = "fck";
2024*4882a593Smuzhiyun					interrupts = <61>;
2025*4882a593Smuzhiyun					interrupt-names = "ecap2";
2026*4882a593Smuzhiyun					status = "disabled";
2027*4882a593Smuzhiyun				};
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun				ehrpwm2: pwm@200 {
2030*4882a593Smuzhiyun					compatible = "ti,am3352-ehrpwm",
2031*4882a593Smuzhiyun						     "ti,am33xx-ehrpwm";
2032*4882a593Smuzhiyun					#pwm-cells = <3>;
2033*4882a593Smuzhiyun					reg = <0x200 0x80>;
2034*4882a593Smuzhiyun					clocks = <&ehrpwm2_tbclk>, <&l4ls_gclk>;
2035*4882a593Smuzhiyun					clock-names = "tbclk", "fck";
2036*4882a593Smuzhiyun					status = "disabled";
2037*4882a593Smuzhiyun				};
2038*4882a593Smuzhiyun			};
2039*4882a593Smuzhiyun		};
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun		target-module@e000 {			/* 0x4830e000, ap 72 4a.0 */
2042*4882a593Smuzhiyun			compatible = "ti,sysc-omap4", "ti,sysc";
2043*4882a593Smuzhiyun			reg = <0xe000 0x4>,
2044*4882a593Smuzhiyun			      <0xe054 0x4>;
2045*4882a593Smuzhiyun			reg-names = "rev", "sysc";
2046*4882a593Smuzhiyun			ti,sysc-midle = <SYSC_IDLE_FORCE>,
2047*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
2048*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
2049*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2050*4882a593Smuzhiyun					<SYSC_IDLE_NO>,
2051*4882a593Smuzhiyun					<SYSC_IDLE_SMART>;
2052*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, lcdc_clkdm */
2053*4882a593Smuzhiyun			clocks = <&lcdc_clkctrl AM3_LCDC_LCDC_CLKCTRL 0>;
2054*4882a593Smuzhiyun			clock-names = "fck";
2055*4882a593Smuzhiyun			#address-cells = <1>;
2056*4882a593Smuzhiyun			#size-cells = <1>;
2057*4882a593Smuzhiyun			ranges = <0x0 0xe000 0x1000>;
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun			lcdc: lcdc@0 {
2060*4882a593Smuzhiyun				compatible = "ti,am33xx-tilcdc";
2061*4882a593Smuzhiyun				reg = <0x0 0x1000>;
2062*4882a593Smuzhiyun				interrupts = <36>;
2063*4882a593Smuzhiyun				status = "disabled";
2064*4882a593Smuzhiyun			};
2065*4882a593Smuzhiyun		};
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun		target-module@10000 {			/* 0x48310000, ap 76 4e.1 */
2068*4882a593Smuzhiyun			compatible = "ti,sysc-omap2", "ti,sysc";
2069*4882a593Smuzhiyun			reg = <0x11fe0 0x4>,
2070*4882a593Smuzhiyun			      <0x11fe4 0x4>;
2071*4882a593Smuzhiyun			reg-names = "rev", "sysc";
2072*4882a593Smuzhiyun			ti,sysc-mask = <SYSC_OMAP2_AUTOIDLE>;
2073*4882a593Smuzhiyun			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2074*4882a593Smuzhiyun					<SYSC_IDLE_NO>;
2075*4882a593Smuzhiyun			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2076*4882a593Smuzhiyun			clocks = <&l4ls_clkctrl AM3_L4LS_RNG_CLKCTRL 0>;
2077*4882a593Smuzhiyun			clock-names = "fck";
2078*4882a593Smuzhiyun			#address-cells = <1>;
2079*4882a593Smuzhiyun			#size-cells = <1>;
2080*4882a593Smuzhiyun			ranges = <0x0 0x10000 0x2000>;
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun			rng: rng@0 {
2083*4882a593Smuzhiyun				compatible = "ti,omap4-rng";
2084*4882a593Smuzhiyun				reg = <0x0 0x2000>;
2085*4882a593Smuzhiyun				interrupts = <111>;
2086*4882a593Smuzhiyun			};
2087*4882a593Smuzhiyun		};
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun		target-module@13000 {			/* 0x48313000, ap 97 62.0 */
2090*4882a593Smuzhiyun			compatible = "ti,sysc";
2091*4882a593Smuzhiyun			status = "disabled";
2092*4882a593Smuzhiyun			#address-cells = <1>;
2093*4882a593Smuzhiyun			#size-cells = <1>;
2094*4882a593Smuzhiyun			ranges = <0x0 0x13000 0x1000>;
2095*4882a593Smuzhiyun		};
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun		target-module@15000 {			/* 0x48315000, ap 94 56.0 */
2098*4882a593Smuzhiyun			compatible = "ti,sysc";
2099*4882a593Smuzhiyun			status = "disabled";
2100*4882a593Smuzhiyun			#address-cells = <1>;
2101*4882a593Smuzhiyun			#size-cells = <1>;
2102*4882a593Smuzhiyun			ranges = <0x00000000 0x00015000 0x00001000>,
2103*4882a593Smuzhiyun				 <0x00001000 0x00016000 0x00001000>;
2104*4882a593Smuzhiyun		};
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun		target-module@18000 {			/* 0x48318000, ap 74 4c.0 */
2107*4882a593Smuzhiyun			compatible = "ti,sysc";
2108*4882a593Smuzhiyun			status = "disabled";
2109*4882a593Smuzhiyun			#address-cells = <1>;
2110*4882a593Smuzhiyun			#size-cells = <1>;
2111*4882a593Smuzhiyun			ranges = <0x0 0x18000 0x4000>;
2112*4882a593Smuzhiyun		};
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun		target-module@20000 {			/* 0x48320000, ap 99 34.0 */
2115*4882a593Smuzhiyun			compatible = "ti,sysc";
2116*4882a593Smuzhiyun			status = "disabled";
2117*4882a593Smuzhiyun			#address-cells = <1>;
2118*4882a593Smuzhiyun			#size-cells = <1>;
2119*4882a593Smuzhiyun			ranges = <0x0 0x20000 0x1000>;
2120*4882a593Smuzhiyun		};
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun		target-module@22000 {			/* 0x48322000, ap 101 3e.0 */
2123*4882a593Smuzhiyun			compatible = "ti,sysc";
2124*4882a593Smuzhiyun			status = "disabled";
2125*4882a593Smuzhiyun			#address-cells = <1>;
2126*4882a593Smuzhiyun			#size-cells = <1>;
2127*4882a593Smuzhiyun			ranges = <0x0 0x22000 0x1000>;
2128*4882a593Smuzhiyun		};
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun		target-module@24000 {			/* 0x48324000, ap 103 68.0 */
2131*4882a593Smuzhiyun			compatible = "ti,sysc";
2132*4882a593Smuzhiyun			status = "disabled";
2133*4882a593Smuzhiyun			#address-cells = <1>;
2134*4882a593Smuzhiyun			#size-cells = <1>;
2135*4882a593Smuzhiyun			ranges = <0x0 0x24000 0x1000>;
2136*4882a593Smuzhiyun		};
2137*4882a593Smuzhiyun	};
2138*4882a593Smuzhiyun};
2139*4882a593Smuzhiyun
2140