1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2015 Phytec Messtechnik GmbH 4*4882a593Smuzhiyun * Author: Teresa Remmet <t.remmet@phytec.de> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun/ { 8*4882a593Smuzhiyun model = "Phytec AM335x phyBOARD-WEGA"; 9*4882a593Smuzhiyun compatible = "phytec,am335x-wega", "phytec,am335x-phycore-som", "ti,am33xx"; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun sound: sound_iface { 12*4882a593Smuzhiyun compatible = "ti,da830-evm-audio"; 13*4882a593Smuzhiyun }; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun vcc3v3: fixedregulator1 { 16*4882a593Smuzhiyun compatible = "regulator-fixed"; 17*4882a593Smuzhiyun regulator-name = "vcc3v3"; 18*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 19*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 20*4882a593Smuzhiyun regulator-boot-on; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun}; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun/* Audio */ 25*4882a593Smuzhiyun&am33xx_pinmux { 26*4882a593Smuzhiyun mcasp0_pins: pinmux_mcasp0 { 27*4882a593Smuzhiyun pinctrl-single,pins = < 28*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MCASP0_AHCLKX, PIN_OUTPUT_PULLDOWN, MUX_MODE0) 29*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKX, PIN_INPUT_PULLDOWN, MUX_MODE0) 30*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MCASP0_FSX, PIN_INPUT_PULLDOWN, MUX_MODE0) 31*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MCASP0_AXR0, PIN_INPUT_PULLDOWN, MUX_MODE0) 32*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MCASP0_AXR1, PIN_OUTPUT_PULLDOWN, MUX_MODE0) 33*4882a593Smuzhiyun >; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun}; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun&i2c0 { 38*4882a593Smuzhiyun tlv320aic3007: tlv320aic3007@18 { 39*4882a593Smuzhiyun compatible = "ti,tlv320aic3007"; 40*4882a593Smuzhiyun reg = <0x18>; 41*4882a593Smuzhiyun AVDD-supply = <&vcc3v3>; 42*4882a593Smuzhiyun IOVDD-supply = <&vcc3v3>; 43*4882a593Smuzhiyun DRVDD-supply = <&vcc3v3>; 44*4882a593Smuzhiyun DVDD-supply = <&vdig1_reg>; 45*4882a593Smuzhiyun status = "okay"; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun}; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun&mcasp0 { 50*4882a593Smuzhiyun pinctrl-names = "default"; 51*4882a593Smuzhiyun pinctrl-0 = <&mcasp0_pins>; 52*4882a593Smuzhiyun op-mode = <0>; /* DAVINCI_MCASP_IIS_MODE */ 53*4882a593Smuzhiyun tdm-slots = <2>; 54*4882a593Smuzhiyun serial-dir = < 55*4882a593Smuzhiyun 2 1 0 0 /* # 0: INACTIVE, 1: TX, 2: RX */ 56*4882a593Smuzhiyun >; 57*4882a593Smuzhiyun tx-num-evt = <16>; 58*4882a593Smuzhiyun rt-num-evt = <16>; 59*4882a593Smuzhiyun status = "okay"; 60*4882a593Smuzhiyun}; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun&sound { 63*4882a593Smuzhiyun ti,model = "AM335x-Wega"; 64*4882a593Smuzhiyun ti,audio-codec = <&tlv320aic3007>; 65*4882a593Smuzhiyun ti,mcasp-controller = <&mcasp0>; 66*4882a593Smuzhiyun ti,audio-routing = 67*4882a593Smuzhiyun "Line Out", "LLOUT", 68*4882a593Smuzhiyun "Line Out", "RLOUT", 69*4882a593Smuzhiyun "LINE1L", "Line In", 70*4882a593Smuzhiyun "LINE1R", "Line In"; 71*4882a593Smuzhiyun clocks = <&mcasp0_fck>; 72*4882a593Smuzhiyun clock-names = "mclk"; 73*4882a593Smuzhiyun status = "okay"; 74*4882a593Smuzhiyun}; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun/* CAN Busses */ 77*4882a593Smuzhiyun&am33xx_pinmux { 78*4882a593Smuzhiyun dcan1_pins: pinmux_dcan1 { 79*4882a593Smuzhiyun pinctrl-single,pins = < 80*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_OUTPUT_PULLUP, MUX_MODE2) /* uart0_ctsn.d_can1_tx */ 81*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_INPUT_PULLUP, MUX_MODE2) /* uart0_rtsn.d_can1_rx */ 82*4882a593Smuzhiyun >; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun}; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun&dcan1 { 87*4882a593Smuzhiyun pinctrl-names = "default"; 88*4882a593Smuzhiyun pinctrl-0 = <&dcan1_pins>; 89*4882a593Smuzhiyun status = "okay"; 90*4882a593Smuzhiyun}; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun/* Ethernet */ 93*4882a593Smuzhiyun&am33xx_pinmux { 94*4882a593Smuzhiyun ethernet1_pins: pinmux_ethernet1 { 95*4882a593Smuzhiyun pinctrl-single,pins = < 96*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_OUTPUT, MUX_MODE1) /* gpmc_a0.mii2_txen */ 97*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_INPUT_PULLDOWN, MUX_MODE1) /* gpmc_a1.mii2_rxdv */ 98*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_OUTPUT, MUX_MODE1) /* gpmc_a2.mii2_txd3 */ 99*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_OUTPUT, MUX_MODE1) /* gpmc_a3.mii2_txd2 */ 100*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A4, PIN_OUTPUT, MUX_MODE1) /* gpmc_a4.mii2_txd1 */ 101*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT, MUX_MODE1) /* gpmc_a5.mii2_txd0 */ 102*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_INPUT_PULLDOWN, MUX_MODE1) /* gpmc_a6.mii2_txclk */ 103*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A7, PIN_INPUT_PULLDOWN, MUX_MODE1) /* gpmc_a7.mii2_rxclk */ 104*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A8, PIN_INPUT_PULLDOWN, MUX_MODE1) /* gpmc_a8.mii2_rxd3 */ 105*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT_PULLDOWN, MUX_MODE1) /* gpmc_a9.mii2_rxd2 */ 106*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLDOWN, MUX_MODE1) /* gpmc_a10.mii2_rxd1 */ 107*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLDOWN, MUX_MODE1) /* gpmc_a11.mii2_rxd0 */ 108*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLDOWN, MUX_MODE1) /* gpmc_wpn.mii2_rxerr */ 109*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_BEN1, PIN_INPUT_PULLDOWN, MUX_MODE1) /* gpmc_ben1.mii2_col */ 110*4882a593Smuzhiyun >; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&cpsw_emac1 { 115*4882a593Smuzhiyun phy-handle = <&phy1>; 116*4882a593Smuzhiyun phy-mode = "mii"; 117*4882a593Smuzhiyun dual_emac_res_vlan = <2>; 118*4882a593Smuzhiyun}; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun&davinci_mdio { 121*4882a593Smuzhiyun phy1: ethernet-phy@1 { 122*4882a593Smuzhiyun reg = <1>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun}; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun&mac { 127*4882a593Smuzhiyun slaves = <2>; 128*4882a593Smuzhiyun pinctrl-names = "default"; 129*4882a593Smuzhiyun pinctrl-0 = <ðernet0_pins ðernet1_pins>; 130*4882a593Smuzhiyun dual_emac = <1>; 131*4882a593Smuzhiyun}; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun/* MMC */ 134*4882a593Smuzhiyun&am33xx_pinmux { 135*4882a593Smuzhiyun mmc1_pins: pinmux_mmc1 { 136*4882a593Smuzhiyun pinctrl-single,pins = < 137*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0) 138*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0) 139*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0) 140*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0) 141*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0) 142*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0) 143*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT_PULLUP, MUX_MODE7) /* spi0_cs1.mmc0_sdcd */ 144*4882a593Smuzhiyun >; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun}; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun&mmc1 { 149*4882a593Smuzhiyun vmmc-supply = <&vcc3v3>; 150*4882a593Smuzhiyun bus-width = <4>; 151*4882a593Smuzhiyun pinctrl-names = "default"; 152*4882a593Smuzhiyun pinctrl-0 = <&mmc1_pins>; 153*4882a593Smuzhiyun cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>; 154*4882a593Smuzhiyun status = "okay"; 155*4882a593Smuzhiyun}; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun/* Power */ 158*4882a593Smuzhiyun&vdig1_reg { 159*4882a593Smuzhiyun regulator-boot-on; 160*4882a593Smuzhiyun regulator-always-on; 161*4882a593Smuzhiyun}; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun/* UARTs */ 164*4882a593Smuzhiyun&am33xx_pinmux { 165*4882a593Smuzhiyun uart0_pins: pinmux_uart0 { 166*4882a593Smuzhiyun pinctrl-single,pins = < 167*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0) 168*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0) 169*4882a593Smuzhiyun >; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun uart1_pins: pinmux_uart1_pins { 173*4882a593Smuzhiyun pinctrl-single,pins = < 174*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0) 175*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0) 176*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_INPUT, MUX_MODE0) 177*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT_PULLDOWN, MUX_MODE0) 178*4882a593Smuzhiyun >; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun}; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun&uart0 { 183*4882a593Smuzhiyun pinctrl-names = "default"; 184*4882a593Smuzhiyun pinctrl-0 = <&uart0_pins>; 185*4882a593Smuzhiyun status = "okay"; 186*4882a593Smuzhiyun}; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun&uart1 { 189*4882a593Smuzhiyun pinctrl-names = "default"; 190*4882a593Smuzhiyun pinctrl-0 = <&uart1_pins>; 191*4882a593Smuzhiyun status = "okay"; 192*4882a593Smuzhiyun}; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun&usb1 { 195*4882a593Smuzhiyun dr_mode = "host"; 196*4882a593Smuzhiyun}; 197