xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/am335x-nano.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2013 Newflow Ltd - http://www.newflow.co.uk/
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun/dts-v1/;
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include "am33xx.dtsi"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	model = "Newflow AM335x NanoBone";
11*4882a593Smuzhiyun	compatible = "ti,am33xx";
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun	cpus {
14*4882a593Smuzhiyun		cpu@0 {
15*4882a593Smuzhiyun			cpu0-supply = <&dcdc2_reg>;
16*4882a593Smuzhiyun		};
17*4882a593Smuzhiyun	};
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	memory@80000000 {
20*4882a593Smuzhiyun		device_type = "memory";
21*4882a593Smuzhiyun		reg = <0x80000000 0x10000000>; /* 256 MB */
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	leds {
25*4882a593Smuzhiyun		compatible = "gpio-leds";
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun		led0 {
28*4882a593Smuzhiyun			label = "nanobone:green:usr1";
29*4882a593Smuzhiyun			gpios = <&gpio1 5 0>;
30*4882a593Smuzhiyun			default-state = "off";
31*4882a593Smuzhiyun		};
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun};
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun&am33xx_pinmux {
36*4882a593Smuzhiyun	pinctrl-names = "default";
37*4882a593Smuzhiyun	pinctrl-0 = <&misc_pins>;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun	misc_pins: misc_pins {
40*4882a593Smuzhiyun		pinctrl-single,pins = <
41*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_OUTPUT, MUX_MODE7)	/* spi0_cs0.gpio0_5 */
42*4882a593Smuzhiyun		>;
43*4882a593Smuzhiyun	};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	gpmc_pins: gpmc_pins {
46*4882a593Smuzhiyun		pinctrl-single,pins = <
47*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0)
48*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0)
49*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0)
50*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0)
51*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0)
52*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0)
53*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0)
54*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0)
55*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_INPUT_PULLUP, MUX_MODE0)
56*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_INPUT_PULLUP, MUX_MODE0)
57*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_INPUT_PULLUP, MUX_MODE0)
58*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_INPUT_PULLUP, MUX_MODE0)
59*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD12, PIN_INPUT_PULLUP, MUX_MODE0)
60*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD13, PIN_INPUT_PULLUP, MUX_MODE0)
61*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD14, PIN_INPUT_PULLUP, MUX_MODE0)
62*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_INPUT_PULLUP, MUX_MODE0)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)
65*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0)
66*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_OUTPUT, MUX_MODE0)
67*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_OUTPUT, MUX_MODE0)
68*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_OUTPUT, MUX_MODE0)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0)
71*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0)
72*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0)
73*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE1)		/* lcd_data1.gpmc_a1 */
76*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE1)		/* lcd_data2.gpmc_a2 */
77*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE1)		/* lcd_data3.gpmc_a3 */
78*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE1)		/* lcd_data4.gpmc_a4 */
79*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE1)		/* lcd_data5.gpmc_a5 */
80*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE1)		/* lcd_data6.gpmc_a6 */
81*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE1)		/* lcd_data7.gpmc_a7 */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE1)		/* lcd_vsync.gpmc_a8 */
84*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE1)		/* lcd_hsync.gpmc_a9 */
85*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE1)		/* lcd_pclk.gpmc_a10 */
86*4882a593Smuzhiyun		>;
87*4882a593Smuzhiyun	};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun	i2c0_pins: i2c0_pins {
90*4882a593Smuzhiyun		pinctrl-single,pins = <
91*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLDOWN, MUX_MODE0)
92*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLDOWN, MUX_MODE0)
93*4882a593Smuzhiyun		>;
94*4882a593Smuzhiyun	};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun	uart0_pins: uart0_pins {
97*4882a593Smuzhiyun		pinctrl-single,pins = <
98*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
99*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT, MUX_MODE0)
100*4882a593Smuzhiyun		>;
101*4882a593Smuzhiyun	};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun	uart1_pins: uart1_pins {
104*4882a593Smuzhiyun		pinctrl-single,pins = <
105*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_OUTPUT, MUX_MODE7)
106*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT, MUX_MODE7)
107*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
108*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT, MUX_MODE0)
109*4882a593Smuzhiyun		>;
110*4882a593Smuzhiyun	};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun	uart2_pins: uart2_pins {
113*4882a593Smuzhiyun		pinctrl-single,pins = <
114*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_INPUT_PULLUP, MUX_MODE7)	/* lcd_data8.gpio2[14] */
115*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE7)		/* lcd_data9.gpio2[15] */
116*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT, MUX_MODE1)		/* spi0_sclk.uart2_rxd */
117*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_OUTPUT, MUX_MODE1)		/* spi0_d0.uart2_txd */
118*4882a593Smuzhiyun		>;
119*4882a593Smuzhiyun	};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun	uart3_pins: uart3_pins {
122*4882a593Smuzhiyun		pinctrl-single,pins = <
123*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_INPUT_PULLUP, MUX_MODE6)	/* lcd_data10.uart3_ctsn */
124*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE6)		/* lcd_data11.uart3_rtsn */
125*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT, MUX_MODE1)		/* spi0_cs1.uart3_rxd */
126*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, PIN_OUTPUT, MUX_MODE1)		/* ecap0_in_pwm0_out.uart3_txd */
127*4882a593Smuzhiyun		>;
128*4882a593Smuzhiyun	};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	uart4_pins: uart4_pins {
131*4882a593Smuzhiyun		pinctrl-single,pins = <
132*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_INPUT_PULLUP, MUX_MODE6)	/* lcd_data12.uart4_ctsn */
133*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE6)		/* lcd_data13.uart4_rtsn */
134*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_INPUT, MUX_MODE1)		/* uart0_ctsn.uart4_rxd */
135*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_OUTPUT, MUX_MODE1)		/* uart0_rtsn.uart4_txd */
136*4882a593Smuzhiyun		>;
137*4882a593Smuzhiyun	};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun	uart5_pins: uart5_pins {
140*4882a593Smuzhiyun		pinctrl-single,pins = <
141*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_INPUT, MUX_MODE4)		/* lcd_data14.uart5_rxd */
142*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_OUTPUT, MUX_MODE3)		/* rmiii1_refclk.uart5_txd */
143*4882a593Smuzhiyun		>;
144*4882a593Smuzhiyun	};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun	mmc1_pins: mmc1_pins {
147*4882a593Smuzhiyun		pinctrl-single,pins = <
148*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0)
149*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0)
150*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0)
151*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0)
152*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0)	/* mmc0_clk.mmc0_clk */
153*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0)	/* mmc0_cmd.mmc0_cmd */
154*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_EMU1, PIN_INPUT_PULLUP, MUX_MODE7)	/* emu1.gpio3[8] */
155*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_INPUT_PULLUP, MUX_MODE7)	/* mcasp0_aclkr.gpio3[18] */
156*4882a593Smuzhiyun		>;
157*4882a593Smuzhiyun	};
158*4882a593Smuzhiyun};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun&uart0 {
161*4882a593Smuzhiyun	pinctrl-names = "default";
162*4882a593Smuzhiyun	pinctrl-0 = <&uart0_pins>;
163*4882a593Smuzhiyun	status = "okay";
164*4882a593Smuzhiyun};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun&uart1 {
167*4882a593Smuzhiyun	pinctrl-names = "default";
168*4882a593Smuzhiyun	pinctrl-0 = <&uart1_pins>;
169*4882a593Smuzhiyun	status = "okay";
170*4882a593Smuzhiyun	rts-gpio = <&gpio0 13 GPIO_ACTIVE_HIGH>;
171*4882a593Smuzhiyun	rs485-rts-active-high;
172*4882a593Smuzhiyun	rs485-rx-during-tx;
173*4882a593Smuzhiyun	rs485-rts-delay = <1 1>;
174*4882a593Smuzhiyun	linux,rs485-enabled-at-boot-time;
175*4882a593Smuzhiyun};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun&uart2 {
178*4882a593Smuzhiyun	pinctrl-names = "default";
179*4882a593Smuzhiyun	pinctrl-0 = <&uart2_pins>;
180*4882a593Smuzhiyun	status = "okay";
181*4882a593Smuzhiyun	rts-gpio = <&gpio2 15 GPIO_ACTIVE_HIGH>;
182*4882a593Smuzhiyun	rs485-rts-active-high;
183*4882a593Smuzhiyun	rs485-rts-delay = <1 1>;
184*4882a593Smuzhiyun	linux,rs485-enabled-at-boot-time;
185*4882a593Smuzhiyun};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun&uart3 {
188*4882a593Smuzhiyun	pinctrl-names = "default";
189*4882a593Smuzhiyun	pinctrl-0 = <&uart3_pins>;
190*4882a593Smuzhiyun	status = "okay";
191*4882a593Smuzhiyun};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun&uart4 {
194*4882a593Smuzhiyun	pinctrl-names = "default";
195*4882a593Smuzhiyun	pinctrl-0 = <&uart4_pins>;
196*4882a593Smuzhiyun	status = "okay";
197*4882a593Smuzhiyun};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun&uart5 {
200*4882a593Smuzhiyun	pinctrl-names = "default";
201*4882a593Smuzhiyun	pinctrl-0 = <&uart5_pins>;
202*4882a593Smuzhiyun	status = "okay";
203*4882a593Smuzhiyun};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun&i2c0 {
206*4882a593Smuzhiyun	status = "okay";
207*4882a593Smuzhiyun	pinctrl-names = "default";
208*4882a593Smuzhiyun	clock-frequency = <400000>;
209*4882a593Smuzhiyun	pinctrl-names = "default";
210*4882a593Smuzhiyun	pinctrl-0 = <&i2c0_pins>;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun	gpio@20 {
213*4882a593Smuzhiyun		compatible = "microchip,mcp23017";
214*4882a593Smuzhiyun		gpio-controller;
215*4882a593Smuzhiyun		#gpio-cells = <2>;
216*4882a593Smuzhiyun		reg = <0x20>;
217*4882a593Smuzhiyun	};
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun	tps: tps@24 {
220*4882a593Smuzhiyun		reg = <0x24>;
221*4882a593Smuzhiyun	};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun	eeprom@53 {
224*4882a593Smuzhiyun		compatible = "microchip,24c02", "atmel,24c02";
225*4882a593Smuzhiyun		reg = <0x53>;
226*4882a593Smuzhiyun		pagesize = <8>;
227*4882a593Smuzhiyun	};
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun	rtc@68 {
230*4882a593Smuzhiyun		compatible = "dallas,ds1307";
231*4882a593Smuzhiyun		reg = <0x68>;
232*4882a593Smuzhiyun	};
233*4882a593Smuzhiyun};
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun&elm {
236*4882a593Smuzhiyun	status = "okay";
237*4882a593Smuzhiyun};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun&gpmc {
240*4882a593Smuzhiyun	compatible = "ti,am3352-gpmc";
241*4882a593Smuzhiyun	ti,hwmods = "gpmc";
242*4882a593Smuzhiyun	status = "okay";
243*4882a593Smuzhiyun	gpmc,num-waitpins = <2>;
244*4882a593Smuzhiyun	pinctrl-names = "default";
245*4882a593Smuzhiyun	pinctrl-0 = <&gpmc_pins>;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun	#address-cells = <2>;
248*4882a593Smuzhiyun	#size-cells = <1>;
249*4882a593Smuzhiyun	ranges = <0 0 0x08000000 0x08000000>,	/* CS0: NOR 128M */
250*4882a593Smuzhiyun		 <1 0 0x1c000000 0x01000000>;	/* CS1: FRAM 16M */
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun	nor@0,0 {
253*4882a593Smuzhiyun		reg = <0 0x00000000 0x08000000>;
254*4882a593Smuzhiyun		compatible = "cfi-flash";
255*4882a593Smuzhiyun		linux,mtd-name = "spansion,s29gl010p11t";
256*4882a593Smuzhiyun		bank-width = <2>;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun		gpmc,mux-add-data = <2>;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun		gpmc,sync-clk-ps = <0>;
261*4882a593Smuzhiyun		gpmc,cs-on-ns = <0>;
262*4882a593Smuzhiyun		gpmc,cs-rd-off-ns = <160>;
263*4882a593Smuzhiyun		gpmc,cs-wr-off-ns = <160>;
264*4882a593Smuzhiyun		gpmc,adv-on-ns = <10>;
265*4882a593Smuzhiyun		gpmc,adv-rd-off-ns = <30>;
266*4882a593Smuzhiyun		gpmc,adv-wr-off-ns = <30>;
267*4882a593Smuzhiyun		gpmc,oe-on-ns = <40>;
268*4882a593Smuzhiyun		gpmc,oe-off-ns = <160>;
269*4882a593Smuzhiyun		gpmc,we-on-ns = <40>;
270*4882a593Smuzhiyun		gpmc,we-off-ns = <160>;
271*4882a593Smuzhiyun		gpmc,rd-cycle-ns = <160>;
272*4882a593Smuzhiyun		gpmc,wr-cycle-ns = <160>;
273*4882a593Smuzhiyun		gpmc,access-ns = <150>;
274*4882a593Smuzhiyun		gpmc,page-burst-access-ns = <10>;
275*4882a593Smuzhiyun		gpmc,cycle2cycle-samecsen;
276*4882a593Smuzhiyun		gpmc,cycle2cycle-delay-ns = <20>;
277*4882a593Smuzhiyun		gpmc,wr-data-mux-bus-ns = <70>;
278*4882a593Smuzhiyun		gpmc,wr-access-ns = <80>;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun		#address-cells = <1>;
281*4882a593Smuzhiyun		#size-cells = <1>;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun		/*
284*4882a593Smuzhiyun		MTD partition table
285*4882a593Smuzhiyun		===================
286*4882a593Smuzhiyun		+------------+-->0x00000000-> U-Boot start
287*4882a593Smuzhiyun		|            |
288*4882a593Smuzhiyun		|            |-->0x000BFFFF-> U-Boot end
289*4882a593Smuzhiyun		|            |-->0x000C0000-> ENV1 start
290*4882a593Smuzhiyun		|            |
291*4882a593Smuzhiyun		|            |-->0x000DFFFF-> ENV1 end
292*4882a593Smuzhiyun		|            |-->0x000E0000-> ENV2 start
293*4882a593Smuzhiyun		|            |
294*4882a593Smuzhiyun		|            |-->0x000FFFFF-> ENV2 end
295*4882a593Smuzhiyun		|            |-->0x00100000-> Kernel start
296*4882a593Smuzhiyun		|            |
297*4882a593Smuzhiyun		|            |-->0x004FFFFF-> Kernel end
298*4882a593Smuzhiyun		|            |-->0x00500000-> File system start
299*4882a593Smuzhiyun		|            |
300*4882a593Smuzhiyun		|            |-->0x01FFFFFF-> File system end
301*4882a593Smuzhiyun		|            |-->0x02000000-> User data start
302*4882a593Smuzhiyun		|            |
303*4882a593Smuzhiyun		|            |-->0x03FFFFFF-> User data end
304*4882a593Smuzhiyun		|            |-->0x04000000-> Data storage start
305*4882a593Smuzhiyun		|            |
306*4882a593Smuzhiyun		+------------+-->0x08000000-> NOR end (Free end)
307*4882a593Smuzhiyun		*/
308*4882a593Smuzhiyun		partition@0 {
309*4882a593Smuzhiyun			label = "boot";
310*4882a593Smuzhiyun			reg = <0x00000000 0x000c0000>; /* 768KB */
311*4882a593Smuzhiyun		};
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun		partition@1 {
314*4882a593Smuzhiyun			label = "env1";
315*4882a593Smuzhiyun			reg = <0x000c0000 0x00020000>; /* 128KB */
316*4882a593Smuzhiyun		};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun		partition@2 {
319*4882a593Smuzhiyun			label = "env2";
320*4882a593Smuzhiyun			reg = <0x000e0000 0x00020000>; /* 128KB */
321*4882a593Smuzhiyun		};
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun		partition@3 {
324*4882a593Smuzhiyun			label = "kernel";
325*4882a593Smuzhiyun			reg = <0x00100000 0x00400000>; /* 4MB */
326*4882a593Smuzhiyun		};
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun		partition@4 {
329*4882a593Smuzhiyun			label = "rootfs";
330*4882a593Smuzhiyun			reg = <0x00500000 0x01b00000>; /* 27MB */
331*4882a593Smuzhiyun		};
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun		partition@5 {
334*4882a593Smuzhiyun			label = "user";
335*4882a593Smuzhiyun			reg = <0x02000000 0x02000000>; /* 32MB */
336*4882a593Smuzhiyun		};
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun		partition@6 {
339*4882a593Smuzhiyun			label = "data";
340*4882a593Smuzhiyun			reg = <0x04000000 0x04000000>; /* 64MB */
341*4882a593Smuzhiyun		};
342*4882a593Smuzhiyun	};
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun	fram@1,0 {
345*4882a593Smuzhiyun		reg = <1 0x00000000 0x01000000>;
346*4882a593Smuzhiyun		bank-width = <2>;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun		gpmc,mux-add-data = <2>;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun		gpmc,sync-clk-ps = <0>;
351*4882a593Smuzhiyun		gpmc,cs-on-ns = <0>;
352*4882a593Smuzhiyun		gpmc,cs-rd-off-ns = <160>;
353*4882a593Smuzhiyun		gpmc,cs-wr-off-ns = <160>;
354*4882a593Smuzhiyun		gpmc,adv-on-ns = <10>;
355*4882a593Smuzhiyun		gpmc,adv-rd-off-ns = <20>;
356*4882a593Smuzhiyun		gpmc,adv-wr-off-ns = <20>;
357*4882a593Smuzhiyun		gpmc,oe-on-ns = <30>;
358*4882a593Smuzhiyun		gpmc,oe-off-ns = <150>;
359*4882a593Smuzhiyun		gpmc,we-on-ns = <30>;
360*4882a593Smuzhiyun		gpmc,we-off-ns = <150>;
361*4882a593Smuzhiyun		gpmc,rd-cycle-ns = <160>;
362*4882a593Smuzhiyun		gpmc,wr-cycle-ns = <160>;
363*4882a593Smuzhiyun		gpmc,access-ns = <130>;
364*4882a593Smuzhiyun		gpmc,page-burst-access-ns = <10>;
365*4882a593Smuzhiyun		gpmc,cycle2cycle-samecsen;
366*4882a593Smuzhiyun		gpmc,cycle2cycle-diffcsen;
367*4882a593Smuzhiyun		gpmc,cycle2cycle-delay-ns = <10>;
368*4882a593Smuzhiyun		gpmc,wr-data-mux-bus-ns = <30>;
369*4882a593Smuzhiyun		gpmc,wr-access-ns = <0>;
370*4882a593Smuzhiyun	};
371*4882a593Smuzhiyun};
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun&mac {
374*4882a593Smuzhiyun	dual_emac;
375*4882a593Smuzhiyun	status = "okay";
376*4882a593Smuzhiyun};
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun&davinci_mdio {
379*4882a593Smuzhiyun	status = "okay";
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun	ethphy0: ethernet-phy@0 {
382*4882a593Smuzhiyun		reg = <0>;
383*4882a593Smuzhiyun	};
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun	ethphy1: ethernet-phy@1 {
386*4882a593Smuzhiyun		reg = <1>;
387*4882a593Smuzhiyun	};
388*4882a593Smuzhiyun};
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun&cpsw_emac0 {
391*4882a593Smuzhiyun	phy-handle = <&ethphy0>;
392*4882a593Smuzhiyun	phy-mode = "mii";
393*4882a593Smuzhiyun	dual_emac_res_vlan = <1>;
394*4882a593Smuzhiyun};
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun&cpsw_emac1 {
397*4882a593Smuzhiyun	phy-handle = <&ethphy1>;
398*4882a593Smuzhiyun	phy-mode = "mii";
399*4882a593Smuzhiyun	dual_emac_res_vlan = <2>;
400*4882a593Smuzhiyun};
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun&mmc1 {
403*4882a593Smuzhiyun	status = "okay";
404*4882a593Smuzhiyun	vmmc-supply = <&ldo4_reg>;
405*4882a593Smuzhiyun	pinctrl-names = "default";
406*4882a593Smuzhiyun	pinctrl-0 = <&mmc1_pins>;
407*4882a593Smuzhiyun	bus-width = <4>;
408*4882a593Smuzhiyun	cd-gpios = <&gpio3 8 0>;
409*4882a593Smuzhiyun	wp-gpios = <&gpio3 18 0>;
410*4882a593Smuzhiyun};
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun#include "tps65217.dtsi"
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun&tps {
415*4882a593Smuzhiyun	regulators {
416*4882a593Smuzhiyun		dcdc1_reg: regulator@0 {
417*4882a593Smuzhiyun			/* +1.5V voltage with ±4% tolerance */
418*4882a593Smuzhiyun			regulator-min-microvolt = <1450000>;
419*4882a593Smuzhiyun			regulator-max-microvolt = <1550000>;
420*4882a593Smuzhiyun			regulator-boot-on;
421*4882a593Smuzhiyun			regulator-always-on;
422*4882a593Smuzhiyun		};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun		dcdc2_reg: regulator@1 {
425*4882a593Smuzhiyun			/* VDD_MPU voltage limits 0.95V - 1.1V with ±4% tolerance */
426*4882a593Smuzhiyun			regulator-name = "vdd_mpu";
427*4882a593Smuzhiyun			regulator-min-microvolt = <915000>;
428*4882a593Smuzhiyun			regulator-max-microvolt = <1140000>;
429*4882a593Smuzhiyun			regulator-boot-on;
430*4882a593Smuzhiyun			regulator-always-on;
431*4882a593Smuzhiyun		};
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun		dcdc3_reg: regulator@2 {
434*4882a593Smuzhiyun			/* VDD_CORE voltage limits 0.95V - 1.1V with ±4% tolerance */
435*4882a593Smuzhiyun			regulator-name = "vdd_core";
436*4882a593Smuzhiyun			regulator-min-microvolt = <915000>;
437*4882a593Smuzhiyun			regulator-max-microvolt = <1140000>;
438*4882a593Smuzhiyun			regulator-boot-on;
439*4882a593Smuzhiyun			regulator-always-on;
440*4882a593Smuzhiyun		};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun		ldo1_reg: regulator@3 {
443*4882a593Smuzhiyun			/* +1.8V voltage with ±4% tolerance */
444*4882a593Smuzhiyun			regulator-min-microvolt = <1750000>;
445*4882a593Smuzhiyun			regulator-max-microvolt = <1870000>;
446*4882a593Smuzhiyun			regulator-boot-on;
447*4882a593Smuzhiyun			regulator-always-on;
448*4882a593Smuzhiyun		};
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun		ldo2_reg: regulator@4 {
451*4882a593Smuzhiyun			/* +3.3V voltage with ±4% tolerance */
452*4882a593Smuzhiyun			regulator-min-microvolt = <3175000>;
453*4882a593Smuzhiyun			regulator-max-microvolt = <3430000>;
454*4882a593Smuzhiyun			regulator-boot-on;
455*4882a593Smuzhiyun			regulator-always-on;
456*4882a593Smuzhiyun		};
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun		ldo3_reg: regulator@5 {
459*4882a593Smuzhiyun			/* +1.8V voltage with ±4% tolerance */
460*4882a593Smuzhiyun			regulator-min-microvolt = <1750000>;
461*4882a593Smuzhiyun			regulator-max-microvolt = <1870000>;
462*4882a593Smuzhiyun			regulator-boot-on;
463*4882a593Smuzhiyun			regulator-always-on;
464*4882a593Smuzhiyun		};
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun		ldo4_reg: regulator@6 {
467*4882a593Smuzhiyun			/* +3.3V voltage with ±4% tolerance */
468*4882a593Smuzhiyun			regulator-min-microvolt = <3175000>;
469*4882a593Smuzhiyun			regulator-max-microvolt = <3430000>;
470*4882a593Smuzhiyun			regulator-boot-on;
471*4882a593Smuzhiyun			regulator-always-on;
472*4882a593Smuzhiyun		};
473*4882a593Smuzhiyun	};
474*4882a593Smuzhiyun};
475