1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2015 Jablotron s.r.o. -- https://www.jablotron.com/ 4*4882a593Smuzhiyun * Author: Rostislav Lisovy <lisovy@jablotron.cz> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun#include "am33xx.dtsi" 7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/ { 10*4882a593Smuzhiyun model = "Grinn AM335x ChiliSOM"; 11*4882a593Smuzhiyun compatible = "grinn,am335x-chilisom", "ti,am33xx"; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun cpus { 14*4882a593Smuzhiyun cpu@0 { 15*4882a593Smuzhiyun cpu0-supply = <&dcdc2_reg>; 16*4882a593Smuzhiyun }; 17*4882a593Smuzhiyun }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun memory@80000000 { 20*4882a593Smuzhiyun device_type = "memory"; 21*4882a593Smuzhiyun reg = <0x80000000 0x20000000>; /* 512 MB */ 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun}; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun&am33xx_pinmux { 26*4882a593Smuzhiyun pinctrl-names = "default"; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun i2c0_pins: pinmux_i2c0_pins { 29*4882a593Smuzhiyun pinctrl-single,pins = < 30*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLUP, MUX_MODE0) 31*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLUP, MUX_MODE0) 32*4882a593Smuzhiyun >; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun nandflash_pins: nandflash_pins { 36*4882a593Smuzhiyun pinctrl-single,pins = < 37*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLDOWN, MUX_MODE0) 38*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLDOWN, MUX_MODE0) 39*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLDOWN, MUX_MODE0) 40*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLDOWN, MUX_MODE0) 41*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLDOWN, MUX_MODE0) 42*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLDOWN, MUX_MODE0) 43*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLDOWN, MUX_MODE0) 44*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLDOWN, MUX_MODE0) 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0) 47*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT_PULLUP, MUX_MODE0) 48*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT_PULLUP, MUX_MODE0) 49*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT_PULLUP, MUX_MODE0) 50*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT_PULLUP, MUX_MODE0) 51*4882a593Smuzhiyun AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT_PULLUP, MUX_MODE0) 52*4882a593Smuzhiyun >; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun}; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun&i2c0 { 57*4882a593Smuzhiyun pinctrl-names = "default"; 58*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun status = "okay"; 61*4882a593Smuzhiyun clock-frequency = <400000>; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun tps: tps@24 { 64*4882a593Smuzhiyun reg = <0x24>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun}; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun/include/ "tps65217.dtsi" 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun&tps { 72*4882a593Smuzhiyun regulators { 73*4882a593Smuzhiyun dcdc1_reg: regulator@0 { 74*4882a593Smuzhiyun regulator-name = "vdds_dpr"; 75*4882a593Smuzhiyun regulator-always-on; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun dcdc2_reg: regulator@1 { 79*4882a593Smuzhiyun /* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */ 80*4882a593Smuzhiyun regulator-name = "vdd_mpu"; 81*4882a593Smuzhiyun regulator-min-microvolt = <925000>; 82*4882a593Smuzhiyun regulator-max-microvolt = <1325000>; 83*4882a593Smuzhiyun regulator-boot-on; 84*4882a593Smuzhiyun regulator-always-on; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun dcdc3_reg: regulator@2 { 88*4882a593Smuzhiyun /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */ 89*4882a593Smuzhiyun regulator-name = "vdd_core"; 90*4882a593Smuzhiyun regulator-min-microvolt = <925000>; 91*4882a593Smuzhiyun regulator-max-microvolt = <1150000>; 92*4882a593Smuzhiyun regulator-boot-on; 93*4882a593Smuzhiyun regulator-always-on; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun ldo1_reg: regulator@3 { 97*4882a593Smuzhiyun regulator-name = "vio,vrtc,vdds"; 98*4882a593Smuzhiyun regulator-boot-on; 99*4882a593Smuzhiyun regulator-always-on; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun ldo2_reg: regulator@4 { 103*4882a593Smuzhiyun regulator-name = "vdd_3v3aux"; 104*4882a593Smuzhiyun regulator-boot-on; 105*4882a593Smuzhiyun regulator-always-on; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun ldo3_reg: regulator@5 { 109*4882a593Smuzhiyun regulator-name = "vdd_1v8"; 110*4882a593Smuzhiyun regulator-boot-on; 111*4882a593Smuzhiyun regulator-always-on; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun ldo4_reg: regulator@6 { 115*4882a593Smuzhiyun regulator-name = "vdd_3v3d"; 116*4882a593Smuzhiyun regulator-boot-on; 117*4882a593Smuzhiyun regulator-always-on; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun}; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun&rtc { 123*4882a593Smuzhiyun system-power-controller; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun pinctrl-0 = <&ext_wakeup>; 126*4882a593Smuzhiyun pinctrl-names = "default"; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun ext_wakeup: ext-wakeup { 129*4882a593Smuzhiyun pins = "ext_wakeup0"; 130*4882a593Smuzhiyun input-enable; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun}; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun/* NAND Flash */ 135*4882a593Smuzhiyun&elm { 136*4882a593Smuzhiyun status = "okay"; 137*4882a593Smuzhiyun}; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun&gpmc { 140*4882a593Smuzhiyun status = "okay"; 141*4882a593Smuzhiyun pinctrl-names = "default"; 142*4882a593Smuzhiyun pinctrl-0 = <&nandflash_pins>; 143*4882a593Smuzhiyun ranges = <0 0 0x08000000 0x01000000>; /* CS0 0 @addr 0x08000000, size 0x01000000 */ 144*4882a593Smuzhiyun nand@0,0 { 145*4882a593Smuzhiyun compatible = "ti,omap2-nand"; 146*4882a593Smuzhiyun reg = <0 0 4>; /* CS0, offset 0, IO size 4 */ 147*4882a593Smuzhiyun interrupt-parent = <&gpmc>; 148*4882a593Smuzhiyun interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */ 149*4882a593Smuzhiyun <1 IRQ_TYPE_NONE>; /* termcount */ 150*4882a593Smuzhiyun rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */ 151*4882a593Smuzhiyun ti,nand-ecc-opt = "bch8"; 152*4882a593Smuzhiyun ti,elm-id = <&elm>; 153*4882a593Smuzhiyun nand-bus-width = <8>; 154*4882a593Smuzhiyun gpmc,device-width = <1>; 155*4882a593Smuzhiyun gpmc,sync-clk-ps = <0>; 156*4882a593Smuzhiyun gpmc,cs-on-ns = <0>; 157*4882a593Smuzhiyun gpmc,cs-rd-off-ns = <44>; 158*4882a593Smuzhiyun gpmc,cs-wr-off-ns = <44>; 159*4882a593Smuzhiyun gpmc,adv-on-ns = <6>; 160*4882a593Smuzhiyun gpmc,adv-rd-off-ns = <34>; 161*4882a593Smuzhiyun gpmc,adv-wr-off-ns = <44>; 162*4882a593Smuzhiyun gpmc,we-on-ns = <0>; 163*4882a593Smuzhiyun gpmc,we-off-ns = <40>; 164*4882a593Smuzhiyun gpmc,oe-on-ns = <0>; 165*4882a593Smuzhiyun gpmc,oe-off-ns = <54>; 166*4882a593Smuzhiyun gpmc,access-ns = <64>; 167*4882a593Smuzhiyun gpmc,rd-cycle-ns = <82>; 168*4882a593Smuzhiyun gpmc,wr-cycle-ns = <82>; 169*4882a593Smuzhiyun gpmc,bus-turnaround-ns = <0>; 170*4882a593Smuzhiyun gpmc,cycle2cycle-delay-ns = <0>; 171*4882a593Smuzhiyun gpmc,clk-activation-ns = <0>; 172*4882a593Smuzhiyun gpmc,wr-access-ns = <40>; 173*4882a593Smuzhiyun gpmc,wr-data-mux-bus-ns = <0>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun}; 176