xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/am335x-baltos-ir2110.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/*
7*4882a593Smuzhiyun * VScom OnRISC
8*4882a593Smuzhiyun * http://www.vscom.de
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/dts-v1/;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun#include "am335x-baltos.dtsi"
14*4882a593Smuzhiyun#include "am335x-baltos-leds.dtsi"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun/ {
17*4882a593Smuzhiyun	model = "OnRISC Baltos iR 2110";
18*4882a593Smuzhiyun};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun&am33xx_pinmux {
21*4882a593Smuzhiyun	uart1_pins: pinmux_uart1_pins {
22*4882a593Smuzhiyun		pinctrl-single,pins = <
23*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT, MUX_MODE0)
24*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_INPUT, MUX_MODE0)
25*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_INPUT_PULLDOWN, MUX_MODE0)
26*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
27*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT_PULLDOWN, MUX_MODE7)      /* lcd_vsync.gpio2[22] DTR */
28*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_INPUT_PULLDOWN, MUX_MODE7)      /* lcd_hsync.gpio2[23] DSR */
29*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_INPUT_PULLDOWN, MUX_MODE7)      /* lcd_pclk.gpio2[24] DCD */
30*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_LCD_AC_BIAS_EN, PIN_INPUT_PULLDOWN, MUX_MODE7)      /* lcd_ac_bias_en.gpio2[25] RI */
31*4882a593Smuzhiyun		>;
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	mmc1_pins: pinmux_mmc1_pins {
35*4882a593Smuzhiyun		pinctrl-single,pins = <
36*4882a593Smuzhiyun			AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_INPUT, MUX_MODE7)     /* MMC1 CD */
37*4882a593Smuzhiyun		>;
38*4882a593Smuzhiyun	};
39*4882a593Smuzhiyun};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun&uart1 {
42*4882a593Smuzhiyun	pinctrl-names = "default";
43*4882a593Smuzhiyun	pinctrl-0 = <&uart1_pins>;
44*4882a593Smuzhiyun	dtr-gpios = <&gpio2 22 GPIO_ACTIVE_LOW>;
45*4882a593Smuzhiyun	dsr-gpios = <&gpio2 23 GPIO_ACTIVE_LOW>;
46*4882a593Smuzhiyun	dcd-gpios = <&gpio2 24 GPIO_ACTIVE_LOW>;
47*4882a593Smuzhiyun	rng-gpios = <&gpio2 25 GPIO_ACTIVE_LOW>;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun	status = "okay";
50*4882a593Smuzhiyun};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun&usb0_phy {
53*4882a593Smuzhiyun	status = "okay";
54*4882a593Smuzhiyun};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun&usb0 {
57*4882a593Smuzhiyun	status = "okay";
58*4882a593Smuzhiyun	dr_mode = "host";
59*4882a593Smuzhiyun};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun&davinci_mdio {
62*4882a593Smuzhiyun	phy0: ethernet-phy@0 {
63*4882a593Smuzhiyun		reg = <1>;
64*4882a593Smuzhiyun	};
65*4882a593Smuzhiyun};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun&cpsw_emac0 {
68*4882a593Smuzhiyun	phy-mode = "rmii";
69*4882a593Smuzhiyun	dual_emac_res_vlan = <1>;
70*4882a593Smuzhiyun	phy-handle = <&phy0>;
71*4882a593Smuzhiyun};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun&cpsw_emac1 {
74*4882a593Smuzhiyun	phy-mode = "rgmii-id";
75*4882a593Smuzhiyun	dual_emac_res_vlan = <2>;
76*4882a593Smuzhiyun	phy-handle = <&phy1>;
77*4882a593Smuzhiyun};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun&mmc1 {
80*4882a593Smuzhiyun	pinctrl-names = "default";
81*4882a593Smuzhiyun	pinctrl-0 = <&mmc1_pins>;
82*4882a593Smuzhiyun	cd-gpios = <&gpio1 15 GPIO_ACTIVE_LOW>;
83*4882a593Smuzhiyun};
84