xref: /OK3568_Linux_fs/kernel/arch/arc/plat-hsdk/platform.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ARC HSDK Platform support code
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Synopsys, Inc. (www.synopsys.com)
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/of_fdt.h>
10*4882a593Smuzhiyun #include <linux/libfdt.h>
11*4882a593Smuzhiyun #include <linux/smp.h>
12*4882a593Smuzhiyun #include <asm/arcregs.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/mach_desc.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun int arc_hsdk_axi_dmac_coherent __section(".data") = 0;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define ARC_CCM_UNUSED_ADDR	0x60000000
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define ARC_PERIPHERAL_BASE	0xf0000000
22*4882a593Smuzhiyun #define CREG_BASE		(ARC_PERIPHERAL_BASE + 0x1000)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define SDIO_BASE		(ARC_PERIPHERAL_BASE + 0xA000)
25*4882a593Smuzhiyun #define SDIO_UHS_REG_EXT	(SDIO_BASE + 0x108)
26*4882a593Smuzhiyun #define SDIO_UHS_REG_EXT_DIV_2	(2 << 30)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define HSDK_GPIO_INTC          (ARC_PERIPHERAL_BASE + 0x3000)
29*4882a593Smuzhiyun 
hsdk_enable_gpio_intc_wire(void)30*4882a593Smuzhiyun static void __init hsdk_enable_gpio_intc_wire(void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	/*
33*4882a593Smuzhiyun 	 * Peripherals on CPU Card are wired to cpu intc via intermediate
34*4882a593Smuzhiyun 	 * DW APB GPIO blocks (mainly for debouncing)
35*4882a593Smuzhiyun 	 *
36*4882a593Smuzhiyun 	 *         ---------------------
37*4882a593Smuzhiyun 	 *        |  snps,archs-intc  |
38*4882a593Smuzhiyun 	 *        ---------------------
39*4882a593Smuzhiyun 	 *                  |
40*4882a593Smuzhiyun 	 *        ----------------------
41*4882a593Smuzhiyun 	 *        | snps,archs-idu-intc |
42*4882a593Smuzhiyun 	 *        ----------------------
43*4882a593Smuzhiyun 	 *         |   |     |   |    |
44*4882a593Smuzhiyun 	 *         | [eth] [USB]    [... other peripherals]
45*4882a593Smuzhiyun 	 *         |
46*4882a593Smuzhiyun 	 * -------------------
47*4882a593Smuzhiyun 	 * | snps,dw-apb-intc |
48*4882a593Smuzhiyun 	 * -------------------
49*4882a593Smuzhiyun 	 *  |      |   |   |
50*4882a593Smuzhiyun 	 * [Bt] [HAPS]   [... other peripherals]
51*4882a593Smuzhiyun 	 *
52*4882a593Smuzhiyun 	 * Current implementation of "irq-dw-apb-ictl" driver doesn't work well
53*4882a593Smuzhiyun 	 * with stacked INTCs. In particular problem happens if its master INTC
54*4882a593Smuzhiyun 	 * not yet instantiated. See discussion here -
55*4882a593Smuzhiyun 	 * https://lkml.org/lkml/2015/3/4/755
56*4882a593Smuzhiyun 	 *
57*4882a593Smuzhiyun 	 * So setup the first gpio block as a passive pass thru and hide it from
58*4882a593Smuzhiyun 	 * DT hardware topology - connect intc directly to cpu intc
59*4882a593Smuzhiyun 	 * The GPIO "wire" needs to be init nevertheless (here)
60*4882a593Smuzhiyun 	 *
61*4882a593Smuzhiyun 	 * One side adv is that peripheral interrupt handling avoids one nested
62*4882a593Smuzhiyun 	 * intc ISR hop
63*4882a593Smuzhiyun 	 *
64*4882a593Smuzhiyun 	 * According to HSDK User's Manual [1], "Table 2 Interrupt Mapping"
65*4882a593Smuzhiyun 	 * we have the following GPIO input lines used as sources of interrupt:
66*4882a593Smuzhiyun 	 * - GPIO[0] - Bluetooth interrupt of RS9113 module
67*4882a593Smuzhiyun 	 * - GPIO[2] - HAPS interrupt (on HapsTrak 3 connector)
68*4882a593Smuzhiyun 	 * - GPIO[3] - Audio codec (MAX9880A) interrupt
69*4882a593Smuzhiyun 	 * - GPIO[8-23] - Available on Arduino and PMOD_x headers
70*4882a593Smuzhiyun 	 * For now there's no use of Arduino and PMOD_x headers in Linux
71*4882a593Smuzhiyun 	 * use-case so we only enable lines 0, 2 and 3.
72*4882a593Smuzhiyun 	 *
73*4882a593Smuzhiyun 	 * [1] https://github.com/foss-for-synopsys-dwc-arc-processors/ARC-Development-Systems-Forum/wiki/docs/ARC_HSDK_User_Guide.pdf
74*4882a593Smuzhiyun 	 */
75*4882a593Smuzhiyun #define GPIO_INTEN              (HSDK_GPIO_INTC + 0x30)
76*4882a593Smuzhiyun #define GPIO_INTMASK            (HSDK_GPIO_INTC + 0x34)
77*4882a593Smuzhiyun #define GPIO_INTTYPE_LEVEL      (HSDK_GPIO_INTC + 0x38)
78*4882a593Smuzhiyun #define GPIO_INT_POLARITY       (HSDK_GPIO_INTC + 0x3c)
79*4882a593Smuzhiyun #define GPIO_INT_CONNECTED_MASK	0x0d
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	iowrite32(0xffffffff, (void __iomem *) GPIO_INTMASK);
82*4882a593Smuzhiyun 	iowrite32(~GPIO_INT_CONNECTED_MASK, (void __iomem *) GPIO_INTMASK);
83*4882a593Smuzhiyun 	iowrite32(0x00000000, (void __iomem *) GPIO_INTTYPE_LEVEL);
84*4882a593Smuzhiyun 	iowrite32(0xffffffff, (void __iomem *) GPIO_INT_POLARITY);
85*4882a593Smuzhiyun 	iowrite32(GPIO_INT_CONNECTED_MASK, (void __iomem *) GPIO_INTEN);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
hsdk_tweak_node_coherency(const char * path,bool coherent)88*4882a593Smuzhiyun static int __init hsdk_tweak_node_coherency(const char *path, bool coherent)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	void *fdt = initial_boot_params;
91*4882a593Smuzhiyun 	const void *prop;
92*4882a593Smuzhiyun 	int node, ret;
93*4882a593Smuzhiyun 	bool dt_coh_set;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	node = fdt_path_offset(fdt, path);
96*4882a593Smuzhiyun 	if (node < 0)
97*4882a593Smuzhiyun 		goto tweak_fail;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	prop = fdt_getprop(fdt, node, "dma-coherent", &ret);
100*4882a593Smuzhiyun 	if (!prop && ret != -FDT_ERR_NOTFOUND)
101*4882a593Smuzhiyun 		goto tweak_fail;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	dt_coh_set = ret != -FDT_ERR_NOTFOUND;
104*4882a593Smuzhiyun 	ret = 0;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* need to remove "dma-coherent" property */
107*4882a593Smuzhiyun 	if (dt_coh_set && !coherent)
108*4882a593Smuzhiyun 		ret = fdt_delprop(fdt, node, "dma-coherent");
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* need to set "dma-coherent" property */
111*4882a593Smuzhiyun 	if (!dt_coh_set && coherent)
112*4882a593Smuzhiyun 		ret = fdt_setprop(fdt, node, "dma-coherent", NULL, 0);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (ret < 0)
115*4882a593Smuzhiyun 		goto tweak_fail;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun tweak_fail:
120*4882a593Smuzhiyun 	pr_err("failed to tweak %s to %scoherent\n", path, coherent ? "" : "non");
121*4882a593Smuzhiyun 	return -EFAULT;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun enum hsdk_axi_masters {
125*4882a593Smuzhiyun 	M_HS_CORE = 0,
126*4882a593Smuzhiyun 	M_HS_RTT,
127*4882a593Smuzhiyun 	M_AXI_TUN,
128*4882a593Smuzhiyun 	M_HDMI_VIDEO,
129*4882a593Smuzhiyun 	M_HDMI_AUDIO,
130*4882a593Smuzhiyun 	M_USB_HOST,
131*4882a593Smuzhiyun 	M_ETHERNET,
132*4882a593Smuzhiyun 	M_SDIO,
133*4882a593Smuzhiyun 	M_GPU,
134*4882a593Smuzhiyun 	M_DMAC_0,
135*4882a593Smuzhiyun 	M_DMAC_1,
136*4882a593Smuzhiyun 	M_DVFS
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define UPDATE_VAL	1
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun  * This is modified configuration of AXI bridge. Default settings
143*4882a593Smuzhiyun  * are specified in "Table 111 CREG Address Decoder register reset values".
144*4882a593Smuzhiyun  *
145*4882a593Smuzhiyun  * AXI_M_m_SLV{0|1} - Slave Select register for master 'm'.
146*4882a593Smuzhiyun  * Possible slaves are:
147*4882a593Smuzhiyun  *  - 0  => no slave selected
148*4882a593Smuzhiyun  *  - 1  => DDR controller port #1
149*4882a593Smuzhiyun  *  - 2  => SRAM controller
150*4882a593Smuzhiyun  *  - 3  => AXI tunnel
151*4882a593Smuzhiyun  *  - 4  => EBI controller
152*4882a593Smuzhiyun  *  - 5  => ROM controller
153*4882a593Smuzhiyun  *  - 6  => AXI2APB bridge
154*4882a593Smuzhiyun  *  - 7  => DDR controller port #2
155*4882a593Smuzhiyun  *  - 8  => DDR controller port #3
156*4882a593Smuzhiyun  *  - 9  => HS38x4 IOC
157*4882a593Smuzhiyun  *  - 10 => HS38x4 DMI
158*4882a593Smuzhiyun  * AXI_M_m_OFFSET{0|1} - Addr Offset register for master 'm'
159*4882a593Smuzhiyun  *
160*4882a593Smuzhiyun  * Please read ARC HS Development IC Specification, section 17.2 for more
161*4882a593Smuzhiyun  * information about apertures configuration.
162*4882a593Smuzhiyun  *
163*4882a593Smuzhiyun  * m	master		AXI_M_m_SLV0	AXI_M_m_SLV1	AXI_M_m_OFFSET0	AXI_M_m_OFFSET1
164*4882a593Smuzhiyun  * 0	HS (CBU)	0x11111111	0x63111111	0xFEDCBA98	0x0E543210
165*4882a593Smuzhiyun  * 1	HS (RTT)	0x77777777	0x77777777	0xFEDCBA98	0x76543210
166*4882a593Smuzhiyun  * 2	AXI Tunnel	0x88888888	0x88888888	0xFEDCBA98	0x76543210
167*4882a593Smuzhiyun  * 3	HDMI-VIDEO	0x77777777	0x77777777	0xFEDCBA98	0x76543210
168*4882a593Smuzhiyun  * 4	HDMI-ADUIO	0x77777777	0x77777777	0xFEDCBA98	0x76543210
169*4882a593Smuzhiyun  * 5	USB-HOST	0x77777777	0x77999999	0xFEDCBA98	0x76DCBA98
170*4882a593Smuzhiyun  * 6	ETHERNET	0x77777777	0x77999999	0xFEDCBA98	0x76DCBA98
171*4882a593Smuzhiyun  * 7	SDIO		0x77777777	0x77999999	0xFEDCBA98	0x76DCBA98
172*4882a593Smuzhiyun  * 8	GPU		0x77777777	0x77777777	0xFEDCBA98	0x76543210
173*4882a593Smuzhiyun  * 9	DMAC (port #1)	0x77777777	0x77777777	0xFEDCBA98	0x76543210
174*4882a593Smuzhiyun  * 10	DMAC (port #2)	0x77777777	0x77777777	0xFEDCBA98	0x76543210
175*4882a593Smuzhiyun  * 11	DVFS		0x00000000	0x60000000	0x00000000	0x00000000
176*4882a593Smuzhiyun  */
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define CREG_AXI_M_SLV0(m)  ((void __iomem *)(CREG_BASE + 0x20 * (m)))
179*4882a593Smuzhiyun #define CREG_AXI_M_SLV1(m)  ((void __iomem *)(CREG_BASE + 0x20 * (m) + 0x04))
180*4882a593Smuzhiyun #define CREG_AXI_M_OFT0(m)  ((void __iomem *)(CREG_BASE + 0x20 * (m) + 0x08))
181*4882a593Smuzhiyun #define CREG_AXI_M_OFT1(m)  ((void __iomem *)(CREG_BASE + 0x20 * (m) + 0x0C))
182*4882a593Smuzhiyun #define CREG_AXI_M_UPDT(m)  ((void __iomem *)(CREG_BASE + 0x20 * (m) + 0x14))
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define CREG_AXI_M_HS_CORE_BOOT	((void __iomem *)(CREG_BASE + 0x010))
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define CREG_PAE		((void __iomem *)(CREG_BASE + 0x180))
187*4882a593Smuzhiyun #define CREG_PAE_UPDT		((void __iomem *)(CREG_BASE + 0x194))
188*4882a593Smuzhiyun 
hsdk_init_memory_bridge_axi_dmac(void)189*4882a593Smuzhiyun static void __init hsdk_init_memory_bridge_axi_dmac(void)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	bool coherent = !!arc_hsdk_axi_dmac_coherent;
192*4882a593Smuzhiyun 	u32 axi_m_slv1, axi_m_oft1;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/*
195*4882a593Smuzhiyun 	 * Don't tweak memory bridge configuration if we failed to tweak DTB
196*4882a593Smuzhiyun 	 * as we will end up in a inconsistent state.
197*4882a593Smuzhiyun 	 */
198*4882a593Smuzhiyun 	if (hsdk_tweak_node_coherency("/soc/dmac@80000", coherent))
199*4882a593Smuzhiyun 		return;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (coherent) {
202*4882a593Smuzhiyun 		axi_m_slv1 = 0x77999999;
203*4882a593Smuzhiyun 		axi_m_oft1 = 0x76DCBA98;
204*4882a593Smuzhiyun 	} else {
205*4882a593Smuzhiyun 		axi_m_slv1 = 0x77777777;
206*4882a593Smuzhiyun 		axi_m_oft1 = 0x76543210;
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV0(M_DMAC_0));
210*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_DMAC_0));
211*4882a593Smuzhiyun 	writel(axi_m_slv1, CREG_AXI_M_SLV1(M_DMAC_0));
212*4882a593Smuzhiyun 	writel(axi_m_oft1, CREG_AXI_M_OFT1(M_DMAC_0));
213*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_DMAC_0));
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV0(M_DMAC_1));
216*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_DMAC_1));
217*4882a593Smuzhiyun 	writel(axi_m_slv1, CREG_AXI_M_SLV1(M_DMAC_1));
218*4882a593Smuzhiyun 	writel(axi_m_oft1, CREG_AXI_M_OFT1(M_DMAC_1));
219*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_DMAC_1));
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
hsdk_init_memory_bridge(void)222*4882a593Smuzhiyun static void __init hsdk_init_memory_bridge(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	u32 reg;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/*
227*4882a593Smuzhiyun 	 * M_HS_CORE has one unique register - BOOT.
228*4882a593Smuzhiyun 	 * We need to clean boot mirror (BOOT[1:0]) bits in them to avoid first
229*4882a593Smuzhiyun 	 * aperture to be masked by 'boot mirror'.
230*4882a593Smuzhiyun 	 */
231*4882a593Smuzhiyun 	reg = readl(CREG_AXI_M_HS_CORE_BOOT) & (~0x3);
232*4882a593Smuzhiyun 	writel(reg, CREG_AXI_M_HS_CORE_BOOT);
233*4882a593Smuzhiyun 	writel(0x11111111, CREG_AXI_M_SLV0(M_HS_CORE));
234*4882a593Smuzhiyun 	writel(0x63111111, CREG_AXI_M_SLV1(M_HS_CORE));
235*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_HS_CORE));
236*4882a593Smuzhiyun 	writel(0x0E543210, CREG_AXI_M_OFT1(M_HS_CORE));
237*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_HS_CORE));
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV0(M_HS_RTT));
240*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV1(M_HS_RTT));
241*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_HS_RTT));
242*4882a593Smuzhiyun 	writel(0x76543210, CREG_AXI_M_OFT1(M_HS_RTT));
243*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_HS_RTT));
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	writel(0x88888888, CREG_AXI_M_SLV0(M_AXI_TUN));
246*4882a593Smuzhiyun 	writel(0x88888888, CREG_AXI_M_SLV1(M_AXI_TUN));
247*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_AXI_TUN));
248*4882a593Smuzhiyun 	writel(0x76543210, CREG_AXI_M_OFT1(M_AXI_TUN));
249*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_AXI_TUN));
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV0(M_HDMI_VIDEO));
252*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV1(M_HDMI_VIDEO));
253*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_HDMI_VIDEO));
254*4882a593Smuzhiyun 	writel(0x76543210, CREG_AXI_M_OFT1(M_HDMI_VIDEO));
255*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_HDMI_VIDEO));
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV0(M_HDMI_AUDIO));
258*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV1(M_HDMI_AUDIO));
259*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_HDMI_AUDIO));
260*4882a593Smuzhiyun 	writel(0x76543210, CREG_AXI_M_OFT1(M_HDMI_AUDIO));
261*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_HDMI_AUDIO));
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV0(M_USB_HOST));
264*4882a593Smuzhiyun 	writel(0x77999999, CREG_AXI_M_SLV1(M_USB_HOST));
265*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_USB_HOST));
266*4882a593Smuzhiyun 	writel(0x76DCBA98, CREG_AXI_M_OFT1(M_USB_HOST));
267*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_USB_HOST));
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV0(M_ETHERNET));
270*4882a593Smuzhiyun 	writel(0x77999999, CREG_AXI_M_SLV1(M_ETHERNET));
271*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_ETHERNET));
272*4882a593Smuzhiyun 	writel(0x76DCBA98, CREG_AXI_M_OFT1(M_ETHERNET));
273*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_ETHERNET));
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV0(M_SDIO));
276*4882a593Smuzhiyun 	writel(0x77999999, CREG_AXI_M_SLV1(M_SDIO));
277*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_SDIO));
278*4882a593Smuzhiyun 	writel(0x76DCBA98, CREG_AXI_M_OFT1(M_SDIO));
279*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_SDIO));
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV0(M_GPU));
282*4882a593Smuzhiyun 	writel(0x77777777, CREG_AXI_M_SLV1(M_GPU));
283*4882a593Smuzhiyun 	writel(0xFEDCBA98, CREG_AXI_M_OFT0(M_GPU));
284*4882a593Smuzhiyun 	writel(0x76543210, CREG_AXI_M_OFT1(M_GPU));
285*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_GPU));
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	writel(0x00000000, CREG_AXI_M_SLV0(M_DVFS));
288*4882a593Smuzhiyun 	writel(0x60000000, CREG_AXI_M_SLV1(M_DVFS));
289*4882a593Smuzhiyun 	writel(0x00000000, CREG_AXI_M_OFT0(M_DVFS));
290*4882a593Smuzhiyun 	writel(0x00000000, CREG_AXI_M_OFT1(M_DVFS));
291*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_AXI_M_UPDT(M_DVFS));
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	hsdk_init_memory_bridge_axi_dmac();
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/*
296*4882a593Smuzhiyun 	 * PAE remapping for DMA clients does not work due to an RTL bug, so
297*4882a593Smuzhiyun 	 * CREG_PAE register must be programmed to all zeroes, otherwise it
298*4882a593Smuzhiyun 	 * will cause problems with DMA to/from peripherals even if PAE40 is
299*4882a593Smuzhiyun 	 * not used.
300*4882a593Smuzhiyun 	 */
301*4882a593Smuzhiyun 	writel(0x00000000, CREG_PAE);
302*4882a593Smuzhiyun 	writel(UPDATE_VAL, CREG_PAE_UPDT);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
hsdk_init_early(void)305*4882a593Smuzhiyun static void __init hsdk_init_early(void)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	hsdk_init_memory_bridge();
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/*
310*4882a593Smuzhiyun 	 * Switch SDIO external ciu clock divider from default div-by-8 to
311*4882a593Smuzhiyun 	 * minimum possible div-by-2.
312*4882a593Smuzhiyun 	 */
313*4882a593Smuzhiyun 	iowrite32(SDIO_UHS_REG_EXT_DIV_2, (void __iomem *) SDIO_UHS_REG_EXT);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	hsdk_enable_gpio_intc_wire();
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const char *hsdk_compat[] __initconst = {
319*4882a593Smuzhiyun 	"snps,hsdk",
320*4882a593Smuzhiyun 	NULL,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun MACHINE_START(SIMULATION, "hsdk")
324*4882a593Smuzhiyun 	.dt_compat	= hsdk_compat,
325*4882a593Smuzhiyun 	.init_early     = hsdk_init_early,
326*4882a593Smuzhiyun MACHINE_END
327