xref: /OK3568_Linux_fs/kernel/arch/arc/include/asm/arcregs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef _ASM_ARC_ARCREGS_H
7*4882a593Smuzhiyun #define _ASM_ARC_ARCREGS_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /* Build Configuration Registers */
10*4882a593Smuzhiyun #define ARC_REG_AUX_DCCM	0x18	/* DCCM Base Addr ARCv2 */
11*4882a593Smuzhiyun #define ARC_REG_ERP_CTRL	0x3F	/* ARCv2 Error protection control */
12*4882a593Smuzhiyun #define ARC_REG_DCCM_BASE_BUILD	0x61	/* DCCM Base Addr ARCompact */
13*4882a593Smuzhiyun #define ARC_REG_CRC_BCR		0x62
14*4882a593Smuzhiyun #define ARC_REG_VECBASE_BCR	0x68
15*4882a593Smuzhiyun #define ARC_REG_PERIBASE_BCR	0x69
16*4882a593Smuzhiyun #define ARC_REG_FP_BCR		0x6B	/* ARCompact: Single-Precision FPU */
17*4882a593Smuzhiyun #define ARC_REG_DPFP_BCR	0x6C	/* ARCompact: Dbl Precision FPU */
18*4882a593Smuzhiyun #define ARC_REG_ERP_BUILD	0xc7	/* ARCv2 Error protection Build: ECC/Parity */
19*4882a593Smuzhiyun #define ARC_REG_FP_V2_BCR	0xc8	/* ARCv2 FPU */
20*4882a593Smuzhiyun #define ARC_REG_SLC_BCR		0xce
21*4882a593Smuzhiyun #define ARC_REG_DCCM_BUILD	0x74	/* DCCM size (common) */
22*4882a593Smuzhiyun #define ARC_REG_AP_BCR		0x76
23*4882a593Smuzhiyun #define ARC_REG_ICCM_BUILD	0x78	/* ICCM size (common) */
24*4882a593Smuzhiyun #define ARC_REG_XY_MEM_BCR	0x79
25*4882a593Smuzhiyun #define ARC_REG_MAC_BCR		0x7a
26*4882a593Smuzhiyun #define ARC_REG_MUL_BCR		0x7b
27*4882a593Smuzhiyun #define ARC_REG_SWAP_BCR	0x7c
28*4882a593Smuzhiyun #define ARC_REG_NORM_BCR	0x7d
29*4882a593Smuzhiyun #define ARC_REG_MIXMAX_BCR	0x7e
30*4882a593Smuzhiyun #define ARC_REG_BARREL_BCR	0x7f
31*4882a593Smuzhiyun #define ARC_REG_D_UNCACH_BCR	0x6A
32*4882a593Smuzhiyun #define ARC_REG_BPU_BCR		0xc0
33*4882a593Smuzhiyun #define ARC_REG_ISA_CFG_BCR	0xc1
34*4882a593Smuzhiyun #define ARC_REG_LPB_BUILD	0xE9	/* ARCv2 Loop Buffer Build */
35*4882a593Smuzhiyun #define ARC_REG_RTT_BCR		0xF2
36*4882a593Smuzhiyun #define ARC_REG_IRQ_BCR		0xF3
37*4882a593Smuzhiyun #define ARC_REG_MICRO_ARCH_BCR	0xF9	/* ARCv2 Product revision */
38*4882a593Smuzhiyun #define ARC_REG_SMART_BCR	0xFF
39*4882a593Smuzhiyun #define ARC_REG_CLUSTER_BCR	0xcf
40*4882a593Smuzhiyun #define ARC_REG_AUX_ICCM	0x208	/* ICCM Base Addr (ARCv2) */
41*4882a593Smuzhiyun #define ARC_REG_LPB_CTRL	0x488	/* ARCv2 Loop Buffer control */
42*4882a593Smuzhiyun #define ARC_REG_FPU_CTRL	0x300
43*4882a593Smuzhiyun #define ARC_REG_FPU_STATUS	0x301
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Common for ARCompact and ARCv2 status register */
46*4882a593Smuzhiyun #define ARC_REG_STATUS32	0x0A
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* status32 Bits Positions */
49*4882a593Smuzhiyun #define STATUS_AE_BIT		5	/* Exception active */
50*4882a593Smuzhiyun #define STATUS_DE_BIT		6	/* PC is in delay slot */
51*4882a593Smuzhiyun #define STATUS_U_BIT		7	/* User/Kernel mode */
52*4882a593Smuzhiyun #define STATUS_Z_BIT            11
53*4882a593Smuzhiyun #define STATUS_L_BIT		12	/* Loop inhibit */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* These masks correspond to the status word(STATUS_32) bits */
56*4882a593Smuzhiyun #define STATUS_AE_MASK		(1<<STATUS_AE_BIT)
57*4882a593Smuzhiyun #define STATUS_DE_MASK		(1<<STATUS_DE_BIT)
58*4882a593Smuzhiyun #define STATUS_U_MASK		(1<<STATUS_U_BIT)
59*4882a593Smuzhiyun #define STATUS_Z_MASK		(1<<STATUS_Z_BIT)
60*4882a593Smuzhiyun #define STATUS_L_MASK		(1<<STATUS_L_BIT)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * ECR: Exception Cause Reg bits-n-pieces
64*4882a593Smuzhiyun  * [23:16] = Exception Vector
65*4882a593Smuzhiyun  * [15: 8] = Exception Cause Code
66*4882a593Smuzhiyun  * [ 7: 0] = Exception Parameters (for certain types only)
67*4882a593Smuzhiyun  */
68*4882a593Smuzhiyun #ifdef CONFIG_ISA_ARCOMPACT
69*4882a593Smuzhiyun #define ECR_V_MEM_ERR			0x01
70*4882a593Smuzhiyun #define ECR_V_INSN_ERR			0x02
71*4882a593Smuzhiyun #define ECR_V_MACH_CHK			0x20
72*4882a593Smuzhiyun #define ECR_V_ITLB_MISS			0x21
73*4882a593Smuzhiyun #define ECR_V_DTLB_MISS			0x22
74*4882a593Smuzhiyun #define ECR_V_PROTV			0x23
75*4882a593Smuzhiyun #define ECR_V_TRAP			0x25
76*4882a593Smuzhiyun #else
77*4882a593Smuzhiyun #define ECR_V_MEM_ERR			0x01
78*4882a593Smuzhiyun #define ECR_V_INSN_ERR			0x02
79*4882a593Smuzhiyun #define ECR_V_MACH_CHK			0x03
80*4882a593Smuzhiyun #define ECR_V_ITLB_MISS			0x04
81*4882a593Smuzhiyun #define ECR_V_DTLB_MISS			0x05
82*4882a593Smuzhiyun #define ECR_V_PROTV			0x06
83*4882a593Smuzhiyun #define ECR_V_TRAP			0x09
84*4882a593Smuzhiyun #define ECR_V_MISALIGN			0x0d
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* DTLB Miss and Protection Violation Cause Codes */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define ECR_C_PROTV_INST_FETCH		0x00
90*4882a593Smuzhiyun #define ECR_C_PROTV_LOAD		0x01
91*4882a593Smuzhiyun #define ECR_C_PROTV_STORE		0x02
92*4882a593Smuzhiyun #define ECR_C_PROTV_XCHG		0x03
93*4882a593Smuzhiyun #define ECR_C_PROTV_MISALIG_DATA	0x04
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define ECR_C_BIT_PROTV_MISALIG_DATA	10
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Machine Check Cause Code Values */
98*4882a593Smuzhiyun #define ECR_C_MCHK_DUP_TLB		0x01
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* DTLB Miss Exception Cause Code Values */
101*4882a593Smuzhiyun #define ECR_C_BIT_DTLB_LD_MISS		8
102*4882a593Smuzhiyun #define ECR_C_BIT_DTLB_ST_MISS		9
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Auxiliary registers */
105*4882a593Smuzhiyun #define AUX_IDENTITY		4
106*4882a593Smuzhiyun #define AUX_EXEC_CTRL		8
107*4882a593Smuzhiyun #define AUX_INTR_VEC_BASE	0x25
108*4882a593Smuzhiyun #define AUX_VOL			0x5e
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * Floating Pt Registers
112*4882a593Smuzhiyun  * Status regs are read-only (build-time) so need not be saved/restored
113*4882a593Smuzhiyun  */
114*4882a593Smuzhiyun #define ARC_AUX_FP_STAT         0x300
115*4882a593Smuzhiyun #define ARC_AUX_DPFP_1L         0x301
116*4882a593Smuzhiyun #define ARC_AUX_DPFP_1H         0x302
117*4882a593Smuzhiyun #define ARC_AUX_DPFP_2L         0x303
118*4882a593Smuzhiyun #define ARC_AUX_DPFP_2H         0x304
119*4882a593Smuzhiyun #define ARC_AUX_DPFP_STAT       0x305
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * DSP-related registers
123*4882a593Smuzhiyun  * Registers names must correspond to dsp_callee_regs structure fields names
124*4882a593Smuzhiyun  * for automatic offset calculation in DSP_AUX_SAVE_RESTORE macros.
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun #define ARC_AUX_DSP_BUILD	0x7A
127*4882a593Smuzhiyun #define ARC_AUX_ACC0_LO		0x580
128*4882a593Smuzhiyun #define ARC_AUX_ACC0_GLO	0x581
129*4882a593Smuzhiyun #define ARC_AUX_ACC0_HI		0x582
130*4882a593Smuzhiyun #define ARC_AUX_ACC0_GHI	0x583
131*4882a593Smuzhiyun #define ARC_AUX_DSP_BFLY0	0x598
132*4882a593Smuzhiyun #define ARC_AUX_DSP_CTRL	0x59F
133*4882a593Smuzhiyun #define ARC_AUX_DSP_FFT_CTRL	0x59E
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define ARC_AUX_AGU_BUILD	0xCC
136*4882a593Smuzhiyun #define ARC_AUX_AGU_AP0		0x5C0
137*4882a593Smuzhiyun #define ARC_AUX_AGU_AP1		0x5C1
138*4882a593Smuzhiyun #define ARC_AUX_AGU_AP2		0x5C2
139*4882a593Smuzhiyun #define ARC_AUX_AGU_AP3		0x5C3
140*4882a593Smuzhiyun #define ARC_AUX_AGU_OS0		0x5D0
141*4882a593Smuzhiyun #define ARC_AUX_AGU_OS1		0x5D1
142*4882a593Smuzhiyun #define ARC_AUX_AGU_MOD0	0x5E0
143*4882a593Smuzhiyun #define ARC_AUX_AGU_MOD1	0x5E1
144*4882a593Smuzhiyun #define ARC_AUX_AGU_MOD2	0x5E2
145*4882a593Smuzhiyun #define ARC_AUX_AGU_MOD3	0x5E3
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #ifndef __ASSEMBLY__
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #include <soc/arc/aux.h>
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* Helpers */
152*4882a593Smuzhiyun #define TO_KB(bytes)		((bytes) >> 10)
153*4882a593Smuzhiyun #define TO_MB(bytes)		(TO_KB(bytes) >> 10)
154*4882a593Smuzhiyun #define PAGES_TO_KB(n_pages)	((n_pages) << (PAGE_SHIFT - 10))
155*4882a593Smuzhiyun #define PAGES_TO_MB(n_pages)	(PAGES_TO_KB(n_pages) >> 10)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun  ***************************************************************
160*4882a593Smuzhiyun  * Build Configuration Registers, with encoded hardware config
161*4882a593Smuzhiyun  */
162*4882a593Smuzhiyun struct bcr_identity {
163*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
164*4882a593Smuzhiyun 	unsigned int chip_id:16, cpu_id:8, family:8;
165*4882a593Smuzhiyun #else
166*4882a593Smuzhiyun 	unsigned int family:8, cpu_id:8, chip_id:16;
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun struct bcr_isa_arcv2 {
171*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
172*4882a593Smuzhiyun 	unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
173*4882a593Smuzhiyun 		     pad1:12, ver:8;
174*4882a593Smuzhiyun #else
175*4882a593Smuzhiyun 	unsigned int ver:8, pad1:12, be:1, atomic:1, unalign:1,
176*4882a593Smuzhiyun 		     ldd:1, pad2:4, div_rem:4;
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun struct bcr_uarch_build_arcv2 {
181*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
182*4882a593Smuzhiyun 	unsigned int pad:8, prod:8, maj:8, min:8;
183*4882a593Smuzhiyun #else
184*4882a593Smuzhiyun 	unsigned int min:8, maj:8, prod:8, pad:8;
185*4882a593Smuzhiyun #endif
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun struct bcr_mpy {
189*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
190*4882a593Smuzhiyun 	unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
191*4882a593Smuzhiyun #else
192*4882a593Smuzhiyun 	unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun struct bcr_iccm_arcompact {
197*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
198*4882a593Smuzhiyun 	unsigned int base:16, pad:5, sz:3, ver:8;
199*4882a593Smuzhiyun #else
200*4882a593Smuzhiyun 	unsigned int ver:8, sz:3, pad:5, base:16;
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun struct bcr_iccm_arcv2 {
205*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
206*4882a593Smuzhiyun 	unsigned int pad:8, sz11:4, sz01:4, sz10:4, sz00:4, ver:8;
207*4882a593Smuzhiyun #else
208*4882a593Smuzhiyun 	unsigned int ver:8, sz00:4, sz10:4, sz01:4, sz11:4, pad:8;
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun struct bcr_dccm_arcompact {
213*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
214*4882a593Smuzhiyun 	unsigned int res:21, sz:3, ver:8;
215*4882a593Smuzhiyun #else
216*4882a593Smuzhiyun 	unsigned int ver:8, sz:3, res:21;
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun struct bcr_dccm_arcv2 {
221*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
222*4882a593Smuzhiyun 	unsigned int pad2:12, cyc:3, pad1:1, sz1:4, sz0:4, ver:8;
223*4882a593Smuzhiyun #else
224*4882a593Smuzhiyun 	unsigned int ver:8, sz0:4, sz1:4, pad1:1, cyc:3, pad2:12;
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* ARCompact: Both SP and DP FPU BCRs have same format */
229*4882a593Smuzhiyun struct bcr_fp_arcompact {
230*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
231*4882a593Smuzhiyun 	unsigned int fast:1, ver:8;
232*4882a593Smuzhiyun #else
233*4882a593Smuzhiyun 	unsigned int ver:8, fast:1;
234*4882a593Smuzhiyun #endif
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun struct bcr_fp_arcv2 {
238*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
239*4882a593Smuzhiyun 	unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
240*4882a593Smuzhiyun #else
241*4882a593Smuzhiyun 	unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun struct bcr_actionpoint {
246*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
247*4882a593Smuzhiyun 	unsigned int pad:21, min:1, num:2, ver:8;
248*4882a593Smuzhiyun #else
249*4882a593Smuzhiyun 	unsigned int ver:8, num:2, min:1, pad:21;
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #include <soc/arc/timers.h>
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun struct bcr_bpu_arcompact {
256*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
257*4882a593Smuzhiyun 	unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
258*4882a593Smuzhiyun #else
259*4882a593Smuzhiyun 	unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun struct bcr_bpu_arcv2 {
264*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
265*4882a593Smuzhiyun 	unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
266*4882a593Smuzhiyun #else
267*4882a593Smuzhiyun 	unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
268*4882a593Smuzhiyun #endif
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* Error Protection Build: ECC/Parity */
272*4882a593Smuzhiyun struct bcr_erp {
273*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
274*4882a593Smuzhiyun 	unsigned int pad3:5, mmu:3, pad2:4, ic:3, dc:3, pad1:6, ver:8;
275*4882a593Smuzhiyun #else
276*4882a593Smuzhiyun 	unsigned int ver:8, pad1:6, dc:3, ic:3, pad2:4, mmu:3, pad3:5;
277*4882a593Smuzhiyun #endif
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* Error Protection Control */
281*4882a593Smuzhiyun struct ctl_erp {
282*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
283*4882a593Smuzhiyun 	unsigned int pad2:27, mpd:1, pad1:2, dpd:1, dpi:1;
284*4882a593Smuzhiyun #else
285*4882a593Smuzhiyun 	unsigned int dpi:1, dpd:1, pad1:2, mpd:1, pad2:27;
286*4882a593Smuzhiyun #endif
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun struct bcr_lpb {
290*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
291*4882a593Smuzhiyun 	unsigned int pad:16, entries:8, ver:8;
292*4882a593Smuzhiyun #else
293*4882a593Smuzhiyun 	unsigned int ver:8, entries:8, pad:16;
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun struct bcr_generic {
298*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
299*4882a593Smuzhiyun 	unsigned int info:24, ver:8;
300*4882a593Smuzhiyun #else
301*4882a593Smuzhiyun 	unsigned int ver:8, info:24;
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /*
306*4882a593Smuzhiyun  *******************************************************************
307*4882a593Smuzhiyun  * Generic structures to hold build configuration used at runtime
308*4882a593Smuzhiyun  */
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun struct cpuinfo_arc_mmu {
311*4882a593Smuzhiyun 	unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
312*4882a593Smuzhiyun 	unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun struct cpuinfo_arc_cache {
316*4882a593Smuzhiyun 	unsigned int sz_k:14, line_len:8, assoc:4, alias:1, vipt:1, pad:4;
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun struct cpuinfo_arc_bpu {
320*4882a593Smuzhiyun 	unsigned int ver, full, num_cache, num_pred, ret_stk;
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun struct cpuinfo_arc_ccm {
324*4882a593Smuzhiyun 	unsigned int base_addr, sz;
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun struct cpuinfo_arc {
328*4882a593Smuzhiyun 	struct cpuinfo_arc_cache icache, dcache, slc;
329*4882a593Smuzhiyun 	struct cpuinfo_arc_mmu mmu;
330*4882a593Smuzhiyun 	struct cpuinfo_arc_bpu bpu;
331*4882a593Smuzhiyun 	struct bcr_identity core;
332*4882a593Smuzhiyun 	struct bcr_isa_arcv2 isa;
333*4882a593Smuzhiyun 	const char *release, *name;
334*4882a593Smuzhiyun 	unsigned int vec_base;
335*4882a593Smuzhiyun 	struct cpuinfo_arc_ccm iccm, dccm;
336*4882a593Smuzhiyun 	struct {
337*4882a593Smuzhiyun 		unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, swape:1, pad1:2,
338*4882a593Smuzhiyun 			     fpu_sp:1, fpu_dp:1, dual:1, dual_enb:1, pad2:4,
339*4882a593Smuzhiyun 			     ap_num:4, ap_full:1, smart:1, rtt:1, pad3:1,
340*4882a593Smuzhiyun 			     timer0:1, timer1:1, rtc:1, gfrc:1, pad4:4;
341*4882a593Smuzhiyun 	} extn;
342*4882a593Smuzhiyun 	struct bcr_mpy extn_mpy;
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun extern struct cpuinfo_arc cpuinfo_arc700[];
346*4882a593Smuzhiyun 
is_isa_arcv2(void)347*4882a593Smuzhiyun static inline int is_isa_arcv2(void)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	return IS_ENABLED(CONFIG_ISA_ARCV2);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
is_isa_arcompact(void)352*4882a593Smuzhiyun static inline int is_isa_arcompact(void)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #endif /* __ASEMBLY__ */
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #endif /* _ASM_ARC_ARCREGS_H */
360