xref: /OK3568_Linux_fs/kernel/arch/arc/boot/dts/haps_hs_idu.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2016-2014 Synopsys, Inc. (www.synopsys.com)
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun/dts-v1/;
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/include/ "skeleton_hs_idu.dtsi"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	model = "snps,zebu_hs-smp";
11*4882a593Smuzhiyun	compatible = "snps,zebu_hs";
12*4882a593Smuzhiyun	#address-cells = <1>;
13*4882a593Smuzhiyun	#size-cells = <1>;
14*4882a593Smuzhiyun	interrupt-parent = <&core_intc>;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	memory {
17*4882a593Smuzhiyun		device_type = "memory";
18*4882a593Smuzhiyun		reg = <0x80000000 0x20000000>;	/* 512 */
19*4882a593Smuzhiyun	};
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	chosen {
22*4882a593Smuzhiyun		bootargs = "earlycon=uart8250,mmio32,0xf0000000,115200n8 console=ttyS0,115200n8 debug print-fatal-signals=1";
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	aliases {
26*4882a593Smuzhiyun		serial0 = &uart0;
27*4882a593Smuzhiyun	};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	fpga {
30*4882a593Smuzhiyun		compatible = "simple-bus";
31*4882a593Smuzhiyun		#address-cells = <1>;
32*4882a593Smuzhiyun		#size-cells = <1>;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun		/* child and parent address space 1:1 mapped */
35*4882a593Smuzhiyun		ranges;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun		core_clk: core_clk {
38*4882a593Smuzhiyun			#clock-cells = <0>;
39*4882a593Smuzhiyun			compatible = "fixed-clock";
40*4882a593Smuzhiyun			clock-frequency = <50000000>;	/* 50 MHZ */
41*4882a593Smuzhiyun		};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun		core_intc: interrupt-controller {
44*4882a593Smuzhiyun			compatible = "snps,archs-intc";
45*4882a593Smuzhiyun			interrupt-controller;
46*4882a593Smuzhiyun			#interrupt-cells = <1>;
47*4882a593Smuzhiyun		};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun		idu_intc: idu-interrupt-controller {
50*4882a593Smuzhiyun			compatible = "snps,archs-idu-intc";
51*4882a593Smuzhiyun			interrupt-controller;
52*4882a593Smuzhiyun			interrupt-parent = <&core_intc>;
53*4882a593Smuzhiyun			#interrupt-cells = <1>;
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		uart0: serial@f0000000 {
57*4882a593Smuzhiyun			compatible = "ns16550a";
58*4882a593Smuzhiyun			reg = <0xf0000000 0x2000>;
59*4882a593Smuzhiyun			interrupt-parent = <&idu_intc>;
60*4882a593Smuzhiyun			interrupts = <0>;
61*4882a593Smuzhiyun			clock-frequency = <50000000>;
62*4882a593Smuzhiyun			baud = <115200>;
63*4882a593Smuzhiyun			reg-shift = <2>;
64*4882a593Smuzhiyun			reg-io-width = <4>;
65*4882a593Smuzhiyun			no-loopback-test = <1>;
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun		arcpct0: pct {
69*4882a593Smuzhiyun			compatible = "snps,archs-pct";
70*4882a593Smuzhiyun			#interrupt-cells = <1>;
71*4882a593Smuzhiyun			interrupts = <20>;
72*4882a593Smuzhiyun		};
73*4882a593Smuzhiyun	};
74*4882a593Smuzhiyun};
75