1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2*4882a593Smuzhiyun #ifndef _UAPI__ASM_ALPHA_FPU_H 3*4882a593Smuzhiyun #define _UAPI__ASM_ALPHA_FPU_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun /* 7*4882a593Smuzhiyun * Alpha floating-point control register defines: 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun #define FPCR_DNOD (1UL<<47) /* denorm INV trap disable */ 10*4882a593Smuzhiyun #define FPCR_DNZ (1UL<<48) /* denorms to zero */ 11*4882a593Smuzhiyun #define FPCR_INVD (1UL<<49) /* invalid op disable (opt.) */ 12*4882a593Smuzhiyun #define FPCR_DZED (1UL<<50) /* division by zero disable (opt.) */ 13*4882a593Smuzhiyun #define FPCR_OVFD (1UL<<51) /* overflow disable (optional) */ 14*4882a593Smuzhiyun #define FPCR_INV (1UL<<52) /* invalid operation */ 15*4882a593Smuzhiyun #define FPCR_DZE (1UL<<53) /* division by zero */ 16*4882a593Smuzhiyun #define FPCR_OVF (1UL<<54) /* overflow */ 17*4882a593Smuzhiyun #define FPCR_UNF (1UL<<55) /* underflow */ 18*4882a593Smuzhiyun #define FPCR_INE (1UL<<56) /* inexact */ 19*4882a593Smuzhiyun #define FPCR_IOV (1UL<<57) /* integer overflow */ 20*4882a593Smuzhiyun #define FPCR_UNDZ (1UL<<60) /* underflow to zero (opt.) */ 21*4882a593Smuzhiyun #define FPCR_UNFD (1UL<<61) /* underflow disable (opt.) */ 22*4882a593Smuzhiyun #define FPCR_INED (1UL<<62) /* inexact disable (opt.) */ 23*4882a593Smuzhiyun #define FPCR_SUM (1UL<<63) /* summary bit */ 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define FPCR_DYN_SHIFT 58 /* first dynamic rounding mode bit */ 26*4882a593Smuzhiyun #define FPCR_DYN_CHOPPED (0x0UL << FPCR_DYN_SHIFT) /* towards 0 */ 27*4882a593Smuzhiyun #define FPCR_DYN_MINUS (0x1UL << FPCR_DYN_SHIFT) /* towards -INF */ 28*4882a593Smuzhiyun #define FPCR_DYN_NORMAL (0x2UL << FPCR_DYN_SHIFT) /* towards nearest */ 29*4882a593Smuzhiyun #define FPCR_DYN_PLUS (0x3UL << FPCR_DYN_SHIFT) /* towards +INF */ 30*4882a593Smuzhiyun #define FPCR_DYN_MASK (0x3UL << FPCR_DYN_SHIFT) 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define FPCR_MASK 0xffff800000000000L 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* 35*4882a593Smuzhiyun * IEEE trap enables are implemented in software. These per-thread 36*4882a593Smuzhiyun * bits are stored in the "ieee_state" field of "struct thread_info". 37*4882a593Smuzhiyun * Thus, the bits are defined so as not to conflict with the 38*4882a593Smuzhiyun * floating-point enable bit (which is architected). On top of that, 39*4882a593Smuzhiyun * we want to make these bits compatible with OSF/1 so 40*4882a593Smuzhiyun * ieee_set_fp_control() etc. can be implemented easily and 41*4882a593Smuzhiyun * compatibly. The corresponding definitions are in 42*4882a593Smuzhiyun * /usr/include/machine/fpu.h under OSF/1. 43*4882a593Smuzhiyun */ 44*4882a593Smuzhiyun #define IEEE_TRAP_ENABLE_INV (1UL<<1) /* invalid op */ 45*4882a593Smuzhiyun #define IEEE_TRAP_ENABLE_DZE (1UL<<2) /* division by zero */ 46*4882a593Smuzhiyun #define IEEE_TRAP_ENABLE_OVF (1UL<<3) /* overflow */ 47*4882a593Smuzhiyun #define IEEE_TRAP_ENABLE_UNF (1UL<<4) /* underflow */ 48*4882a593Smuzhiyun #define IEEE_TRAP_ENABLE_INE (1UL<<5) /* inexact */ 49*4882a593Smuzhiyun #define IEEE_TRAP_ENABLE_DNO (1UL<<6) /* denorm */ 50*4882a593Smuzhiyun #define IEEE_TRAP_ENABLE_MASK (IEEE_TRAP_ENABLE_INV | IEEE_TRAP_ENABLE_DZE |\ 51*4882a593Smuzhiyun IEEE_TRAP_ENABLE_OVF | IEEE_TRAP_ENABLE_UNF |\ 52*4882a593Smuzhiyun IEEE_TRAP_ENABLE_INE | IEEE_TRAP_ENABLE_DNO) 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* Denorm and Underflow flushing */ 55*4882a593Smuzhiyun #define IEEE_MAP_DMZ (1UL<<12) /* Map denorm inputs to zero */ 56*4882a593Smuzhiyun #define IEEE_MAP_UMZ (1UL<<13) /* Map underflowed outputs to zero */ 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define IEEE_MAP_MASK (IEEE_MAP_DMZ | IEEE_MAP_UMZ) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* status bits coming from fpcr: */ 61*4882a593Smuzhiyun #define IEEE_STATUS_INV (1UL<<17) 62*4882a593Smuzhiyun #define IEEE_STATUS_DZE (1UL<<18) 63*4882a593Smuzhiyun #define IEEE_STATUS_OVF (1UL<<19) 64*4882a593Smuzhiyun #define IEEE_STATUS_UNF (1UL<<20) 65*4882a593Smuzhiyun #define IEEE_STATUS_INE (1UL<<21) 66*4882a593Smuzhiyun #define IEEE_STATUS_DNO (1UL<<22) 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define IEEE_STATUS_MASK (IEEE_STATUS_INV | IEEE_STATUS_DZE | \ 69*4882a593Smuzhiyun IEEE_STATUS_OVF | IEEE_STATUS_UNF | \ 70*4882a593Smuzhiyun IEEE_STATUS_INE | IEEE_STATUS_DNO) 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun #define IEEE_SW_MASK (IEEE_TRAP_ENABLE_MASK | \ 73*4882a593Smuzhiyun IEEE_STATUS_MASK | IEEE_MAP_MASK) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define IEEE_CURRENT_RM_SHIFT 32 76*4882a593Smuzhiyun #define IEEE_CURRENT_RM_MASK (3UL<<IEEE_CURRENT_RM_SHIFT) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define IEEE_STATUS_TO_EXCSUM_SHIFT 16 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define IEEE_INHERIT (1UL<<63) /* inherit on thread create? */ 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* 83*4882a593Smuzhiyun * Convert the software IEEE trap enable and status bits into the 84*4882a593Smuzhiyun * hardware fpcr format. 85*4882a593Smuzhiyun * 86*4882a593Smuzhiyun * Digital Unix engineers receive my thanks for not defining the 87*4882a593Smuzhiyun * software bits identical to the hardware bits. The chip designers 88*4882a593Smuzhiyun * receive my thanks for making all the not-implemented fpcr bits 89*4882a593Smuzhiyun * RAZ forcing us to use system calls to read/write this value. 90*4882a593Smuzhiyun */ 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun static inline unsigned long ieee_swcr_to_fpcr(unsigned long sw)93*4882a593Smuzhiyunieee_swcr_to_fpcr(unsigned long sw) 94*4882a593Smuzhiyun { 95*4882a593Smuzhiyun unsigned long fp; 96*4882a593Smuzhiyun fp = (sw & IEEE_STATUS_MASK) << 35; 97*4882a593Smuzhiyun fp |= (sw & IEEE_MAP_DMZ) << 36; 98*4882a593Smuzhiyun fp |= (sw & IEEE_STATUS_MASK ? FPCR_SUM : 0); 99*4882a593Smuzhiyun fp |= (~sw & (IEEE_TRAP_ENABLE_INV 100*4882a593Smuzhiyun | IEEE_TRAP_ENABLE_DZE 101*4882a593Smuzhiyun | IEEE_TRAP_ENABLE_OVF)) << 48; 102*4882a593Smuzhiyun fp |= (~sw & (IEEE_TRAP_ENABLE_UNF | IEEE_TRAP_ENABLE_INE)) << 57; 103*4882a593Smuzhiyun fp |= (sw & IEEE_MAP_UMZ ? FPCR_UNDZ | FPCR_UNFD : 0); 104*4882a593Smuzhiyun fp |= (~sw & IEEE_TRAP_ENABLE_DNO) << 41; 105*4882a593Smuzhiyun return fp; 106*4882a593Smuzhiyun } 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun static inline unsigned long ieee_fpcr_to_swcr(unsigned long fp)109*4882a593Smuzhiyunieee_fpcr_to_swcr(unsigned long fp) 110*4882a593Smuzhiyun { 111*4882a593Smuzhiyun unsigned long sw; 112*4882a593Smuzhiyun sw = (fp >> 35) & IEEE_STATUS_MASK; 113*4882a593Smuzhiyun sw |= (fp >> 36) & IEEE_MAP_DMZ; 114*4882a593Smuzhiyun sw |= (~fp >> 48) & (IEEE_TRAP_ENABLE_INV 115*4882a593Smuzhiyun | IEEE_TRAP_ENABLE_DZE 116*4882a593Smuzhiyun | IEEE_TRAP_ENABLE_OVF); 117*4882a593Smuzhiyun sw |= (~fp >> 57) & (IEEE_TRAP_ENABLE_UNF | IEEE_TRAP_ENABLE_INE); 118*4882a593Smuzhiyun sw |= (fp >> 47) & IEEE_MAP_UMZ; 119*4882a593Smuzhiyun sw |= (~fp >> 41) & IEEE_TRAP_ENABLE_DNO; 120*4882a593Smuzhiyun return sw; 121*4882a593Smuzhiyun } 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #endif /* _UAPI__ASM_ALPHA_FPU_H */ 125