xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/scsi/hisilicon-sas.txt (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun* HiSilicon SAS controller
2*4882a593Smuzhiyun
3*4882a593SmuzhiyunThe HiSilicon SAS controller supports SAS/SATA.
4*4882a593Smuzhiyun
5*4882a593SmuzhiyunMain node required properties:
6*4882a593Smuzhiyun  - compatible : value should be as follows:
7*4882a593Smuzhiyun	(a) "hisilicon,hip05-sas-v1" for v1 hw in hip05 chipset
8*4882a593Smuzhiyun	(b) "hisilicon,hip06-sas-v2" for v2 hw in hip06 chipset
9*4882a593Smuzhiyun	(c) "hisilicon,hip07-sas-v2" for v2 hw in hip07 chipset
10*4882a593Smuzhiyun  - sas-addr : array of 8 bytes for host SAS address
11*4882a593Smuzhiyun  - reg : Contains two regions. The first is the address and length of the SAS
12*4882a593Smuzhiyun          register. The second is the address and length of CPLD register for
13*4882a593Smuzhiyun          SGPIO control. The second is optional, and should be set only when
14*4882a593Smuzhiyun          we use a CPLD for directly attached disk LED control.
15*4882a593Smuzhiyun  - hisilicon,sas-syscon: phandle of syscon used for sas control
16*4882a593Smuzhiyun  - ctrl-reset-reg : offset to controller reset register in ctrl reg
17*4882a593Smuzhiyun  - ctrl-reset-sts-reg : offset to controller reset status register in ctrl reg
18*4882a593Smuzhiyun  - ctrl-clock-ena-reg : offset to controller clock enable register in ctrl reg
19*4882a593Smuzhiyun  - queue-count : number of delivery and completion queues in the controller
20*4882a593Smuzhiyun  - phy-count : number of phys accessible by the controller
21*4882a593Smuzhiyun  - interrupts : For v1 hw: Interrupts for phys, completion queues, and fatal
22*4882a593Smuzhiyun		sources; the interrupts are ordered in 3 groups, as follows:
23*4882a593Smuzhiyun			- Phy interrupts
24*4882a593Smuzhiyun			- Completion queue interrupts
25*4882a593Smuzhiyun			- Fatal interrupts
26*4882a593Smuzhiyun		Phy interrupts : Each phy has 3 interrupt sources:
27*4882a593Smuzhiyun			- broadcast
28*4882a593Smuzhiyun			- phyup
29*4882a593Smuzhiyun			- abnormal
30*4882a593Smuzhiyun		The phy interrupts are ordered into groups of 3 per phy
31*4882a593Smuzhiyun		(broadcast, phyup, and abnormal) in increasing order.
32*4882a593Smuzhiyun		Completion queue interrupts : each completion queue has 1
33*4882a593Smuzhiyun			interrupt source.
34*4882a593Smuzhiyun			The interrupts are ordered in increasing order.
35*4882a593Smuzhiyun		Fatal interrupts : the fatal interrupts are ordered as follows:
36*4882a593Smuzhiyun			- ECC
37*4882a593Smuzhiyun			- AXI bus
38*4882a593Smuzhiyun		For v2 hw: Interrupts for phys, Sata, and completion queues;
39*4882a593Smuzhiyun		the interrupts are ordered in 3 groups, as follows:
40*4882a593Smuzhiyun			- Phy interrupts
41*4882a593Smuzhiyun			- Sata interrupts
42*4882a593Smuzhiyun			- Completion queue interrupts
43*4882a593Smuzhiyun		Phy interrupts : Each controller has 2 phy interrupts:
44*4882a593Smuzhiyun			- phy up/down
45*4882a593Smuzhiyun			- channel interrupt
46*4882a593Smuzhiyun		Sata interrupts : Each phy on the controller has 1 Sata
47*4882a593Smuzhiyun			interrupt. The interrupts are ordered in increasing
48*4882a593Smuzhiyun			order.
49*4882a593Smuzhiyun		Completion queue interrupts : each completion queue has 1
50*4882a593Smuzhiyun			interrupt source. The interrupts are ordered in
51*4882a593Smuzhiyun			increasing order.
52*4882a593Smuzhiyun
53*4882a593SmuzhiyunOptional main node properties:
54*4882a593Smuzhiyun - hip06-sas-v2-quirk-amt : when set, indicates that the v2 controller has the
55*4882a593Smuzhiyun			    "am-max-transmissions" limitation.
56*4882a593Smuzhiyun - hisilicon,signal-attenuation : array of 3 32-bit values, containing de-emphasis,
57*4882a593Smuzhiyun		preshoot, and boost attenuation readings for the board. They
58*4882a593Smuzhiyun		are used to describe the signal attenuation of the board. These
59*4882a593Smuzhiyun		values' range is 7600 to 12400, and used to represent -24dB to
60*4882a593Smuzhiyun		24dB.
61*4882a593Smuzhiyun		The formula is "y = (x-10000)/10000". For example, 10478
62*4882a593Smuzhiyun		means 4.78dB.
63*4882a593Smuzhiyun
64*4882a593SmuzhiyunExample:
65*4882a593Smuzhiyun	sas0: sas@c1000000 {
66*4882a593Smuzhiyun		compatible = "hisilicon,hip05-sas-v1";
67*4882a593Smuzhiyun		sas-addr = [50 01 88 20 16 00 00 0a];
68*4882a593Smuzhiyun		reg = <0x0 0xc1000000 0x0 0x10000>;
69*4882a593Smuzhiyun		hisilicon,sas-syscon = <&pcie_sas>;
70*4882a593Smuzhiyun		ctrl-reset-reg = <0xa60>;
71*4882a593Smuzhiyun		ctrl-reset-sts-reg = <0x5a30>;
72*4882a593Smuzhiyun		ctrl-clock-ena-reg = <0x338>;
73*4882a593Smuzhiyun		queue-count = <32>;
74*4882a593Smuzhiyun		phy-count = <8>;
75*4882a593Smuzhiyun		dma-coherent;
76*4882a593Smuzhiyun		interrupt-parent = <&mbigen_dsa>;
77*4882a593Smuzhiyun		interrupts =    <259 4>,<263 4>,<264 4>,/* phy0 */
78*4882a593Smuzhiyun				<269 4>,<273 4>,<274 4>,/* phy1 */
79*4882a593Smuzhiyun				<279 4>,<283 4>,<284 4>,/* phy2 */
80*4882a593Smuzhiyun				<289 4>,<293 4>,<294 4>,/* phy3 */
81*4882a593Smuzhiyun				<299 4>,<303 4>,<304 4>,/* phy4 */
82*4882a593Smuzhiyun				<309 4>,<313 4>,<314 4>,/* phy5 */
83*4882a593Smuzhiyun				<319 4>,<323 4>,<324 4>,/* phy6 */
84*4882a593Smuzhiyun				<329 4>,<333 4>,<334 4>,/* phy7 */
85*4882a593Smuzhiyun				<336 1>,<337 1>,<338 1>,/* cq0-2 */
86*4882a593Smuzhiyun				<339 1>,<340 1>,<341 1>,/* cq3-5 */
87*4882a593Smuzhiyun				<342 1>,<343 1>,<344 1>,/* cq6-8 */
88*4882a593Smuzhiyun				<345 1>,<346 1>,<347 1>,/* cq9-11 */
89*4882a593Smuzhiyun				<348 1>,<349 1>,<350 1>,/* cq12-14 */
90*4882a593Smuzhiyun				<351 1>,<352 1>,<353 1>,/* cq15-17 */
91*4882a593Smuzhiyun				<354 1>,<355 1>,<356 1>,/* cq18-20 */
92*4882a593Smuzhiyun				<357 1>,<358 1>,<359 1>,/* cq21-23 */
93*4882a593Smuzhiyun				<360 1>,<361 1>,<362 1>,/* cq24-26 */
94*4882a593Smuzhiyun				<363 1>,<364 1>,<365 1>,/* cq27-29 */
95*4882a593Smuzhiyun				<366 1>,<367 1>/* cq30-31 */
96*4882a593Smuzhiyun				<376 4>,/* fatal ecc */
97*4882a593Smuzhiyun				<381 4>;/* fatal axi */
98*4882a593Smuzhiyun	};
99