xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/riscv/sifive-l2-cache.yaml (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
2*4882a593Smuzhiyun# Copyright (C) 2020 SiFive, Inc.
3*4882a593Smuzhiyun%YAML 1.2
4*4882a593Smuzhiyun---
5*4882a593Smuzhiyun$id: http://devicetree.org/schemas/riscv/sifive-l2-cache.yaml#
6*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml#
7*4882a593Smuzhiyun
8*4882a593Smuzhiyuntitle: SiFive L2 Cache Controller
9*4882a593Smuzhiyun
10*4882a593Smuzhiyunmaintainers:
11*4882a593Smuzhiyun  - Sagar Kadam <sagar.kadam@sifive.com>
12*4882a593Smuzhiyun  - Yash Shah <yash.shah@sifive.com>
13*4882a593Smuzhiyun  - Paul Walmsley  <paul.walmsley@sifive.com>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyundescription:
16*4882a593Smuzhiyun  The SiFive Level 2 Cache Controller is used to provide access to fast copies
17*4882a593Smuzhiyun  of memory for masters in a Core Complex. The Level 2 Cache Controller also
18*4882a593Smuzhiyun  acts as directory-based coherency manager.
19*4882a593Smuzhiyun  All the properties in ePAPR/DeviceTree specification applies for this platform.
20*4882a593Smuzhiyun
21*4882a593SmuzhiyunallOf:
22*4882a593Smuzhiyun  - $ref: /schemas/cache-controller.yaml#
23*4882a593Smuzhiyun
24*4882a593Smuzhiyunselect:
25*4882a593Smuzhiyun  properties:
26*4882a593Smuzhiyun    compatible:
27*4882a593Smuzhiyun      contains:
28*4882a593Smuzhiyun        enum:
29*4882a593Smuzhiyun          - sifive,fu540-c000-ccache
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun  required:
32*4882a593Smuzhiyun    - compatible
33*4882a593Smuzhiyun
34*4882a593Smuzhiyunproperties:
35*4882a593Smuzhiyun  compatible:
36*4882a593Smuzhiyun    items:
37*4882a593Smuzhiyun      - const: sifive,fu540-c000-ccache
38*4882a593Smuzhiyun      - const: cache
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun  cache-block-size:
41*4882a593Smuzhiyun    const: 64
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun  cache-level:
44*4882a593Smuzhiyun    const: 2
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun  cache-sets:
47*4882a593Smuzhiyun    const: 1024
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun  cache-size:
50*4882a593Smuzhiyun    const: 2097152
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun  cache-unified: true
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun  interrupts:
55*4882a593Smuzhiyun    description: |
56*4882a593Smuzhiyun      Must contain entries for DirError, DataError and DataFail signals.
57*4882a593Smuzhiyun    minItems: 3
58*4882a593Smuzhiyun    maxItems: 3
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun  reg:
61*4882a593Smuzhiyun    maxItems: 1
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun  next-level-cache: true
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun  memory-region:
66*4882a593Smuzhiyun    description: |
67*4882a593Smuzhiyun      The reference to the reserved-memory for the L2 Loosely Integrated Memory region.
68*4882a593Smuzhiyun      The reserved memory node should be defined as per the bindings in reserved-memory.txt.
69*4882a593Smuzhiyun
70*4882a593SmuzhiyunadditionalProperties: false
71*4882a593Smuzhiyun
72*4882a593Smuzhiyunrequired:
73*4882a593Smuzhiyun  - compatible
74*4882a593Smuzhiyun  - cache-block-size
75*4882a593Smuzhiyun  - cache-level
76*4882a593Smuzhiyun  - cache-sets
77*4882a593Smuzhiyun  - cache-size
78*4882a593Smuzhiyun  - cache-unified
79*4882a593Smuzhiyun  - interrupts
80*4882a593Smuzhiyun  - reg
81*4882a593Smuzhiyun
82*4882a593Smuzhiyunexamples:
83*4882a593Smuzhiyun  - |
84*4882a593Smuzhiyun    cache-controller@2010000 {
85*4882a593Smuzhiyun        compatible = "sifive,fu540-c000-ccache", "cache";
86*4882a593Smuzhiyun        cache-block-size = <64>;
87*4882a593Smuzhiyun        cache-level = <2>;
88*4882a593Smuzhiyun        cache-sets = <1024>;
89*4882a593Smuzhiyun        cache-size = <2097152>;
90*4882a593Smuzhiyun        cache-unified;
91*4882a593Smuzhiyun        reg = <0x2010000 0x1000>;
92*4882a593Smuzhiyun        interrupt-parent = <&plic0>;
93*4882a593Smuzhiyun        interrupts = <1>,
94*4882a593Smuzhiyun                     <2>,
95*4882a593Smuzhiyun                     <3>;
96*4882a593Smuzhiyun        next-level-cache = <&L25>;
97*4882a593Smuzhiyun        memory-region = <&l2_lim>;
98*4882a593Smuzhiyun    };
99