1*4882a593Smuzhiyun# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2*4882a593Smuzhiyun%YAML 1.2 3*4882a593Smuzhiyun--- 4*4882a593Smuzhiyun$id: http://devicetree.org/schemas/pinctrl/qcom,sm8250-pinctrl.yaml# 5*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml# 6*4882a593Smuzhiyun 7*4882a593Smuzhiyuntitle: Qualcomm Technologies, Inc. SM8250 TLMM block 8*4882a593Smuzhiyun 9*4882a593Smuzhiyunmaintainers: 10*4882a593Smuzhiyun - Bjorn Andersson <bjorn.andersson@linaro.org> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyundescription: | 13*4882a593Smuzhiyun This binding describes the Top Level Mode Multiplexer block found in the 14*4882a593Smuzhiyun SM8250 platform. 15*4882a593Smuzhiyun 16*4882a593Smuzhiyunproperties: 17*4882a593Smuzhiyun compatible: 18*4882a593Smuzhiyun const: qcom,sm8250-pinctrl 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun reg: 21*4882a593Smuzhiyun minItems: 3 22*4882a593Smuzhiyun maxItems: 3 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun reg-names: 25*4882a593Smuzhiyun items: 26*4882a593Smuzhiyun - const: "west" 27*4882a593Smuzhiyun - const: "south" 28*4882a593Smuzhiyun - const: "north" 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun interrupts: 31*4882a593Smuzhiyun description: Specifies the TLMM summary IRQ 32*4882a593Smuzhiyun maxItems: 1 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun interrupt-controller: true 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun '#interrupt-cells': 37*4882a593Smuzhiyun description: 38*4882a593Smuzhiyun Specifies the PIN numbers and Flags, as defined in defined in 39*4882a593Smuzhiyun include/dt-bindings/interrupt-controller/irq.h 40*4882a593Smuzhiyun const: 2 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun gpio-controller: true 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun '#gpio-cells': 45*4882a593Smuzhiyun description: Specifying the pin number and flags, as defined in 46*4882a593Smuzhiyun include/dt-bindings/gpio/gpio.h 47*4882a593Smuzhiyun const: 2 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun gpio-ranges: 50*4882a593Smuzhiyun maxItems: 1 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun wakeup-parent: 53*4882a593Smuzhiyun maxItems: 1 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun#PIN CONFIGURATION NODES 56*4882a593SmuzhiyunpatternProperties: 57*4882a593Smuzhiyun '^.*$': 58*4882a593Smuzhiyun if: 59*4882a593Smuzhiyun type: object 60*4882a593Smuzhiyun then: 61*4882a593Smuzhiyun properties: 62*4882a593Smuzhiyun pins: 63*4882a593Smuzhiyun description: 64*4882a593Smuzhiyun List of gpio pins affected by the properties specified in this 65*4882a593Smuzhiyun subnode. 66*4882a593Smuzhiyun items: 67*4882a593Smuzhiyun oneOf: 68*4882a593Smuzhiyun - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-7][0-9])$" 69*4882a593Smuzhiyun - enum: [ sdc2_clk, sdc2_cmd, sdc2_data, ufs_reset ] 70*4882a593Smuzhiyun minItems: 1 71*4882a593Smuzhiyun maxItems: 36 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun function: 74*4882a593Smuzhiyun description: 75*4882a593Smuzhiyun Specify the alternative function to be configured for the specified 76*4882a593Smuzhiyun pins. 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun enum: [ aoss_cti, atest, audio_ref, cam_mclk, cci_async, cci_i2c, 79*4882a593Smuzhiyun cci_timer0, cci_timer1, cci_timer2, cci_timer3, cci_timer4, cri_trng, 80*4882a593Smuzhiyun cri_trng0, cri_trng1, dbg_out, ddr_bist, ddr_pxi0, ddr_pxi1, 81*4882a593Smuzhiyun ddr_pxi2, ddr_pxi3, dp_hot, dp_lcd, gcc_gp1, gcc_gp2, gcc_gp3, gpio, 82*4882a593Smuzhiyun ibi_i3c, jitter_bist, lpass_slimbus, mdp_vsync, mdp_vsync0, 83*4882a593Smuzhiyun mdp_vsync1, mdp_vsync2, mdp_vsync3, mi2s0_data0, mi2s0_data1, 84*4882a593Smuzhiyun mi2s0_sck, mi2s0_ws, mi2s1_data0, mi2s1_data1, mi2s1_sck, mi2s1_ws, 85*4882a593Smuzhiyun mi2s2_data0, mi2s2_data1, mi2s2_sck, mi2s2_ws, pci_e0, pci_e1, 86*4882a593Smuzhiyun pci_e2, phase_flag, pll_bist, pll_bypassnl, pll_clk, pll_reset, 87*4882a593Smuzhiyun pri_mi2s, prng_rosc, qdss_cti, qdss_gpio, qspi0, qspi1, qspi2, qspi3, 88*4882a593Smuzhiyun qspi_clk, qspi_cs, qup0, qup1, qup10, qup11, qup12, qup13, qup14, 89*4882a593Smuzhiyun qup15, qup16, qup17, qup18, qup19, qup2, qup3, qup4, qup5, qup6, 90*4882a593Smuzhiyun qup7, qup8, qup9, qup_l4, qup_l5, qup_l6, sd_write, sdc40, sdc41, 91*4882a593Smuzhiyun sdc42, sdc43, sdc4_clk, sdc4_cmd, sec_mi2s, sp_cmu, tgu_ch0, tgu_ch1, 92*4882a593Smuzhiyun tgu_ch2, tgu_ch3, tsense_pwm1, tsense_pwm2, tsif0_clk, tsif0_data, 93*4882a593Smuzhiyun tsif0_en, tsif0_error, tsif0_sync, tsif1_clk, tsif1_data, tsif1_en, 94*4882a593Smuzhiyun tsif1_error, tsif1_sync, usb2phy_ac, usb_phy, vsense_trigger ] 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun drive-strength: 97*4882a593Smuzhiyun enum: [2, 4, 6, 8, 10, 12, 14, 16] 98*4882a593Smuzhiyun default: 2 99*4882a593Smuzhiyun description: 100*4882a593Smuzhiyun Selects the drive strength for the specified pins, in mA. 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun bias-pull-down: true 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun bias-pull-up: true 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun bias-disable: true 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun output-high: true 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun output-low: true 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun required: 113*4882a593Smuzhiyun - pins 114*4882a593Smuzhiyun - function 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun additionalProperties: false 117*4882a593Smuzhiyun 118*4882a593Smuzhiyunrequired: 119*4882a593Smuzhiyun - compatible 120*4882a593Smuzhiyun - reg 121*4882a593Smuzhiyun - reg-names 122*4882a593Smuzhiyun - interrupts 123*4882a593Smuzhiyun - interrupt-controller 124*4882a593Smuzhiyun - '#interrupt-cells' 125*4882a593Smuzhiyun - gpio-controller 126*4882a593Smuzhiyun - '#gpio-cells' 127*4882a593Smuzhiyun - gpio-ranges 128*4882a593Smuzhiyun 129*4882a593SmuzhiyunadditionalProperties: false 130*4882a593Smuzhiyun 131*4882a593Smuzhiyunexamples: 132*4882a593Smuzhiyun - | 133*4882a593Smuzhiyun #include <dt-bindings/interrupt-controller/arm-gic.h> 134*4882a593Smuzhiyun pinctrl@1f00000 { 135*4882a593Smuzhiyun compatible = "qcom,sm8250-pinctrl"; 136*4882a593Smuzhiyun reg = <0x0f100000 0x300000>, 137*4882a593Smuzhiyun <0x0f500000 0x300000>, 138*4882a593Smuzhiyun <0x0f900000 0x300000>; 139*4882a593Smuzhiyun reg-names = "west", "south", "north"; 140*4882a593Smuzhiyun interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 141*4882a593Smuzhiyun gpio-controller; 142*4882a593Smuzhiyun #gpio-cells = <2>; 143*4882a593Smuzhiyun interrupt-controller; 144*4882a593Smuzhiyun #interrupt-cells = <2>; 145*4882a593Smuzhiyun gpio-ranges = <&tlmm 0 0 180>; 146*4882a593Smuzhiyun wakeup-parent = <&pdc>; 147*4882a593Smuzhiyun }; 148