1*4882a593SmuzhiyunQualcomm Technologies, Inc. SDM660 TLMM block 2*4882a593Smuzhiyun 3*4882a593SmuzhiyunThis binding describes the Top Level Mode Multiplexer block found in the 4*4882a593SmuzhiyunSDM660 platform. 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun- compatible: 7*4882a593Smuzhiyun Usage: required 8*4882a593Smuzhiyun Value type: <string> 9*4882a593Smuzhiyun Definition: must be "qcom,sdm660-pinctrl" or 10*4882a593Smuzhiyun "qcom,sdm630-pinctrl". 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun- reg: 13*4882a593Smuzhiyun Usage: required 14*4882a593Smuzhiyun Value type: <prop-encoded-array> 15*4882a593Smuzhiyun Definition: the base address and size of the north, center and south 16*4882a593Smuzhiyun TLMM tiles. 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun- reg-names: 19*4882a593Smuzhiyun Usage: required 20*4882a593Smuzhiyun Value type: <stringlist> 21*4882a593Smuzhiyun Definition: names for the cells of reg, must contain "north", "center" 22*4882a593Smuzhiyun and "south". 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun- interrupts: 25*4882a593Smuzhiyun Usage: required 26*4882a593Smuzhiyun Value type: <prop-encoded-array> 27*4882a593Smuzhiyun Definition: should specify the TLMM summary IRQ. 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun- interrupt-controller: 30*4882a593Smuzhiyun Usage: required 31*4882a593Smuzhiyun Value type: <none> 32*4882a593Smuzhiyun Definition: identifies this node as an interrupt controller 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun- #interrupt-cells: 35*4882a593Smuzhiyun Usage: required 36*4882a593Smuzhiyun Value type: <u32> 37*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 38*4882a593Smuzhiyun in <dt-bindings/interrupt-controller/irq.h> 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun- gpio-controller: 41*4882a593Smuzhiyun Usage: required 42*4882a593Smuzhiyun Value type: <none> 43*4882a593Smuzhiyun Definition: identifies this node as a gpio controller 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun- gpio-ranges: 46*4882a593Smuzhiyun Usage: required 47*4882a593Smuzhiyun Value type: <prop-encoded-array> 48*4882a593Smuzhiyun Definition: Specifies the mapping between gpio controller and 49*4882a593Smuzhiyun pin-controller pins. 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun- #gpio-cells: 52*4882a593Smuzhiyun Usage: required 53*4882a593Smuzhiyun Value type: <u32> 54*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 55*4882a593Smuzhiyun in <dt-bindings/gpio/gpio.h> 56*4882a593Smuzhiyun 57*4882a593SmuzhiyunPlease refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for 58*4882a593Smuzhiyuna general description of GPIO and interrupt bindings. 59*4882a593Smuzhiyun 60*4882a593SmuzhiyunPlease refer to pinctrl-bindings.txt in this directory for details of the 61*4882a593Smuzhiyuncommon pinctrl bindings used by client devices, including the meaning of the 62*4882a593Smuzhiyunphrase "pin configuration node". 63*4882a593Smuzhiyun 64*4882a593SmuzhiyunThe pin configuration nodes act as a container for an arbitrary number of 65*4882a593Smuzhiyunsubnodes. Each of these subnodes represents some desired configuration for a 66*4882a593Smuzhiyunpin, a group, or a list of pins or groups. This configuration can include the 67*4882a593Smuzhiyunmux function to select on those pin(s)/group(s), and various pin configuration 68*4882a593Smuzhiyunparameters, such as pull-up, drive strength, etc. 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun 71*4882a593SmuzhiyunPIN CONFIGURATION NODES: 72*4882a593Smuzhiyun 73*4882a593SmuzhiyunThe name of each subnode is not important; all subnodes should be enumerated 74*4882a593Smuzhiyunand processed purely based on their content. 75*4882a593Smuzhiyun 76*4882a593SmuzhiyunEach subnode only affects those parameters that are explicitly listed. In 77*4882a593Smuzhiyunother words, a subnode that lists a mux function but no pin configuration 78*4882a593Smuzhiyunparameters implies no information about any pin configuration parameters. 79*4882a593SmuzhiyunSimilarly, a pin subnode that describes a pullup parameter implies no 80*4882a593Smuzhiyuninformation about e.g. the mux function. 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun 83*4882a593SmuzhiyunThe following generic properties as defined in pinctrl-bindings.txt are valid 84*4882a593Smuzhiyunto specify in a pin configuration subnode: 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun- pins: 87*4882a593Smuzhiyun Usage: required 88*4882a593Smuzhiyun Value type: <string-array> 89*4882a593Smuzhiyun Definition: List of gpio pins affected by the properties specified in 90*4882a593Smuzhiyun this subnode. Valid pins are: 91*4882a593Smuzhiyun gpio0-gpio113, 92*4882a593Smuzhiyun Supports mux, bias and drive-strength 93*4882a593Smuzhiyun sdc1_clk, sdc1_cmd, sdc1_data sdc2_clk, sdc2_cmd, sdc2_data sdc1_rclk, 94*4882a593Smuzhiyun Supports bias and drive-strength 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun- function: 97*4882a593Smuzhiyun Usage: required 98*4882a593Smuzhiyun Value type: <string> 99*4882a593Smuzhiyun Definition: Specify the alternative function to be configured for the 100*4882a593Smuzhiyun specified pins. Functions are only valid for gpio pins. 101*4882a593Smuzhiyun Valid values are: 102*4882a593Smuzhiyun adsp_ext, agera_pll, atest_char, atest_char0, atest_char1, 103*4882a593Smuzhiyun atest_char2, atest_char3, atest_gpsadc0, atest_gpsadc1, 104*4882a593Smuzhiyun atest_tsens, atest_tsens2, atest_usb1, atest_usb10, 105*4882a593Smuzhiyun atest_usb11, atest_usb12, atest_usb13, atest_usb2, 106*4882a593Smuzhiyun atest_usb20, atest_usb21, atest_usb22, atest_usb23, 107*4882a593Smuzhiyun audio_ref, bimc_dte0, bimc_dte1, blsp_i2c1, blsp_i2c2, 108*4882a593Smuzhiyun blsp_i2c3, blsp_i2c4, blsp_i2c5, blsp_i2c6, blsp_i2c7, 109*4882a593Smuzhiyun blsp_i2c8_a, blsp_i2c8_b, blsp_spi1, blsp_spi2, blsp_spi3, 110*4882a593Smuzhiyun blsp_spi3_cs1, blsp_spi3_cs2, blsp_spi4, blsp_spi5, 111*4882a593Smuzhiyun blsp_spi6, blsp_spi7, blsp_spi8_a, blsp_spi8_b, 112*4882a593Smuzhiyun blsp_spi8_cs1, blsp_spi8_cs2, blsp_uart1, blsp_uart2, 113*4882a593Smuzhiyun blsp_uart5, blsp_uart6_a, blsp_uart6_b, blsp_uim1, 114*4882a593Smuzhiyun blsp_uim2, blsp_uim5, blsp_uim6, cam_mclk, cci_async, 115*4882a593Smuzhiyun cci_i2c, cri_trng, cri_trng0, cri_trng1, dbg_out, ddr_bist, 116*4882a593Smuzhiyun gcc_gp1, gcc_gp2, gcc_gp3, gpio, gps_tx_a, gps_tx_b, gps_tx_c, 117*4882a593Smuzhiyun isense_dbg, jitter_bist, ldo_en, ldo_update, m_voc, mdp_vsync, 118*4882a593Smuzhiyun mdss_vsync0, mdss_vsync1, mdss_vsync2, mdss_vsync3, mss_lte, 119*4882a593Smuzhiyun nav_pps_a, nav_pps_b, nav_pps_c, pa_indicator, phase_flag0, 120*4882a593Smuzhiyun phase_flag1, phase_flag10, phase_flag11, phase_flag12, 121*4882a593Smuzhiyun phase_flag13, phase_flag14, phase_flag15, phase_flag16, 122*4882a593Smuzhiyun phase_flag17, phase_flag18, phase_flag19, phase_flag2, 123*4882a593Smuzhiyun phase_flag20, phase_flag21, phase_flag22, phase_flag23, 124*4882a593Smuzhiyun phase_flag24, phase_flag25, phase_flag26, phase_flag27, 125*4882a593Smuzhiyun phase_flag28, phase_flag29, phase_flag3, phase_flag30, 126*4882a593Smuzhiyun phase_flag31, phase_flag4, phase_flag5, phase_flag6, 127*4882a593Smuzhiyun phase_flag7, phase_flag8, phase_flag9, pll_bypassnl, 128*4882a593Smuzhiyun pll_reset, pri_mi2s, pri_mi2s_ws, prng_rosc, pwr_crypto, 129*4882a593Smuzhiyun pwr_modem, pwr_nav, qdss_cti0_a, qdss_cti0_b, qdss_cti1_a, 130*4882a593Smuzhiyun qdss_cti1_b, qdss_gpio, qdss_gpio0, qdss_gpio1, qdss_gpio10, 131*4882a593Smuzhiyun qdss_gpio11, qdss_gpio12, qdss_gpio13, qdss_gpio14, qdss_gpio15, 132*4882a593Smuzhiyun qdss_gpio2, qdss_gpio3, qdss_gpio4, qdss_gpio5, qdss_gpio6, 133*4882a593Smuzhiyun qdss_gpio7, qdss_gpio8, qdss_gpio9, qlink_enable, qlink_request, 134*4882a593Smuzhiyun qspi_clk, qspi_cs, qspi_data0, qspi_data1, qspi_data2, 135*4882a593Smuzhiyun qspi_data3, qspi_resetn, sec_mi2s, sndwire_clk, sndwire_data, 136*4882a593Smuzhiyun sp_cmu, ssc_irq, tgu_ch0, tgu_ch1, tsense_pwm1, tsense_pwm2, 137*4882a593Smuzhiyun uim1_clk, uim1_data, uim1_present, uim1_reset, uim2_clk, 138*4882a593Smuzhiyun uim2_data, uim2_present, uim2_reset, uim_batt, vfr_1, 139*4882a593Smuzhiyun vsense_clkout, vsense_data0, vsense_data1, vsense_mode, 140*4882a593Smuzhiyun wlan1_adc0, wlan1_adc1, wlan2_adc0, wlan2_adc1 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun- bias-disable: 143*4882a593Smuzhiyun Usage: optional 144*4882a593Smuzhiyun Value type: <none> 145*4882a593Smuzhiyun Definition: The specified pins should be configured as no pull. 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun- bias-pull-down: 148*4882a593Smuzhiyun Usage: optional 149*4882a593Smuzhiyun Value type: <none> 150*4882a593Smuzhiyun Definition: The specified pins should be configured as pull down. 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun- bias-pull-up: 153*4882a593Smuzhiyun Usage: optional 154*4882a593Smuzhiyun Value type: <none> 155*4882a593Smuzhiyun Definition: The specified pins should be configured as pull up. 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun- output-high: 158*4882a593Smuzhiyun Usage: optional 159*4882a593Smuzhiyun Value type: <none> 160*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 161*4882a593Smuzhiyun high. 162*4882a593Smuzhiyun Not valid for sdc pins. 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun- output-low: 165*4882a593Smuzhiyun Usage: optional 166*4882a593Smuzhiyun Value type: <none> 167*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 168*4882a593Smuzhiyun low. 169*4882a593Smuzhiyun Not valid for sdc pins. 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun- drive-strength: 172*4882a593Smuzhiyun Usage: optional 173*4882a593Smuzhiyun Value type: <u32> 174*4882a593Smuzhiyun Definition: Selects the drive strength for the specified pins, in mA. 175*4882a593Smuzhiyun Valid values are: 2, 4, 6, 8, 10, 12, 14 and 16 176*4882a593Smuzhiyun 177*4882a593SmuzhiyunExample: 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun tlmm: pinctrl@3100000 { 180*4882a593Smuzhiyun compatible = "qcom,sdm660-pinctrl"; 181*4882a593Smuzhiyun reg = <0x3100000 0x200000>, 182*4882a593Smuzhiyun <0x3500000 0x200000>, 183*4882a593Smuzhiyun <0x3900000 0x200000>; 184*4882a593Smuzhiyun reg-names = "south", "center", "north"; 185*4882a593Smuzhiyun interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 186*4882a593Smuzhiyun gpio-controller; 187*4882a593Smuzhiyun gpio-ranges = <&tlmm 0 0 114>; 188*4882a593Smuzhiyun #gpio-cells = <2>; 189*4882a593Smuzhiyun interrupt-controller; 190*4882a593Smuzhiyun #interrupt-cells = <2>; 191*4882a593Smuzhiyun }; 192