xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/pinctrl/qcom,msm8998-pinctrl.txt (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593SmuzhiyunQualcomm MSM8998 TLMM block
2*4882a593Smuzhiyun
3*4882a593SmuzhiyunThis binding describes the Top Level Mode Multiplexer block found in the
4*4882a593SmuzhiyunMSM8998 platform.
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun- compatible:
7*4882a593Smuzhiyun	Usage: required
8*4882a593Smuzhiyun	Value type: <string>
9*4882a593Smuzhiyun	Definition: must be "qcom,msm8998-pinctrl"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun- reg:
12*4882a593Smuzhiyun	Usage: required
13*4882a593Smuzhiyun	Value type: <prop-encoded-array>
14*4882a593Smuzhiyun	Definition: the base address and size of the TLMM register space.
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun- interrupts:
17*4882a593Smuzhiyun	Usage: required
18*4882a593Smuzhiyun	Value type: <prop-encoded-array>
19*4882a593Smuzhiyun	Definition: should specify the TLMM summary IRQ.
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun- interrupt-controller:
22*4882a593Smuzhiyun	Usage: required
23*4882a593Smuzhiyun	Value type: <none>
24*4882a593Smuzhiyun	Definition: identifies this node as an interrupt controller
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun- #interrupt-cells:
27*4882a593Smuzhiyun	Usage: required
28*4882a593Smuzhiyun	Value type: <u32>
29*4882a593Smuzhiyun	Definition: must be 2. Specifying the pin number and flags, as defined
30*4882a593Smuzhiyun		    in <dt-bindings/interrupt-controller/irq.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun- gpio-controller:
33*4882a593Smuzhiyun	Usage: required
34*4882a593Smuzhiyun	Value type: <none>
35*4882a593Smuzhiyun	Definition: identifies this node as a gpio controller
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun- #gpio-cells:
38*4882a593Smuzhiyun	Usage: required
39*4882a593Smuzhiyun	Value type: <u32>
40*4882a593Smuzhiyun	Definition: must be 2. Specifying the pin number and flags, as defined
41*4882a593Smuzhiyun		    in <dt-bindings/gpio/gpio.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun- gpio-ranges:
44*4882a593Smuzhiyun	Usage: required
45*4882a593Smuzhiyun	Definition:  see ../gpio/gpio.txt
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun- gpio-reserved-ranges:
48*4882a593Smuzhiyun	Usage: optional
49*4882a593Smuzhiyun	Definition: see ../gpio/gpio.txt
50*4882a593Smuzhiyun
51*4882a593SmuzhiyunPlease refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for
52*4882a593Smuzhiyuna general description of GPIO and interrupt bindings.
53*4882a593Smuzhiyun
54*4882a593SmuzhiyunPlease refer to pinctrl-bindings.txt in this directory for details of the
55*4882a593Smuzhiyuncommon pinctrl bindings used by client devices, including the meaning of the
56*4882a593Smuzhiyunphrase "pin configuration node".
57*4882a593Smuzhiyun
58*4882a593SmuzhiyunThe pin configuration nodes act as a container for an arbitrary number of
59*4882a593Smuzhiyunsubnodes. Each of these subnodes represents some desired configuration for a
60*4882a593Smuzhiyunpin, a group, or a list of pins or groups. This configuration can include the
61*4882a593Smuzhiyunmux function to select on those pin(s)/group(s), and various pin configuration
62*4882a593Smuzhiyunparameters, such as pull-up, drive strength, etc.
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun
65*4882a593SmuzhiyunPIN CONFIGURATION NODES:
66*4882a593Smuzhiyun
67*4882a593SmuzhiyunThe name of each subnode is not important; all subnodes should be enumerated
68*4882a593Smuzhiyunand processed purely based on their content.
69*4882a593Smuzhiyun
70*4882a593SmuzhiyunEach subnode only affects those parameters that are explicitly listed. In
71*4882a593Smuzhiyunother words, a subnode that lists a mux function but no pin configuration
72*4882a593Smuzhiyunparameters implies no information about any pin configuration parameters.
73*4882a593SmuzhiyunSimilarly, a pin subnode that describes a pullup parameter implies no
74*4882a593Smuzhiyuninformation about e.g. the mux function.
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun
77*4882a593SmuzhiyunThe following generic properties as defined in pinctrl-bindings.txt are valid
78*4882a593Smuzhiyunto specify in a pin configuration subnode:
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun- pins:
81*4882a593Smuzhiyun	Usage: required
82*4882a593Smuzhiyun	Value type: <string-array>
83*4882a593Smuzhiyun	Definition: List of gpio pins affected by the properties specified in
84*4882a593Smuzhiyun		    this subnode.
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun		    Valid pins are:
87*4882a593Smuzhiyun		      gpio0-gpio149
88*4882a593Smuzhiyun		        Supports mux, bias and drive-strength
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun		      sdc2_clk, sdc2_cmd, sdc2_data
91*4882a593Smuzhiyun		        Supports bias and drive-strength
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun		      ufs_reset
94*4882a593Smuzhiyun		        Supports bias and drive-strength
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun- function:
97*4882a593Smuzhiyun	Usage: required
98*4882a593Smuzhiyun	Value type: <string>
99*4882a593Smuzhiyun	Definition: Specify the alternative function to be configured for the
100*4882a593Smuzhiyun		    specified pins. Functions are only valid for gpio pins.
101*4882a593Smuzhiyun		    Valid values are:
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun		    gpio, adsp_ext, agera_pll, atest_char, atest_gpsadc0,
104*4882a593Smuzhiyun		    atest_gpsadc1, atest_tsens, atest_tsens2, atest_usb1,
105*4882a593Smuzhiyun		    atest_usb10, atest_usb11, atest_usb12, atest_usb13,
106*4882a593Smuzhiyun		    audio_ref, bimc_dte0, bimc_dte1, blsp10_spi, blsp10_spi_a,
107*4882a593Smuzhiyun		    blsp10_spi_b, blsp11_i2c, blsp1_spi, blsp1_spi_a,
108*4882a593Smuzhiyun		    blsp1_spi_b, blsp2_spi, blsp9_spi, blsp_i2c1, blsp_i2c2,
109*4882a593Smuzhiyun		    blsp_i2c3, blsp_i2c4, blsp_i2c5, blsp_i2c6, blsp_i2c7,
110*4882a593Smuzhiyun		    blsp_i2c8, blsp_i2c9, blsp_i2c10, blsp_i2c11, blsp_i2c12,
111*4882a593Smuzhiyun		    blsp_spi1, blsp_spi2, blsp_spi3, blsp_spi4, blsp_spi5,
112*4882a593Smuzhiyun		    blsp_spi6, blsp_spi7, blsp_spi8, blsp_spi9, blsp_spi10,
113*4882a593Smuzhiyun		    blsp_spi11, blsp_spi12, blsp_uart1_a, blsp_uart1_b,
114*4882a593Smuzhiyun		    blsp_uart2_a, blsp_uart2_b, blsp_uart3_a, blsp_uart3_b,
115*4882a593Smuzhiyun		    blsp_uart7_a, blsp_uart7_b, blsp_uart8, blsp_uart8_a,
116*4882a593Smuzhiyun		    blsp_uart8_b, blsp_uart9_a, blsp_uart9_b, blsp_uim1_a,
117*4882a593Smuzhiyun		    blsp_uim1_b, blsp_uim2_a, blsp_uim2_b, blsp_uim3_a,
118*4882a593Smuzhiyun		    blsp_uim3_b, blsp_uim7_a, blsp_uim7_b, blsp_uim8_a,
119*4882a593Smuzhiyun		    blsp_uim8_b, blsp_uim9_a, blsp_uim9_b, bt_reset,
120*4882a593Smuzhiyun		    btfm_slimbus, cam_mclk, cci_async, cci_i2c, cci_timer0,
121*4882a593Smuzhiyun		    cci_timer1, cci_timer2, cci_timer3, cci_timer4, cri_trng,
122*4882a593Smuzhiyun		    cri_trng0, cri_trng1, dbg_out, ddr_bist, edp_hot, edp_lcd,
123*4882a593Smuzhiyun		    gcc_gp1_a, gcc_gp1_b, gcc_gp2_a, gcc_gp2_b, gcc_gp3_a,
124*4882a593Smuzhiyun		    gcc_gp3_b, hdmi_cec, hdmi_ddc, hdmi_hot, hdmi_rcv,
125*4882a593Smuzhiyun		    isense_dbg, jitter_bist, ldo_en, ldo_update, lpass_slimbus,
126*4882a593Smuzhiyun		    m_voc, mdp_vsync, mdp_vsync0, mdp_vsync1, mdp_vsync2,
127*4882a593Smuzhiyun		    mdp_vsync3, mdp_vsync_a, mdp_vsync_b, modem_tsync, mss_lte,
128*4882a593Smuzhiyun		    nav_dr, nav_pps, pa_indicator, pci_e0, phase_flag,
129*4882a593Smuzhiyun		    pll_bypassnl, pll_reset, pri_mi2s, pri_mi2s_ws, prng_rosc,
130*4882a593Smuzhiyun		    pwr_crypto, pwr_modem, pwr_nav, qdss_cti0_a, qdss_cti0_b,
131*4882a593Smuzhiyun		    qdss_cti1_a, qdss_cti1_b, qdss, qlink_enable,
132*4882a593Smuzhiyun		    qlink_request, qua_mi2s, sd_card, sd_write, sdc40, sdc41,
133*4882a593Smuzhiyun		    sdc42, sdc43, sdc4_clk, sdc4_cmd, sec_mi2s, sp_cmu,
134*4882a593Smuzhiyun		    spkr_i2s, ssbi1, ssc_irq, ter_mi2s, tgu_ch0, tgu_ch1,
135*4882a593Smuzhiyun		    tsense_pwm1, tsense_pwm2, tsif0, tsif1,
136*4882a593Smuzhiyun		    uim1_clk, uim1_data, uim1_present,
137*4882a593Smuzhiyun		    uim1_reset, uim2_clk, uim2_data, uim2_present, uim2_reset,
138*4882a593Smuzhiyun		    uim_batt, usb_phy, vfr_1, vsense_clkout, vsense_data0,
139*4882a593Smuzhiyun		    vsense_data1, vsense_mode, wlan1_adc0, wlan1_adc1,
140*4882a593Smuzhiyun		    wlan2_adc0, wlan2_adc1,
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun- bias-disable:
143*4882a593Smuzhiyun	Usage: optional
144*4882a593Smuzhiyun	Value type: <none>
145*4882a593Smuzhiyun	Definition: The specified pins should be configured as no pull.
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun- bias-pull-down:
148*4882a593Smuzhiyun	Usage: optional
149*4882a593Smuzhiyun	Value type: <none>
150*4882a593Smuzhiyun	Definition: The specified pins should be configured as pull down.
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun- bias-pull-up:
153*4882a593Smuzhiyun	Usage: optional
154*4882a593Smuzhiyun	Value type: <none>
155*4882a593Smuzhiyun	Definition: The specified pins should be configured as pull up.
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun- output-high:
158*4882a593Smuzhiyun	Usage: optional
159*4882a593Smuzhiyun	Value type: <none>
160*4882a593Smuzhiyun	Definition: The specified pins are configured in output mode, driven
161*4882a593Smuzhiyun		    high.
162*4882a593Smuzhiyun		    Not valid for sdc pins.
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun- output-low:
165*4882a593Smuzhiyun	Usage: optional
166*4882a593Smuzhiyun	Value type: <none>
167*4882a593Smuzhiyun	Definition: The specified pins are configured in output mode, driven
168*4882a593Smuzhiyun		    low.
169*4882a593Smuzhiyun		    Not valid for sdc pins.
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun- drive-strength:
172*4882a593Smuzhiyun	Usage: optional
173*4882a593Smuzhiyun	Value type: <u32>
174*4882a593Smuzhiyun	Definition: Selects the drive strength for the specified pins, in mA.
175*4882a593Smuzhiyun		    Valid values are: 2, 4, 6, 8, 10, 12, 14 and 16
176*4882a593Smuzhiyun
177*4882a593SmuzhiyunExample:
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun	tlmm: pinctrl@03400000 {
180*4882a593Smuzhiyun		compatible = "qcom,msm8998-pinctrl";
181*4882a593Smuzhiyun		reg = <0x03400000 0xc00000>;
182*4882a593Smuzhiyun		interrupts = <0 208 0>;
183*4882a593Smuzhiyun		gpio-controller;
184*4882a593Smuzhiyun		#gpio-cells = <2>;
185*4882a593Smuzhiyun		gpio-ranges = <&tlmm 0 0 175>;
186*4882a593Smuzhiyun		gpio-reserved-ranges = <0 4>, <81 4>;
187*4882a593Smuzhiyun		interrupt-controller;
188*4882a593Smuzhiyun		#interrupt-cells = <2>;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun		uart_console_active: uart_console_active {
191*4882a593Smuzhiyun			mux {
192*4882a593Smuzhiyun				pins = "gpio4", "gpio5";
193*4882a593Smuzhiyun				function = "blsp_uart8_a";
194*4882a593Smuzhiyun			};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun			config {
197*4882a593Smuzhiyun				pins = "gpio4", "gpio5";
198*4882a593Smuzhiyun				drive-strength = <2>;
199*4882a593Smuzhiyun				bias-disable;
200*4882a593Smuzhiyun			};
201*4882a593Smuzhiyun		};
202*4882a593Smuzhiyun	};
203