1*4882a593SmuzhiyunQualcomm MSM8996 TLMM block 2*4882a593Smuzhiyun 3*4882a593SmuzhiyunThis binding describes the Top Level Mode Multiplexer block found in the 4*4882a593SmuzhiyunMSM8996 platform. 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun- compatible: 7*4882a593Smuzhiyun Usage: required 8*4882a593Smuzhiyun Value type: <string> 9*4882a593Smuzhiyun Definition: must be "qcom,msm8996-pinctrl" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun- reg: 12*4882a593Smuzhiyun Usage: required 13*4882a593Smuzhiyun Value type: <prop-encoded-array> 14*4882a593Smuzhiyun Definition: the base address and size of the TLMM register space. 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun- interrupts: 17*4882a593Smuzhiyun Usage: required 18*4882a593Smuzhiyun Value type: <prop-encoded-array> 19*4882a593Smuzhiyun Definition: should specify the TLMM summary IRQ. 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun- interrupt-controller: 22*4882a593Smuzhiyun Usage: required 23*4882a593Smuzhiyun Value type: <none> 24*4882a593Smuzhiyun Definition: identifies this node as an interrupt controller 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun- #interrupt-cells: 27*4882a593Smuzhiyun Usage: required 28*4882a593Smuzhiyun Value type: <u32> 29*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 30*4882a593Smuzhiyun in <dt-bindings/interrupt-controller/irq.h> 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun- gpio-controller: 33*4882a593Smuzhiyun Usage: required 34*4882a593Smuzhiyun Value type: <none> 35*4882a593Smuzhiyun Definition: identifies this node as a gpio controller 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun- #gpio-cells: 38*4882a593Smuzhiyun Usage: required 39*4882a593Smuzhiyun Value type: <u32> 40*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 41*4882a593Smuzhiyun in <dt-bindings/gpio/gpio.h> 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun- gpio-ranges: 44*4882a593Smuzhiyun Usage: required 45*4882a593Smuzhiyun Definition: see ../gpio/gpio.txt 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun- gpio-reserved-ranges: 48*4882a593Smuzhiyun Usage: optional 49*4882a593Smuzhiyun Definition: see ../gpio/gpio.txt 50*4882a593Smuzhiyun 51*4882a593SmuzhiyunPlease refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for 52*4882a593Smuzhiyuna general description of GPIO and interrupt bindings. 53*4882a593Smuzhiyun 54*4882a593SmuzhiyunPlease refer to pinctrl-bindings.txt in this directory for details of the 55*4882a593Smuzhiyuncommon pinctrl bindings used by client devices, including the meaning of the 56*4882a593Smuzhiyunphrase "pin configuration node". 57*4882a593Smuzhiyun 58*4882a593SmuzhiyunThe pin configuration nodes act as a container for an arbitrary number of 59*4882a593Smuzhiyunsubnodes. Each of these subnodes represents some desired configuration for a 60*4882a593Smuzhiyunpin, a group, or a list of pins or groups. This configuration can include the 61*4882a593Smuzhiyunmux function to select on those pin(s)/group(s), and various pin configuration 62*4882a593Smuzhiyunparameters, such as pull-up, drive strength, etc. 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun 65*4882a593SmuzhiyunPIN CONFIGURATION NODES: 66*4882a593Smuzhiyun 67*4882a593SmuzhiyunThe name of each subnode is not important; all subnodes should be enumerated 68*4882a593Smuzhiyunand processed purely based on their content. 69*4882a593Smuzhiyun 70*4882a593SmuzhiyunEach subnode only affects those parameters that are explicitly listed. In 71*4882a593Smuzhiyunother words, a subnode that lists a mux function but no pin configuration 72*4882a593Smuzhiyunparameters implies no information about any pin configuration parameters. 73*4882a593SmuzhiyunSimilarly, a pin subnode that describes a pullup parameter implies no 74*4882a593Smuzhiyuninformation about e.g. the mux function. 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun 77*4882a593SmuzhiyunThe following generic properties as defined in pinctrl-bindings.txt are valid 78*4882a593Smuzhiyunto specify in a pin configuration subnode: 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun- pins: 81*4882a593Smuzhiyun Usage: required 82*4882a593Smuzhiyun Value type: <string-array> 83*4882a593Smuzhiyun Definition: List of gpio pins affected by the properties specified in 84*4882a593Smuzhiyun this subnode. 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun Valid pins are: 87*4882a593Smuzhiyun gpio0-gpio149 88*4882a593Smuzhiyun Supports mux, bias and drive-strength 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun sdc1_clk, sdc1_cmd, sdc1_data sdc2_clk, sdc2_cmd, 91*4882a593Smuzhiyun sdc2_data sdc1_rclk 92*4882a593Smuzhiyun Supports bias and drive-strength 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun- function: 95*4882a593Smuzhiyun Usage: required 96*4882a593Smuzhiyun Value type: <string> 97*4882a593Smuzhiyun Definition: Specify the alternative function to be configured for the 98*4882a593Smuzhiyun specified pins. Functions are only valid for gpio pins. 99*4882a593Smuzhiyun Valid values are: 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun blsp_uart1, blsp_spi1, blsp_i2c1, blsp_uim1, atest_tsens, 102*4882a593Smuzhiyun bimc_dte1, dac_calib0, blsp_spi8, blsp_uart8, blsp_uim8, 103*4882a593Smuzhiyun qdss_cti_trig_out_b, bimc_dte0, dac_calib1, qdss_cti_trig_in_b, 104*4882a593Smuzhiyun dac_calib2, atest_tsens2, atest_usb1, blsp_spi10, blsp_uart10, 105*4882a593Smuzhiyun blsp_uim10, atest_bbrx1, atest_usb13, atest_bbrx0, atest_usb12, 106*4882a593Smuzhiyun mdp_vsync, edp_lcd, blsp_i2c10, atest_gpsadc1, atest_usb11, 107*4882a593Smuzhiyun atest_gpsadc0, edp_hot, atest_usb10, m_voc, dac_gpio, atest_char, 108*4882a593Smuzhiyun cam_mclk, pll_bypassnl, qdss_stm7, blsp_i2c8, qdss_tracedata_b, 109*4882a593Smuzhiyun pll_reset, qdss_stm6, qdss_stm5, qdss_stm4, atest_usb2, cci_i2c, 110*4882a593Smuzhiyun qdss_stm3, dac_calib3, atest_usb23, atest_char3, dac_calib4, 111*4882a593Smuzhiyun qdss_stm2, atest_usb22, atest_char2, qdss_stm1, dac_calib5, 112*4882a593Smuzhiyun atest_usb21, atest_char1, dbg_out, qdss_stm0, dac_calib6, 113*4882a593Smuzhiyun atest_usb20, atest_char0, dac_calib10, qdss_stm10, 114*4882a593Smuzhiyun qdss_cti_trig_in_a, cci_timer4, blsp_spi6, blsp_uart6, blsp_uim6, 115*4882a593Smuzhiyun blsp2_spi, qdss_stm9, qdss_cti_trig_out_a, dac_calib11, 116*4882a593Smuzhiyun qdss_stm8, cci_timer0, qdss_stm13, dac_calib7, cci_timer1, 117*4882a593Smuzhiyun qdss_stm12, dac_calib8, cci_timer2, blsp1_spi, qdss_stm11, 118*4882a593Smuzhiyun dac_calib9, cci_timer3, cci_async, dac_calib12, blsp_i2c6, 119*4882a593Smuzhiyun qdss_tracectl_a, dac_calib13, qdss_traceclk_a, dac_calib14, 120*4882a593Smuzhiyun dac_calib15, hdmi_rcv, dac_calib16, hdmi_cec, pwr_modem, 121*4882a593Smuzhiyun dac_calib17, hdmi_ddc, pwr_nav, dac_calib18, pwr_crypto, 122*4882a593Smuzhiyun dac_calib19, hdmi_hot, dac_calib20, dac_calib21, pci_e0, 123*4882a593Smuzhiyun dac_calib22, dac_calib23, dac_calib24, tsif1_sync, dac_calib25, 124*4882a593Smuzhiyun sd_write, tsif1_error, blsp_spi2, blsp_uart2, blsp_uim2, 125*4882a593Smuzhiyun qdss_cti, blsp_i2c2, blsp_spi3, blsp_uart3, blsp_uim3, blsp_i2c3, 126*4882a593Smuzhiyun uim3, blsp_spi9, blsp_uart9, blsp_uim9, blsp10_spi, blsp_i2c9, 127*4882a593Smuzhiyun blsp_spi7, blsp_uart7, blsp_uim7, qdss_tracedata_a, blsp_i2c7, 128*4882a593Smuzhiyun qua_mi2s, gcc_gp1_clk_a, ssc_irq, uim4, blsp_spi11, blsp_uart11, 129*4882a593Smuzhiyun blsp_uim11, gcc_gp2_clk_a, gcc_gp3_clk_a, blsp_i2c11, cri_trng0, 130*4882a593Smuzhiyun cri_trng1, cri_trng, qdss_stm18, pri_mi2s, qdss_stm17, blsp_spi4, 131*4882a593Smuzhiyun blsp_uart4, blsp_uim4, qdss_stm16, qdss_stm15, blsp_i2c4, 132*4882a593Smuzhiyun qdss_stm14, dac_calib26, spkr_i2s, audio_ref, lpass_slimbus, 133*4882a593Smuzhiyun isense_dbg, tsense_pwm1, tsense_pwm2, btfm_slimbus, ter_mi2s, 134*4882a593Smuzhiyun qdss_stm22, qdss_stm21, qdss_stm20, qdss_stm19, gcc_gp1_clk_b, 135*4882a593Smuzhiyun sec_mi2s, blsp_spi5, blsp_uart5, blsp_uim5, gcc_gp2_clk_b, 136*4882a593Smuzhiyun gcc_gp3_clk_b, blsp_i2c5, blsp_spi12, blsp_uart12, blsp_uim12, 137*4882a593Smuzhiyun qdss_stm25, qdss_stm31, blsp_i2c12, qdss_stm30, qdss_stm29, 138*4882a593Smuzhiyun tsif1_clk, qdss_stm28, tsif1_en, tsif1_data, sdc4_cmd, qdss_stm27, 139*4882a593Smuzhiyun qdss_traceclk_b, tsif2_error, sdc43, vfr_1, qdss_stm26, tsif2_clk, 140*4882a593Smuzhiyun sdc4_clk, qdss_stm24, tsif2_en, sdc42, qdss_stm23, qdss_tracectl_b, 141*4882a593Smuzhiyun sd_card, tsif2_data, sdc41, tsif2_sync, sdc40, mdp_vsync_p_b, 142*4882a593Smuzhiyun ldo_en, mdp_vsync_s_b, ldo_update, blsp11_uart_tx_b, blsp11_uart_rx_b, 143*4882a593Smuzhiyun blsp11_i2c_sda_b, prng_rosc, blsp11_i2c_scl_b, uim2, uim1, uim_batt, 144*4882a593Smuzhiyun pci_e2, pa_indicator, adsp_ext, ddr_bist, qdss_tracedata_11, 145*4882a593Smuzhiyun qdss_tracedata_12, modem_tsync, nav_dr, nav_pps, pci_e1, gsm_tx, 146*4882a593Smuzhiyun qspi_cs, ssbi2, ssbi1, mss_lte, qspi_clk, qspi0, qspi1, qspi2, qspi3, 147*4882a593Smuzhiyun gpio 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun- bias-disable: 150*4882a593Smuzhiyun Usage: optional 151*4882a593Smuzhiyun Value type: <none> 152*4882a593Smuzhiyun Definition: The specified pins should be configured as no pull. 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun- bias-pull-down: 155*4882a593Smuzhiyun Usage: optional 156*4882a593Smuzhiyun Value type: <none> 157*4882a593Smuzhiyun Definition: The specified pins should be configured as pull down. 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun- bias-pull-up: 160*4882a593Smuzhiyun Usage: optional 161*4882a593Smuzhiyun Value type: <none> 162*4882a593Smuzhiyun Definition: The specified pins should be configured as pull up. 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun- output-high: 165*4882a593Smuzhiyun Usage: optional 166*4882a593Smuzhiyun Value type: <none> 167*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 168*4882a593Smuzhiyun high. 169*4882a593Smuzhiyun Not valid for sdc pins. 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun- output-low: 172*4882a593Smuzhiyun Usage: optional 173*4882a593Smuzhiyun Value type: <none> 174*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 175*4882a593Smuzhiyun low. 176*4882a593Smuzhiyun Not valid for sdc pins. 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun- drive-strength: 179*4882a593Smuzhiyun Usage: optional 180*4882a593Smuzhiyun Value type: <u32> 181*4882a593Smuzhiyun Definition: Selects the drive strength for the specified pins, in mA. 182*4882a593Smuzhiyun Valid values are: 2, 4, 6, 8, 10, 12, 14 and 16 183*4882a593Smuzhiyun 184*4882a593SmuzhiyunExample: 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun tlmm: pinctrl@1010000 { 187*4882a593Smuzhiyun compatible = "qcom,msm8996-pinctrl"; 188*4882a593Smuzhiyun reg = <0x01010000 0x300000>; 189*4882a593Smuzhiyun interrupts = <0 208 0>; 190*4882a593Smuzhiyun gpio-controller; 191*4882a593Smuzhiyun gpio-ranges = <&tlmm 0 0 150>; 192*4882a593Smuzhiyun #gpio-cells = <2>; 193*4882a593Smuzhiyun interrupt-controller; 194*4882a593Smuzhiyun #interrupt-cells = <2>; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun uart_console_active: uart_console_active { 197*4882a593Smuzhiyun mux { 198*4882a593Smuzhiyun pins = "gpio4", "gpio5"; 199*4882a593Smuzhiyun function = "blsp_uart8"; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun config { 203*4882a593Smuzhiyun pins = "gpio4", "gpio5"; 204*4882a593Smuzhiyun drive-strength = <2>; 205*4882a593Smuzhiyun bias-disable; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun }; 209