1*4882a593SmuzhiyunQualcomm MSM8994 TLMM block 2*4882a593Smuzhiyun 3*4882a593SmuzhiyunThis binding describes the Top Level Mode Multiplexer block found in the 4*4882a593SmuzhiyunMSM8994 platform. 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun- compatible: 7*4882a593Smuzhiyun Usage: required 8*4882a593Smuzhiyun Value type: <string> 9*4882a593Smuzhiyun Definition: Should contain one of: 10*4882a593Smuzhiyun "qcom,msm8992-pinctrl", 11*4882a593Smuzhiyun "qcom,msm8994-pinctrl". 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun- reg: 14*4882a593Smuzhiyun Usage: required 15*4882a593Smuzhiyun Value type: <prop-encoded-array> 16*4882a593Smuzhiyun Definition: the base address and size of the TLMM register space. 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun- interrupts: 19*4882a593Smuzhiyun Usage: required 20*4882a593Smuzhiyun Value type: <prop-encoded-array> 21*4882a593Smuzhiyun Definition: should specify the TLMM summary IRQ. 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun- interrupt-controller: 24*4882a593Smuzhiyun Usage: required 25*4882a593Smuzhiyun Value type: <none> 26*4882a593Smuzhiyun Definition: identifies this node as an interrupt controller 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun- #interrupt-cells: 29*4882a593Smuzhiyun Usage: required 30*4882a593Smuzhiyun Value type: <u32> 31*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 32*4882a593Smuzhiyun in <dt-bindings/interrupt-controller/irq.h> 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun- gpio-controller: 35*4882a593Smuzhiyun Usage: required 36*4882a593Smuzhiyun Value type: <none> 37*4882a593Smuzhiyun Definition: identifies this node as a gpio controller 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun- #gpio-cells: 40*4882a593Smuzhiyun Usage: required 41*4882a593Smuzhiyun Value type: <u32> 42*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 43*4882a593Smuzhiyun in <dt-bindings/gpio/gpio.h> 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun- gpio-ranges: 46*4882a593Smuzhiyun Usage: required 47*4882a593Smuzhiyun Definition: see ../gpio/gpio.txt 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun- gpio-reserved-ranges: 50*4882a593Smuzhiyun Usage: optional 51*4882a593Smuzhiyun Definition: see ../gpio/gpio.txt 52*4882a593Smuzhiyun 53*4882a593SmuzhiyunPlease refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for 54*4882a593Smuzhiyuna general description of GPIO and interrupt bindings. 55*4882a593Smuzhiyun 56*4882a593SmuzhiyunPlease refer to pinctrl-bindings.txt in this directory for details of the 57*4882a593Smuzhiyuncommon pinctrl bindings used by client devices, including the meaning of the 58*4882a593Smuzhiyunphrase "pin configuration node". 59*4882a593Smuzhiyun 60*4882a593SmuzhiyunThe pin configuration nodes act as a container for an arbitrary number of 61*4882a593Smuzhiyunsubnodes. Each of these subnodes represents some desired configuration for a 62*4882a593Smuzhiyunpin, a group, or a list of pins or groups. This configuration can include the 63*4882a593Smuzhiyunmux function to select on those pin(s)/group(s), and various pin configuration 64*4882a593Smuzhiyunparameters, such as pull-up, drive strength, etc. 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun 67*4882a593SmuzhiyunPIN CONFIGURATION NODES: 68*4882a593Smuzhiyun 69*4882a593SmuzhiyunThe name of each subnode is not important; all subnodes should be enumerated 70*4882a593Smuzhiyunand processed purely based on their content. 71*4882a593Smuzhiyun 72*4882a593SmuzhiyunEach subnode only affects those parameters that are explicitly listed. In 73*4882a593Smuzhiyunother words, a subnode that lists a mux function but no pin configuration 74*4882a593Smuzhiyunparameters implies no information about any pin configuration parameters. 75*4882a593SmuzhiyunSimilarly, a pin subnode that describes a pullup parameter implies no 76*4882a593Smuzhiyuninformation about e.g. the mux function. 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun 79*4882a593SmuzhiyunThe following generic properties as defined in pinctrl-bindings.txt are valid 80*4882a593Smuzhiyunto specify in a pin configuration subnode: 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun- pins: 83*4882a593Smuzhiyun Usage: required 84*4882a593Smuzhiyun Value type: <string-array> 85*4882a593Smuzhiyun Definition: List of gpio pins affected by the properties specified in 86*4882a593Smuzhiyun this subnode. 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun Valid pins are: 89*4882a593Smuzhiyun gpio0-gpio145 90*4882a593Smuzhiyun Supports mux, bias and drive-strength 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun sdc1_clk, sdc1_cmd, sdc1_data sdc1_rclk, sdc2_clk, 93*4882a593Smuzhiyun sdc2_cmd, sdc2_data 94*4882a593Smuzhiyun Supports bias and drive-strength 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun- function: 97*4882a593Smuzhiyun Usage: required 98*4882a593Smuzhiyun Value type: <string> 99*4882a593Smuzhiyun Definition: Specify the alternative function to be configured for the 100*4882a593Smuzhiyun specified pins. Functions are only valid for gpio pins. 101*4882a593Smuzhiyun Valid values are: 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun audio_ref_clk, blsp_i2c1, blsp_i2c2, blsp_i2c3, blsp_i2c4, blsp_i2c5, 104*4882a593Smuzhiyun blsp_i2c6, blsp_i2c7, blsp_i2c8, blsp_i2c9, blsp_i2c10, blsp_i2c11, 105*4882a593Smuzhiyun blsp_i2c12, blsp_spi1, blsp_spi1_cs1, blsp_spi1_cs2, blsp_spi1_cs3, 106*4882a593Smuzhiyun blsp_spi2, blsp_spi2_cs1, blsp_spi2_cs2, blsp_spi2_cs3, blsp_spi3, 107*4882a593Smuzhiyun blsp_spi4, blsp_spi5, blsp_spi6, blsp_spi7, blsp_spi8, blsp_spi9, 108*4882a593Smuzhiyun blsp_spi10, blsp_spi10_cs1, blsp_spi10_cs2, blsp_spi10_cs3, blsp_spi11, 109*4882a593Smuzhiyun blsp_spi12, blsp_uart1, blsp_uart2, blsp_uart3, blsp_uart4, blsp_uart5, 110*4882a593Smuzhiyun blsp_uart6, blsp_uart7, blsp_uart8, blsp_uart9, blsp_uart10, blsp_uart11, 111*4882a593Smuzhiyun blsp_uart12, blsp_uim1, blsp_uim2, blsp_uim3, blsp_uim4, blsp_uim5, 112*4882a593Smuzhiyun blsp_uim6, blsp_uim7, blsp_uim8, blsp_uim9, blsp_uim10, blsp_uim11, 113*4882a593Smuzhiyun blsp_uim12, blsp11_i2c_scl_b, blsp11_i2c_sda_b, blsp11_uart_rx_b, 114*4882a593Smuzhiyun blsp11_uart_tx_b, cam_mclk0, cam_mclk1, cam_mclk2, cam_mclk3, 115*4882a593Smuzhiyun cci_async_in0, cci_async_in1, cci_async_in2, cci_i2c0, cci_i2c1, 116*4882a593Smuzhiyun cci_timer0, cci_timer1, cci_timer2, cci_timer3, cci_timer4, 117*4882a593Smuzhiyun gcc_gp1_clk_a, gcc_gp1_clk_b, gcc_gp2_clk_a, gcc_gp2_clk_b, gcc_gp3_clk_a, 118*4882a593Smuzhiyun gcc_gp3_clk_b, gp_mn, gp_pdm0, gp_pdm1, gp_pdm2, gp0_clk, 119*4882a593Smuzhiyun gp1_clk, gps_tx, gsm_tx, hdmi_cec, hdmi_ddc, hdmi_hpd, hdmi_rcv, 120*4882a593Smuzhiyun mdp_vsync, mss_lte, nav_pps, nav_tsync, qdss_cti_trig_in_a, 121*4882a593Smuzhiyun qdss_cti_trig_in_b, qdss_cti_trig_in_c, qdss_cti_trig_in_d, 122*4882a593Smuzhiyun qdss_cti_trig_out_a, qdss_cti_trig_out_b, qdss_cti_trig_out_c, 123*4882a593Smuzhiyun qdss_cti_trig_out_d, qdss_traceclk_a, qdss_traceclk_b, qdss_tracectl_a, 124*4882a593Smuzhiyun qdss_tracectl_b, qdss_tracedata_a, qdss_tracedata_b, qua_mi2s, pci_e0, 125*4882a593Smuzhiyun pci_e1, pri_mi2s, sdc4, sec_mi2s, slimbus, spkr_i2s, ter_mi2s, tsif1, 126*4882a593Smuzhiyun tsif2, uim_batt_alarm, uim1, uim2, uim3, uim4, gpio 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun- bias-disable: 129*4882a593Smuzhiyun Usage: optional 130*4882a593Smuzhiyun Value type: <none> 131*4882a593Smuzhiyun Definition: The specified pins should be configured as no pull. 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun- bias-pull-down: 134*4882a593Smuzhiyun Usage: optional 135*4882a593Smuzhiyun Value type: <none> 136*4882a593Smuzhiyun Definition: The specified pins should be configured as pull down. 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun- bias-pull-up: 139*4882a593Smuzhiyun Usage: optional 140*4882a593Smuzhiyun Value type: <none> 141*4882a593Smuzhiyun Definition: The specified pins should be configured as pull up. 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun- output-high: 144*4882a593Smuzhiyun Usage: optional 145*4882a593Smuzhiyun Value type: <none> 146*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 147*4882a593Smuzhiyun high. 148*4882a593Smuzhiyun Not valid for sdc pins. 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun- output-low: 151*4882a593Smuzhiyun Usage: optional 152*4882a593Smuzhiyun Value type: <none> 153*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 154*4882a593Smuzhiyun low. 155*4882a593Smuzhiyun Not valid for sdc pins. 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun- drive-strength: 158*4882a593Smuzhiyun Usage: optional 159*4882a593Smuzhiyun Value type: <u32> 160*4882a593Smuzhiyun Definition: Selects the drive strength for the specified pins, in mA. 161*4882a593Smuzhiyun Valid values are: 2, 4, 6, 8, 10, 12, 14 and 16 162*4882a593Smuzhiyun 163*4882a593SmuzhiyunExample: 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun msmgpio: pinctrl@fd510000 { 166*4882a593Smuzhiyun compatible = "qcom,msm8994-pinctrl"; 167*4882a593Smuzhiyun reg = <0xfd510000 0x4000>; 168*4882a593Smuzhiyun interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 169*4882a593Smuzhiyun gpio-controller; 170*4882a593Smuzhiyun #gpio-cells = <2>; 171*4882a593Smuzhiyun gpio-ranges = <&msmgpio 0 0 146>; 172*4882a593Smuzhiyun interrupt-controller; 173*4882a593Smuzhiyun #interrupt-cells = <2>; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun blsp1_uart2_default: blsp1_uart2_default { 176*4882a593Smuzhiyun pinmux { 177*4882a593Smuzhiyun pins = "gpio4", "gpio5"; 178*4882a593Smuzhiyun function = "blsp_uart2"; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun pinconf { 181*4882a593Smuzhiyun pins = "gpio4", "gpio5"; 182*4882a593Smuzhiyun drive-strength = <16>; 183*4882a593Smuzhiyun bias-disable; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun }; 187