1*4882a593SmuzhiyunQualcomm MSM8660 TLMM block 2*4882a593Smuzhiyun 3*4882a593SmuzhiyunRequired properties: 4*4882a593Smuzhiyun- compatible: "qcom,msm8660-pinctrl" 5*4882a593Smuzhiyun- reg: Should be the base address and length of the TLMM block. 6*4882a593Smuzhiyun- interrupts: Should be the parent IRQ of the TLMM block. 7*4882a593Smuzhiyun- interrupt-controller: Marks the device node as an interrupt controller. 8*4882a593Smuzhiyun- #interrupt-cells: Should be two. 9*4882a593Smuzhiyun- gpio-controller: Marks the device node as a GPIO controller. 10*4882a593Smuzhiyun- #gpio-cells : Should be two. 11*4882a593Smuzhiyun The first cell is the gpio pin number and the 12*4882a593Smuzhiyun second cell is used for optional parameters. 13*4882a593Smuzhiyun- gpio-ranges: see ../gpio/gpio.txt 14*4882a593Smuzhiyun 15*4882a593SmuzhiyunOptional properties: 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun- gpio-reserved-ranges: see ../gpio/gpio.txt 18*4882a593Smuzhiyun 19*4882a593SmuzhiyunPlease refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for 20*4882a593Smuzhiyuna general description of GPIO and interrupt bindings. 21*4882a593Smuzhiyun 22*4882a593SmuzhiyunPlease refer to pinctrl-bindings.txt in this directory for details of the 23*4882a593Smuzhiyuncommon pinctrl bindings used by client devices, including the meaning of the 24*4882a593Smuzhiyunphrase "pin configuration node". 25*4882a593Smuzhiyun 26*4882a593SmuzhiyunQualcomm's pin configuration nodes act as a container for an arbitrary number of 27*4882a593Smuzhiyunsubnodes. Each of these subnodes represents some desired configuration for a 28*4882a593Smuzhiyunpin, a group, or a list of pins or groups. This configuration can include the 29*4882a593Smuzhiyunmux function to select on those pin(s)/group(s), and various pin configuration 30*4882a593Smuzhiyunparameters, such as pull-up, drive strength, etc. 31*4882a593Smuzhiyun 32*4882a593SmuzhiyunThe name of each subnode is not important; all subnodes should be enumerated 33*4882a593Smuzhiyunand processed purely based on their content. 34*4882a593Smuzhiyun 35*4882a593SmuzhiyunEach subnode only affects those parameters that are explicitly listed. In 36*4882a593Smuzhiyunother words, a subnode that lists a mux function but no pin configuration 37*4882a593Smuzhiyunparameters implies no information about any pin configuration parameters. 38*4882a593SmuzhiyunSimilarly, a pin subnode that describes a pullup parameter implies no 39*4882a593Smuzhiyuninformation about e.g. the mux function. 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun 42*4882a593SmuzhiyunThe following generic properties as defined in pinctrl-bindings.txt are valid 43*4882a593Smuzhiyunto specify in a pin configuration subnode: 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun pins, function, bias-disable, bias-pull-down, bias-pull-up, drive-strength, 46*4882a593Smuzhiyun output-low, output-high. 47*4882a593Smuzhiyun 48*4882a593SmuzhiyunNon-empty subnodes must specify the 'pins' property. 49*4882a593Smuzhiyun 50*4882a593SmuzhiyunValid values for pins are: 51*4882a593Smuzhiyun gpio0-gpio172, sdc3_clk, sdc3_cmd, sdc3_data sdc4_clk, sdc4_cmd, sdc4_data 52*4882a593Smuzhiyun 53*4882a593SmuzhiyunValid values for function are: 54*4882a593Smuzhiyun gpio, cam_mclk, dsub, ext_gps, gp_clk_0a, gp_clk_0b, gp_clk_1a, gp_clk_1b, 55*4882a593Smuzhiyun gp_clk_2a, gp_clk_2b, gp_mn, gsbi1, gsbi1_spi_cs1_n, gsbi1_spi_cs2a_n, 56*4882a593Smuzhiyun gsbi1_spi_cs2b_n, gsbi1_spi_cs3_n, gsbi2, gsbi2_spi_cs1_n, gsbi2_spi_cs2_n, 57*4882a593Smuzhiyun gsbi2_spi_cs3_n, gsbi3, gsbi3_spi_cs1_n, gsbi3_spi_cs2_n, gsbi3_spi_cs3_n, 58*4882a593Smuzhiyun gsbi4, gsbi5, gsbi6, gsbi7, gsbi8, gsbi9, gsbi10, gsbi11, gsbi12, hdmi, i2s, 59*4882a593Smuzhiyun lcdc, mdp_vsync, mi2s, pcm, ps_hold, sdc1, sdc2, sdc5, tsif1, tsif2, usb_fs1, 60*4882a593Smuzhiyun usb_fs1_oe_n, usb_fs2, usb_fs2_oe_n, vfe, vsens_alarm, ebi2, ebi2cs 61*4882a593Smuzhiyun 62*4882a593SmuzhiyunExample: 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun msmgpio: pinctrl@800000 { 65*4882a593Smuzhiyun compatible = "qcom,msm8660-pinctrl"; 66*4882a593Smuzhiyun reg = <0x800000 0x4000>; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun gpio-controller; 69*4882a593Smuzhiyun #gpio-cells = <2>; 70*4882a593Smuzhiyun gpio-ranges = <&msmgpio 0 0 173>; 71*4882a593Smuzhiyun interrupt-controller; 72*4882a593Smuzhiyun #interrupt-cells = <2>; 73*4882a593Smuzhiyun interrupts = <0 16 0x4>; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun pinctrl-names = "default"; 76*4882a593Smuzhiyun pinctrl-0 = <&gsbi12_uart>; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun gsbi12_uart: gsbi12-uart { 79*4882a593Smuzhiyun mux { 80*4882a593Smuzhiyun pins = "gpio117", "gpio118"; 81*4882a593Smuzhiyun function = "gsbi12"; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun tx { 85*4882a593Smuzhiyun pins = "gpio118"; 86*4882a593Smuzhiyun drive-strength = <8>; 87*4882a593Smuzhiyun bias-disable; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun rx { 91*4882a593Smuzhiyun pins = "gpio117"; 92*4882a593Smuzhiyun drive-strength = <2>; 93*4882a593Smuzhiyun bias-pull-up; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun }; 97