1*4882a593SmuzhiyunQualcomm MDM9615 TLMM block 2*4882a593Smuzhiyun 3*4882a593SmuzhiyunThis binding describes the Top Level Mode Multiplexer block found in the 4*4882a593SmuzhiyunMDM9615 platform. 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun- compatible: 7*4882a593Smuzhiyun Usage: required 8*4882a593Smuzhiyun Value type: <string> 9*4882a593Smuzhiyun Definition: must be "qcom,mdm9615-pinctrl" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun- reg: 12*4882a593Smuzhiyun Usage: required 13*4882a593Smuzhiyun Value type: <prop-encoded-array> 14*4882a593Smuzhiyun Definition: the base address and size of the TLMM register space. 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun- interrupts: 17*4882a593Smuzhiyun Usage: required 18*4882a593Smuzhiyun Value type: <prop-encoded-array> 19*4882a593Smuzhiyun Definition: should specify the TLMM summary IRQ. 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun- interrupt-controller: 22*4882a593Smuzhiyun Usage: required 23*4882a593Smuzhiyun Value type: <none> 24*4882a593Smuzhiyun Definition: identifies this node as an interrupt controller 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun- #interrupt-cells: 27*4882a593Smuzhiyun Usage: required 28*4882a593Smuzhiyun Value type: <u32> 29*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 30*4882a593Smuzhiyun in <dt-bindings/interrupt-controller/irq.h> 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun- gpio-controller: 33*4882a593Smuzhiyun Usage: required 34*4882a593Smuzhiyun Value type: <none> 35*4882a593Smuzhiyun Definition: identifies this node as a gpio controller 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun- #gpio-cells: 38*4882a593Smuzhiyun Usage: required 39*4882a593Smuzhiyun Value type: <u32> 40*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 41*4882a593Smuzhiyun in <dt-bindings/gpio/gpio.h> 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun- gpio-ranges: 44*4882a593Smuzhiyun Usage: required 45*4882a593Smuzhiyun Definition: see ../gpio/gpio.txt 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun- gpio-reserved-ranges: 48*4882a593Smuzhiyun Usage: optional 49*4882a593Smuzhiyun Definition: see ../gpio/gpio.txt 50*4882a593Smuzhiyun 51*4882a593SmuzhiyunPlease refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for 52*4882a593Smuzhiyuna general description of GPIO and interrupt bindings. 53*4882a593Smuzhiyun 54*4882a593SmuzhiyunPlease refer to pinctrl-bindings.txt in this directory for details of the 55*4882a593Smuzhiyuncommon pinctrl bindings used by client devices, including the meaning of the 56*4882a593Smuzhiyunphrase "pin configuration node". 57*4882a593Smuzhiyun 58*4882a593SmuzhiyunThe pin configuration nodes act as a container for an arbitrary number of 59*4882a593Smuzhiyunsubnodes. Each of these subnodes represents some desired configuration for a 60*4882a593Smuzhiyunpin, a group, or a list of pins or groups. This configuration can include the 61*4882a593Smuzhiyunmux function to select on those pin(s)/group(s), and various pin configuration 62*4882a593Smuzhiyunparameters, such as pull-up, drive strength, etc. 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun 65*4882a593SmuzhiyunPIN CONFIGURATION NODES: 66*4882a593Smuzhiyun 67*4882a593SmuzhiyunThe name of each subnode is not important; all subnodes should be enumerated 68*4882a593Smuzhiyunand processed purely based on their content. 69*4882a593Smuzhiyun 70*4882a593SmuzhiyunEach subnode only affects those parameters that are explicitly listed. In 71*4882a593Smuzhiyunother words, a subnode that lists a mux function but no pin configuration 72*4882a593Smuzhiyunparameters implies no information about any pin configuration parameters. 73*4882a593SmuzhiyunSimilarly, a pin subnode that describes a pullup parameter implies no 74*4882a593Smuzhiyuninformation about e.g. the mux function. 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun 77*4882a593SmuzhiyunThe following generic properties as defined in pinctrl-bindings.txt are valid 78*4882a593Smuzhiyunto specify in a pin configuration subnode: 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun- pins: 81*4882a593Smuzhiyun Usage: required 82*4882a593Smuzhiyun Value type: <string-array> 83*4882a593Smuzhiyun Definition: List of gpio pins affected by the properties specified in 84*4882a593Smuzhiyun this subnode. Valid pins are: 85*4882a593Smuzhiyun gpio0-gpio87 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun- function: 88*4882a593Smuzhiyun Usage: required 89*4882a593Smuzhiyun Value type: <string> 90*4882a593Smuzhiyun Definition: Specify the alternative function to be configured for the 91*4882a593Smuzhiyun specified pins. 92*4882a593Smuzhiyun Valid values are: 93*4882a593Smuzhiyun gpio, gsbi2_i2c, gsbi3, gsbi4, gsbi5_i2c, gsbi5_uart, 94*4882a593Smuzhiyun sdc2, ebi2_lcdc, ps_hold, prim_audio, sec_audio, 95*4882a593Smuzhiyun cdc_mclk 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun- bias-disable: 98*4882a593Smuzhiyun Usage: optional 99*4882a593Smuzhiyun Value type: <none> 100*4882a593Smuzhiyun Definition: The specified pins should be configured as no pull. 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun- bias-pull-down: 103*4882a593Smuzhiyun Usage: optional 104*4882a593Smuzhiyun Value type: <none> 105*4882a593Smuzhiyun Definition: The specified pins should be configured as pull down. 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun- bias-pull-up: 108*4882a593Smuzhiyun Usage: optional 109*4882a593Smuzhiyun Value type: <none> 110*4882a593Smuzhiyun Definition: The specified pins should be configured as pull up. 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun- output-high: 113*4882a593Smuzhiyun Usage: optional 114*4882a593Smuzhiyun Value type: <none> 115*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 116*4882a593Smuzhiyun high. 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun- output-low: 119*4882a593Smuzhiyun Usage: optional 120*4882a593Smuzhiyun Value type: <none> 121*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 122*4882a593Smuzhiyun low. 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun- drive-strength: 125*4882a593Smuzhiyun Usage: optional 126*4882a593Smuzhiyun Value type: <u32> 127*4882a593Smuzhiyun Definition: Selects the drive strength for the specified pins, in mA. 128*4882a593Smuzhiyun Valid values are: 2, 4, 6, 8, 10, 12, 14 and 16 129*4882a593Smuzhiyun 130*4882a593SmuzhiyunExample: 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun msmgpio: pinctrl@800000 { 133*4882a593Smuzhiyun compatible = "qcom,mdm9615-pinctrl"; 134*4882a593Smuzhiyun reg = <0x800000 0x4000>; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun gpio-controller; 137*4882a593Smuzhiyun #gpio-cells = <2>; 138*4882a593Smuzhiyun gpio-ranges = <&msmgpio 0 0 88>; 139*4882a593Smuzhiyun interrupt-controller; 140*4882a593Smuzhiyun #interrupt-cells = <2>; 141*4882a593Smuzhiyun interrupts = <0 16 0x4>; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun gsbi8_uart: gsbi8-uart { 144*4882a593Smuzhiyun mux { 145*4882a593Smuzhiyun pins = "gpio34", "gpio35"; 146*4882a593Smuzhiyun function = "gsbi8"; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun tx { 150*4882a593Smuzhiyun pins = "gpio34"; 151*4882a593Smuzhiyun drive-strength = <4>; 152*4882a593Smuzhiyun bias-disable; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun rx { 156*4882a593Smuzhiyun pins = "gpio35"; 157*4882a593Smuzhiyun drive-strength = <2>; 158*4882a593Smuzhiyun bias-pull-up; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun }; 162