1*4882a593SmuzhiyunQualcomm Technologies, Inc. IPQ8074 TLMM block 2*4882a593Smuzhiyun 3*4882a593SmuzhiyunThis binding describes the Top Level Mode Multiplexer block found in the 4*4882a593SmuzhiyunIPQ8074 platform. 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun- compatible: 7*4882a593Smuzhiyun Usage: required 8*4882a593Smuzhiyun Value type: <string> 9*4882a593Smuzhiyun Definition: must be "qcom,ipq8074-pinctrl" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun- reg: 12*4882a593Smuzhiyun Usage: required 13*4882a593Smuzhiyun Value type: <prop-encoded-array> 14*4882a593Smuzhiyun Definition: the base address and size of the TLMM register space. 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun- interrupts: 17*4882a593Smuzhiyun Usage: required 18*4882a593Smuzhiyun Value type: <prop-encoded-array> 19*4882a593Smuzhiyun Definition: should specify the TLMM summary IRQ. 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun- interrupt-controller: 22*4882a593Smuzhiyun Usage: required 23*4882a593Smuzhiyun Value type: <none> 24*4882a593Smuzhiyun Definition: identifies this node as an interrupt controller 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun- #interrupt-cells: 27*4882a593Smuzhiyun Usage: required 28*4882a593Smuzhiyun Value type: <u32> 29*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 30*4882a593Smuzhiyun in <dt-bindings/interrupt-controller/irq.h> 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun- gpio-controller: 33*4882a593Smuzhiyun Usage: required 34*4882a593Smuzhiyun Value type: <none> 35*4882a593Smuzhiyun Definition: identifies this node as a gpio controller 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun- #gpio-cells: 38*4882a593Smuzhiyun Usage: required 39*4882a593Smuzhiyun Value type: <u32> 40*4882a593Smuzhiyun Definition: must be 2. Specifying the pin number and flags, as defined 41*4882a593Smuzhiyun in <dt-bindings/gpio/gpio.h> 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun- gpio-ranges: 44*4882a593Smuzhiyun Usage: required 45*4882a593Smuzhiyun Definition: see ../gpio/gpio.txt 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun- gpio-reserved-ranges: 48*4882a593Smuzhiyun Usage: optional 49*4882a593Smuzhiyun Definition: see ../gpio/gpio.txt 50*4882a593Smuzhiyun 51*4882a593SmuzhiyunPlease refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for 52*4882a593Smuzhiyuna general description of GPIO and interrupt bindings. 53*4882a593Smuzhiyun 54*4882a593SmuzhiyunPlease refer to pinctrl-bindings.txt in this directory for details of the 55*4882a593Smuzhiyuncommon pinctrl bindings used by client devices, including the meaning of the 56*4882a593Smuzhiyunphrase "pin configuration node". 57*4882a593Smuzhiyun 58*4882a593SmuzhiyunThe pin configuration nodes act as a container for an arbitrary number of 59*4882a593Smuzhiyunsubnodes. Each of these subnodes represents some desired configuration for a 60*4882a593Smuzhiyunpin, a group, or a list of pins or groups. This configuration can include the 61*4882a593Smuzhiyunmux function to select on those pin(s)/group(s), and various pin configuration 62*4882a593Smuzhiyunparameters, such as pull-up, drive strength, etc. 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun 65*4882a593SmuzhiyunPIN CONFIGURATION NODES: 66*4882a593Smuzhiyun 67*4882a593SmuzhiyunThe name of each subnode is not important; all subnodes should be enumerated 68*4882a593Smuzhiyunand processed purely based on their content. 69*4882a593Smuzhiyun 70*4882a593SmuzhiyunEach subnode only affects those parameters that are explicitly listed. In 71*4882a593Smuzhiyunother words, a subnode that lists a mux function but no pin configuration 72*4882a593Smuzhiyunparameters implies no information about any pin configuration parameters. 73*4882a593SmuzhiyunSimilarly, a pin subnode that describes a pullup parameter implies no 74*4882a593Smuzhiyuninformation about e.g. the mux function. 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun 77*4882a593SmuzhiyunThe following generic properties as defined in pinctrl-bindings.txt are valid 78*4882a593Smuzhiyunto specify in a pin configuration subnode: 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun- pins: 81*4882a593Smuzhiyun Usage: required 82*4882a593Smuzhiyun Value type: <string-array> 83*4882a593Smuzhiyun Definition: List of gpio pins affected by the properties specified in 84*4882a593Smuzhiyun this subnode. Valid pins are: 85*4882a593Smuzhiyun gpio0-gpio69 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun- function: 88*4882a593Smuzhiyun Usage: required 89*4882a593Smuzhiyun Value type: <string> 90*4882a593Smuzhiyun Definition: Specify the alternative function to be configured for the 91*4882a593Smuzhiyun specified pins. Functions are only valid for gpio pins. 92*4882a593Smuzhiyun Valid values are: 93*4882a593Smuzhiyun atest_char, atest_char0, atest_char1, atest_char2, 94*4882a593Smuzhiyun atest_char3, audio_rxbclk, audio_rxd, audio_rxfsync, 95*4882a593Smuzhiyun audio_rxmclk, audio_txbclk, audio_txd, audio_txfsync, 96*4882a593Smuzhiyun audio_txmclk, blsp0_i2c, blsp0_spi, blsp0_uart, blsp1_i2c, 97*4882a593Smuzhiyun blsp1_spi, blsp1_uart, blsp2_i2c, blsp2_spi, blsp2_uart, 98*4882a593Smuzhiyun blsp3_i2c, blsp3_spi, blsp3_spi0, blsp3_spi1, blsp3_spi2, 99*4882a593Smuzhiyun blsp3_spi3, blsp3_uart, blsp4_i2c0, blsp4_i2c1, blsp4_spi0, 100*4882a593Smuzhiyun blsp4_spi1, blsp4_uart0, blsp4_uart1, blsp5_i2c, blsp5_spi, 101*4882a593Smuzhiyun blsp5_uart, burn0, burn1, cri_trng, cri_trng0, cri_trng1, 102*4882a593Smuzhiyun cxc0, cxc1, dbg_out, gcc_plltest, gcc_tlmm, gpio, ldo_en, 103*4882a593Smuzhiyun ldo_update, led0, led1, led2, mac0_sa0, mac0_sa1, mac1_sa0, 104*4882a593Smuzhiyun mac1_sa1, mac1_sa2, mac1_sa3, mac2_sa0, mac2_sa1, mdc, 105*4882a593Smuzhiyun mdio, pcie0_clk, pcie0_rst, pcie0_wake, pcie1_clk, 106*4882a593Smuzhiyun pcie1_rst, pcie1_wake, pcm_drx, pcm_dtx, pcm_fsync, 107*4882a593Smuzhiyun pcm_pclk, pcm_zsi0, pcm_zsi1, prng_rosc, pta1_0, pta1_1, 108*4882a593Smuzhiyun pta1_2, pta2_0, pta2_1, pta2_2, pwm0, pwm1, pwm2, pwm3, 109*4882a593Smuzhiyun qdss_cti_trig_in_a0, qdss_cti_trig_in_a1, 110*4882a593Smuzhiyun qdss_cti_trig_in_b0, qdss_cti_trig_in_b1, 111*4882a593Smuzhiyun qdss_cti_trig_out_a0, qdss_cti_trig_out_a1, 112*4882a593Smuzhiyun qdss_cti_trig_out_b0, qdss_cti_trig_out_b1, 113*4882a593Smuzhiyun qdss_traceclk_a, qdss_traceclk_b, qdss_tracectl_a, 114*4882a593Smuzhiyun qdss_tracectl_b, qdss_tracedata_a, qdss_tracedata_b, 115*4882a593Smuzhiyun qpic, rx0, rx1, rx2, sd_card, sd_write, tsens_max, wci2a, 116*4882a593Smuzhiyun wci2b, wci2c, wci2d 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun- bias-disable: 119*4882a593Smuzhiyun Usage: optional 120*4882a593Smuzhiyun Value type: <none> 121*4882a593Smuzhiyun Definition: The specified pins should be configured as no pull. 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun- bias-pull-down: 124*4882a593Smuzhiyun Usage: optional 125*4882a593Smuzhiyun Value type: <none> 126*4882a593Smuzhiyun Definition: The specified pins should be configured as pull down. 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun- bias-pull-up: 129*4882a593Smuzhiyun Usage: optional 130*4882a593Smuzhiyun Value type: <none> 131*4882a593Smuzhiyun Definition: The specified pins should be configured as pull up. 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun- output-high: 134*4882a593Smuzhiyun Usage: optional 135*4882a593Smuzhiyun Value type: <none> 136*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 137*4882a593Smuzhiyun high. 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun- output-low: 140*4882a593Smuzhiyun Usage: optional 141*4882a593Smuzhiyun Value type: <none> 142*4882a593Smuzhiyun Definition: The specified pins are configured in output mode, driven 143*4882a593Smuzhiyun low. 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun- drive-strength: 146*4882a593Smuzhiyun Usage: optional 147*4882a593Smuzhiyun Value type: <u32> 148*4882a593Smuzhiyun Definition: Selects the drive strength for the specified pins, in mA. 149*4882a593Smuzhiyun Valid values are: 2, 4, 6, 8, 10, 12, 14 and 16 150*4882a593Smuzhiyun 151*4882a593SmuzhiyunExample: 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun tlmm: pinctrl@1000000 { 154*4882a593Smuzhiyun compatible = "qcom,ipq8074-pinctrl"; 155*4882a593Smuzhiyun reg = <0x1000000 0x300000>; 156*4882a593Smuzhiyun interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 157*4882a593Smuzhiyun gpio-controller; 158*4882a593Smuzhiyun #gpio-cells = <2>; 159*4882a593Smuzhiyun gpio-ranges = <&tlmm 0 0 70>; 160*4882a593Smuzhiyun interrupt-controller; 161*4882a593Smuzhiyun #interrupt-cells = <2>; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun uart2: uart2-default { 164*4882a593Smuzhiyun mux { 165*4882a593Smuzhiyun pins = "gpio23", "gpio24"; 166*4882a593Smuzhiyun function = "blsp4_uart1"; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun rx { 170*4882a593Smuzhiyun pins = "gpio23"; 171*4882a593Smuzhiyun drive-strength = <4>; 172*4882a593Smuzhiyun bias-disable; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun tx { 176*4882a593Smuzhiyun pins = "gpio24"; 177*4882a593Smuzhiyun drive-strength = <2>; 178*4882a593Smuzhiyun bias-pull-up; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun }; 182