xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/pinctrl/nvidia,tegra124-pinmux.txt (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593SmuzhiyunNVIDIA Tegra124 pinmux controller
2*4882a593Smuzhiyun
3*4882a593SmuzhiyunThe Tegra124 pinctrl binding is very similar to the Tegra20 and Tegra30
4*4882a593Smuzhiyunpinctrl binding, as described in nvidia,tegra20-pinmux.txt and
5*4882a593Smuzhiyunnvidia,tegra30-pinmux.txt. In fact, this document assumes that binding as
6*4882a593Smuzhiyuna baseline, and only documents the differences between the two bindings.
7*4882a593Smuzhiyun
8*4882a593SmuzhiyunRequired properties:
9*4882a593Smuzhiyun- compatible: For Tegra124, must contain "nvidia,tegra124-pinmux".  For
10*4882a593Smuzhiyun  Tegra132, must contain '"nvidia,tegra132-pinmux", "nvidia-tegra124-pinmux"'.
11*4882a593Smuzhiyun- reg: Should contain a list of base address and size pairs for:
12*4882a593Smuzhiyun    -- first entry - the drive strength and pad control registers.
13*4882a593Smuzhiyun    -- second entry - the pinmux registers
14*4882a593Smuzhiyun    -- third entry - the MIPI_PAD_CTRL register
15*4882a593Smuzhiyun
16*4882a593SmuzhiyunTegra124 adds the following optional properties for pin configuration subnodes.
17*4882a593SmuzhiyunThe macros for options are defined in the
18*4882a593Smuzhiyun	include/dt-binding/pinctrl/pinctrl-tegra.h.
19*4882a593Smuzhiyun- nvidia,enable-input: Integer. Enable the pin's input path.
20*4882a593Smuzhiyun		enable :TEGRA_PIN_ENABLE and
21*4882a593Smuzhiyun		disable or output only: TEGRA_PIN_DISABLE.
22*4882a593Smuzhiyun- nvidia,open-drain: Integer.
23*4882a593Smuzhiyun		enable: TEGRA_PIN_ENABLE.
24*4882a593Smuzhiyun		disable: TEGRA_PIN_DISABLE.
25*4882a593Smuzhiyun- nvidia,lock: Integer. Lock the pin configuration against further changes
26*4882a593Smuzhiyun    until reset.
27*4882a593Smuzhiyun		enable: TEGRA_PIN_ENABLE.
28*4882a593Smuzhiyun		disable: TEGRA_PIN_DISABLE.
29*4882a593Smuzhiyun- nvidia,io-reset: Integer. Reset the IO path.
30*4882a593Smuzhiyun		enable: TEGRA_PIN_ENABLE.
31*4882a593Smuzhiyun		disable: TEGRA_PIN_DISABLE.
32*4882a593Smuzhiyun- nvidia,rcv-sel: Integer. Select VIL/VIH receivers.
33*4882a593Smuzhiyun		normal: TEGRA_PIN_DISABLE
34*4882a593Smuzhiyun		high: TEGRA_PIN_ENABLE
35*4882a593Smuzhiyun
36*4882a593SmuzhiyunPlease refer the Tegra TRM for complete details regarding which groups
37*4882a593Smuzhiyunsupport which functionality.
38*4882a593Smuzhiyun
39*4882a593SmuzhiyunValid values for pin and group names are:
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun  per-pin mux groups:
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun    These all support nvidia,function, nvidia,tristate, nvidia,pull,
44*4882a593Smuzhiyun    nvidia,enable-input. Some support nvidia,lock nvidia,open-drain,
45*4882a593Smuzhiyun    nvidia,io-reset and nvidia,rcv-sel.
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun	ulpi_data0_po1, ulpi_data1_po2, ulpi_data2_po3, ulpi_data3_po4,
48*4882a593Smuzhiyun	ulpi_data4_po5, ulpi_data5_po6, ulpi_data6_po7, ulpi_data7_po0,
49*4882a593Smuzhiyun	ulpi_clk_py0, ulpi_dir_py1, ulpi_nxt_py2, ulpi_stp_py3, dap3_fs_pp0,
50*4882a593Smuzhiyun	dap3_din_pp1, dap3_dout_pp2, dap3_sclk_pp3, pv0, pv1, sdmmc1_clk_pz0,
51*4882a593Smuzhiyun	sdmmc1_cmd_pz1, sdmmc1_dat3_py4, sdmmc1_dat2_py5, sdmmc1_dat1_py6,
52*4882a593Smuzhiyun	sdmmc1_dat0_py7, clk2_out_pw5, clk2_req_pcc5, hdmi_int_pn7, ddc_scl_pv4,
53*4882a593Smuzhiyun	ddc_sda_pv5, uart2_rxd_pc3, uart2_txd_pc2, uart2_rts_n_pj6,
54*4882a593Smuzhiyun	uart2_cts_n_pj5, uart3_txd_pw6, uart3_rxd_pw7, uart3_cts_n_pa1,
55*4882a593Smuzhiyun	uart3_rts_n_pc0, pu0, pu1, pu2, pu3, pu4, pu5, pu6, gen1_i2c_scl_pc4,
56*4882a593Smuzhiyun	gen1_i2c_sda_pc5, dap4_fs_pp4, dap4_din_pp5, dap4_dout_pp6,
57*4882a593Smuzhiyun	dap4_sclk_pp7, clk3_out_pee0, clk3_req_pee1, pc7, pi5, pi7, pk0, pk1,
58*4882a593Smuzhiyun	pj0, pj2, pk3, pk4, pk2, pi3, pi6, pg0, pg1, pg2, pg3, pg4, pg5, pg6,
59*4882a593Smuzhiyun	pg7, ph0, ph1, ph2, ph3, ph4, ph5, ph6, ph7, pj7, pb0, pb1, pk7, pi0,
60*4882a593Smuzhiyun	pi1, pi2, pi4, gen2_i2c_scl_pt5, gen2_i2c_sda_pt6, sdmmc4_clk_pcc4,
61*4882a593Smuzhiyun	sdmmc4_cmd_pt7, sdmmc4_dat0_paa0, sdmmc4_dat1_paa1, sdmmc4_dat2_paa2,
62*4882a593Smuzhiyun	sdmmc4_dat3_paa3, sdmmc4_dat4_paa4, sdmmc4_dat5_paa5, sdmmc4_dat6_paa6,
63*4882a593Smuzhiyun	sdmmc4_dat7_paa7, cam_mclk_pcc0, pcc1, pbb0, cam_i2c_scl_pbb1,
64*4882a593Smuzhiyun	cam_i2c_sda_pbb2, pbb3, pbb4, pbb5, pbb6, pbb7, pcc2, jtag_rtck,
65*4882a593Smuzhiyun	pwr_i2c_scl_pz6, pwr_i2c_sda_pz7, kb_row0_pr0, kb_row1_pr1, kb_row2_pr2,
66*4882a593Smuzhiyun	kb_row3_pr3, kb_row4_pr4, kb_row5_pr5, kb_row6_pr6, kb_row7_pr7,
67*4882a593Smuzhiyun	kb_row8_ps0, kb_row9_ps1, kb_row10_ps2, kb_row11_ps3, kb_row12_ps4,
68*4882a593Smuzhiyun	kb_row13_ps5, kb_row14_ps6, kb_row15_ps7, kb_col0_pq0, kb_col1_pq1,
69*4882a593Smuzhiyun	kb_col2_pq2, kb_col3_pq3, kb_col4_pq4, kb_col5_pq5, kb_col6_pq6,
70*4882a593Smuzhiyun	kb_col7_pq7, clk_32k_out_pa0, core_pwr_req, cpu_pwr_req, pwr_int_n,
71*4882a593Smuzhiyun	clk_32k_in, owr, dap1_fs_pn0, dap1_din_pn1, dap1_dout_pn2,
72*4882a593Smuzhiyun	dap1_sclk_pn3, dap_mclk1_req_pee2, dap_mclk1_pw4, spdif_in_pk6,
73*4882a593Smuzhiyun	spdif_out_pk5, dap2_fs_pa2, dap2_din_pa4, dap2_dout_pa5, dap2_sclk_pa3,
74*4882a593Smuzhiyun	dvfs_pwm_px0, gpio_x1_aud_px1, gpio_x3_aud_px3, dvfs_clk_px2,
75*4882a593Smuzhiyun	gpio_x4_aud_px4, gpio_x5_aud_px5, gpio_x6_aud_px6, gpio_x7_aud_px7,
76*4882a593Smuzhiyun	sdmmc3_clk_pa6, sdmmc3_cmd_pa7, sdmmc3_dat0_pb7, sdmmc3_dat1_pb6,
77*4882a593Smuzhiyun	sdmmc3_dat2_pb5, sdmmc3_dat3_pb4, pex_l0_rst_n_pdd1,
78*4882a593Smuzhiyun	pex_l0_clkreq_n_pdd2, pex_wake_n_pdd3, pex_l1_rst_n_pdd5,
79*4882a593Smuzhiyun	pex_l1_clkreq_n_pdd6, hdmi_cec_pee3, sdmmc1_wp_n_pv3,
80*4882a593Smuzhiyun	sdmmc3_cd_n_pv2, gpio_w2_aud_pw2, gpio_w3_aud_pw3, usb_vbus_en0_pn4,
81*4882a593Smuzhiyun	usb_vbus_en1_pn5, sdmmc3_clk_lb_out_pee4, sdmmc3_clk_lb_in_pee5,
82*4882a593Smuzhiyun	gmi_clk_lb, reset_out_n, kb_row16_pt0, kb_row17_pt1, usb_vbus_en2_pff1,
83*4882a593Smuzhiyun	pff2, dp_hpd_pff0,
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun  drive groups:
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun    These all support nvidia,pull-down-strength, nvidia,pull-up-strength,
88*4882a593Smuzhiyun    nvidia,slew-rate-rising, nvidia,slew-rate-falling. Most but not all
89*4882a593Smuzhiyun    support nvidia,high-speed-mode, nvidia,schmitt, nvidia,low-power-mode
90*4882a593Smuzhiyun    and nvidia,drive-type.
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun    ao1, ao2, at1, at2, at3, at4, at5, cdev1, cdev2, dap1, dap2, dap3, dap4,
93*4882a593Smuzhiyun    dbg, sdio3, spi, uaa, uab, uart2, uart3, sdio1, ddc, gma, gme, gmf, gmg,
94*4882a593Smuzhiyun    gmh, owr, uda, gpv, dev3, cec, usb_vbus_en, ao3, ao0, hv0, sdio4, ao4.
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun  MIPI pad control groups:
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun    These support only the nvidia,function property.
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun    dsi_b
101*4882a593Smuzhiyun
102*4882a593SmuzhiyunValid values for nvidia,functions are:
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun  blink, cec, cldvfs, clk12, cpu, dap, dap1, dap2, dev3, displaya,
105*4882a593Smuzhiyun  displaya_alt, displayb, dtv, extperiph1, extperiph2, extperiph3,
106*4882a593Smuzhiyun  gmi, gmi_alt, hda, hsi, i2c1, i2c2, i2c3, i2c4, i2cpwr, i2s0,
107*4882a593Smuzhiyun  i2s1, i2s2, i2s3, i2s4, irda, kbc, owr, pmi, pwm0, pwm1, pwm2, pwm3,
108*4882a593Smuzhiyun  pwron, reset_out_n, rsvd1, rsvd2, rsvd3, rsvd4, sdmmc1, sdmmc2, sdmmc3,
109*4882a593Smuzhiyun  sdmmc4, soc, spdif, spi1, spi2, spi3, spi4, spi5, spi6, trace, uarta,
110*4882a593Smuzhiyun  uartb, uartc, uartd, ulpi, usb, vgp1, vgp2, vgp3, vgp4, vgp5, vgp6,
111*4882a593Smuzhiyun  vi, vi_alt1, vi_alt3, vimclk2, vimclk2_alt, sata, ccla, pe0, pe, pe1,
112*4882a593Smuzhiyun  dp, rtck, sys, clk tmds, csi, dsi_b
113*4882a593Smuzhiyun
114*4882a593SmuzhiyunExample:
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun	pinmux: pinmux {
117*4882a593Smuzhiyun		compatible = "nvidia,tegra124-pinmux";
118*4882a593Smuzhiyun		reg = <0x0 0x70000868 0x0 0x164>, /* Pad control registers */
119*4882a593Smuzhiyun		      <0x0 0x70003000 0x0 0x434>, /* Mux registers */
120*4882a593Smuzhiyun		      <0x0 0x70000820 0x0 0x8>;   /* MIPI pad control */
121*4882a593Smuzhiyun	};
122*4882a593Smuzhiyun
123*4882a593SmuzhiyunExample pinmux entries:
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun	pinctrl {
126*4882a593Smuzhiyun		sdmmc4_default: pinmux {
127*4882a593Smuzhiyun			sdmmc4_clk_pcc4 {
128*4882a593Smuzhiyun				nvidia,pins = "sdmmc4_clk_pcc4",
129*4882a593Smuzhiyun				nvidia,function = "sdmmc4";
130*4882a593Smuzhiyun				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
131*4882a593Smuzhiyun				nvidia,tristate = <TEGRA_PIN_DISABLE>;
132*4882a593Smuzhiyun			};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun			sdmmc4_dat0_paa0 {
135*4882a593Smuzhiyun				nvidia,pins = "sdmmc4_dat0_paa0",
136*4882a593Smuzhiyun						"sdmmc4_dat1_paa1",
137*4882a593Smuzhiyun						"sdmmc4_dat2_paa2",
138*4882a593Smuzhiyun						"sdmmc4_dat3_paa3",
139*4882a593Smuzhiyun						"sdmmc4_dat4_paa4",
140*4882a593Smuzhiyun						"sdmmc4_dat5_paa5",
141*4882a593Smuzhiyun						"sdmmc4_dat6_paa6",
142*4882a593Smuzhiyun						"sdmmc4_dat7_paa7";
143*4882a593Smuzhiyun				nvidia,function = "sdmmc4";
144*4882a593Smuzhiyun				nvidia,pull = <TEGRA_PIN_PULL_UP>;
145*4882a593Smuzhiyun				nvidia,tristate = <TEGRA_PIN_DISABLE>;
146*4882a593Smuzhiyun			};
147*4882a593Smuzhiyun		};
148*4882a593Smuzhiyun	};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun	sdhci@78000400 {
151*4882a593Smuzhiyun		pinctrl-names = "default";
152*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc4_default>;
153*4882a593Smuzhiyun	};
154