1*4882a593SmuzhiyunActions Semi S700 Pin Controller 2*4882a593Smuzhiyun 3*4882a593SmuzhiyunThis binding describes the pin controller found in the S700 SoC. 4*4882a593Smuzhiyun 5*4882a593SmuzhiyunRequired Properties: 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun- compatible: Should be "actions,s700-pinctrl" 8*4882a593Smuzhiyun- reg: Should contain the register base address and size of 9*4882a593Smuzhiyun the pin controller. 10*4882a593Smuzhiyun- clocks: phandle of the clock feeding the pin controller 11*4882a593Smuzhiyun- gpio-controller: Marks the device node as a GPIO controller. 12*4882a593Smuzhiyun- gpio-ranges: Specifies the mapping between gpio controller and 13*4882a593Smuzhiyun pin-controller pins. 14*4882a593Smuzhiyun- #gpio-cells: Should be two. The first cell is the gpio pin number 15*4882a593Smuzhiyun and the second cell is used for optional parameters. 16*4882a593Smuzhiyun- interrupt-controller: Marks the device node as an interrupt controller. 17*4882a593Smuzhiyun- #interrupt-cells: Specifies the number of cells needed to encode an 18*4882a593Smuzhiyun interrupt. Shall be set to 2. The first cell 19*4882a593Smuzhiyun defines the interrupt number, the second encodes 20*4882a593Smuzhiyun the trigger flags described in 21*4882a593Smuzhiyun bindings/interrupt-controller/interrupts.txt 22*4882a593Smuzhiyun- interrupts: The interrupt outputs from the controller. There is one GPIO 23*4882a593Smuzhiyun interrupt per GPIO bank. The number of interrupts listed depends 24*4882a593Smuzhiyun on the number of GPIO banks on the SoC. The interrupts must be 25*4882a593Smuzhiyun ordered by bank, starting with bank 0. 26*4882a593Smuzhiyun 27*4882a593SmuzhiyunPlease refer to pinctrl-bindings.txt in this directory for details of the 28*4882a593Smuzhiyuncommon pinctrl bindings used by client devices, including the meaning of the 29*4882a593Smuzhiyunphrase "pin configuration node". 30*4882a593Smuzhiyun 31*4882a593SmuzhiyunThe pin configuration nodes act as a container for an arbitrary number of 32*4882a593Smuzhiyunsubnodes. Each of these subnodes represents some desired configuration for a 33*4882a593Smuzhiyunpin, a group, or a list of pins or groups. This configuration can include the 34*4882a593Smuzhiyunmux function to select on those group(s), and various pin configuration 35*4882a593Smuzhiyunparameters, such as pull-up, drive strength, etc. 36*4882a593Smuzhiyun 37*4882a593SmuzhiyunPIN CONFIGURATION NODES: 38*4882a593Smuzhiyun 39*4882a593SmuzhiyunThe name of each subnode is not important; all subnodes should be enumerated 40*4882a593Smuzhiyunand processed purely based on their content. 41*4882a593Smuzhiyun 42*4882a593SmuzhiyunEach subnode only affects those parameters that are explicitly listed. In 43*4882a593Smuzhiyunother words, a subnode that lists a mux function but no pin configuration 44*4882a593Smuzhiyunparameters implies no information about any pin configuration parameters. 45*4882a593SmuzhiyunSimilarly, a pin subnode that describes a pullup parameter implies no 46*4882a593Smuzhiyuninformation about e.g. the mux function. 47*4882a593Smuzhiyun 48*4882a593SmuzhiyunPinmux functions are available only for the pin groups while pinconf 49*4882a593Smuzhiyunparameters are available for both pin groups and individual pins. 50*4882a593Smuzhiyun 51*4882a593SmuzhiyunThe following generic properties as defined in pinctrl-bindings.txt are valid 52*4882a593Smuzhiyunto specify in a pin configuration subnode: 53*4882a593Smuzhiyun 54*4882a593SmuzhiyunRequired Properties: 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun- pins: An array of strings, each string containing the name of a pin. 57*4882a593Smuzhiyun These pins are used for selecting the pull control and schmitt 58*4882a593Smuzhiyun trigger parameters. The following are the list of pins 59*4882a593Smuzhiyun available: 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun eth_txd0, eth_txd1, eth_txd2, eth_txd3, eth_txen, eth_rxer, 62*4882a593Smuzhiyun eth_crs_dv, eth_rxd1, eth_rxd0, eth_rxd2, eth_rxd3, eth_ref_clk, 63*4882a593Smuzhiyun eth_mdc, eth_mdio, sirq0, sirq1, sirq2, i2s_d0, i2s_bclk0, 64*4882a593Smuzhiyun i2s_lrclk0, i2s_mclk0, i2s_d1, i2s_bclk1, i2s_lrclk1, i2s_mclk1, 65*4882a593Smuzhiyun pcm1_in, pcm1_clk, pcm1_sync, pcm1_out, ks_in0, ks_in1, ks_in2, 66*4882a593Smuzhiyun ks_in3, ks_out0, ks_out1, ks_out2, lvds_oep, lvds_oen, lvds_odp, 67*4882a593Smuzhiyun lvds_odn, lvds_ocp, lvds_ocn, lvds_obp, lvds_obn, lvds_oap, 68*4882a593Smuzhiyun lvds_oan, lvds_eep, lvds_een, lvds_edp, lvds_edn, lvds_ecp, 69*4882a593Smuzhiyun lvds_ecn, lvds_ebp, lvds_ebn, lvds_eap, lvds_ean, lcd0_d18, 70*4882a593Smuzhiyun lcd0_d2, dsi_dp3, dsi_dn3, dsi_dp1, dsi_dn1, dsi_cp, dsi_cn, 71*4882a593Smuzhiyun dsi_dp0, dsi_dn0, dsi_dp2, dsi_dn2, sd0_d0, sd0_d1, sd0_d2, 72*4882a593Smuzhiyun sd0_d3, sd1_d0, sd1_d1, sd1_d2, sd1_d3, sd0_cmd, sd0_clk, 73*4882a593Smuzhiyun sd1_cmd, sd1_clk, spi0_ss, spi0_miso, uart0_rx, uart0_tx, 74*4882a593Smuzhiyun uart2_rx, uart2_tx, uart2_rtsb, uart2_ctsb, uart3_rx, uart3_tx, 75*4882a593Smuzhiyun uart3_rtsb, uart3_ctsb, i2c0_sclk, i2c0_sdata, i2c1_sclk, 76*4882a593Smuzhiyun i2c1_sdata, i2c2_sdata, csi_dn0, csi_dp0, csi_dn1, csi_dp1, 77*4882a593Smuzhiyun csi_cn, csi_cp, csi_dn2, csi_dp2, csi_dn3, csi_dp3, 78*4882a593Smuzhiyun sensor0_pclk, sensor0_ckout, dnand_d0, dnand_d1, dnand_d2, 79*4882a593Smuzhiyun dnand_d3, dnand_d4, dnand_d5, dnand_d6, dnand_d7, dnand_wrb, 80*4882a593Smuzhiyun dnand_rdb, dnand_rdbn, dnand_dqs, dnand_dqsn, dnand_rb0, 81*4882a593Smuzhiyun dnand_ale, dnand_cle, dnand_ceb0, dnand_ceb1, dnand_ceb2, 82*4882a593Smuzhiyun dnand_ceb3, porb, clko_25m, bsel, pkg0, pkg1, pkg2, pkg3 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun- groups: An array of strings, each string containing the name of a pin 85*4882a593Smuzhiyun group. These pin groups are used for selecting the pinmux 86*4882a593Smuzhiyun functions. 87*4882a593Smuzhiyun rgmii_txd23_mfp, rgmii_rxd2_mfp, rgmii_rxd3_mfp, lcd0_d18_mfp, 88*4882a593Smuzhiyun rgmii_txd01_mfp, rgmii_txd0_mfp, rgmii_txd1_mfp, rgmii_txen_mfp, 89*4882a593Smuzhiyun rgmii_rxen_mfp, rgmii_rxd1_mfp, rgmii_rxd0_mfp, rgmii_ref_clk_mfp, 90*4882a593Smuzhiyun i2s_d0_mfp, i2s_pcm1_mfp, i2s0_pcm0_mfp, i2s1_pcm0_mfp, 91*4882a593Smuzhiyun i2s_d1_mfp, ks_in2_mfp, ks_in1_mfp, ks_in0_mfp, ks_in3_mfp, 92*4882a593Smuzhiyun ks_out0_mfp, ks_out1_mfp, ks_out2_mfp, lvds_o_pn_mfp, dsi_dn0_mfp, 93*4882a593Smuzhiyun dsi_dp2_mfp, lcd0_d2_mfp, dsi_dp3_mfp, dsi_dn3_mfp, dsi_dp0_mfp, 94*4882a593Smuzhiyun lvds_ee_pn_mfp, uart2_rx_tx_mfp, spi0_i2c_pcm_mfp, dsi_dnp1_cp_d2_mfp, 95*4882a593Smuzhiyun dsi_dnp1_cp_d17_mfp, lvds_e_pn_mfp, dsi_dn2_mfp, uart2_rtsb_mfp, 96*4882a593Smuzhiyun uart2_ctsb_mfp, uart3_rtsb_mfp, uart3_ctsb_mfp, sd0_d0_mfp, sd0_d1_mfp, 97*4882a593Smuzhiyun sd0_d2_d3_mfp, sd1_d0_d3_mfp, sd0_cmd_mfp, sd0_clk_mfp, sd1_cmd_mfp, 98*4882a593Smuzhiyun uart0_rx_mfp, clko_25m_mfp, csi_cn_cp_mfp, sens0_ckout_mfp, uart0_tx_mfp, 99*4882a593Smuzhiyun i2c0_mfp, csi_dn_dp_mfp, sen0_pclk_mfp, pcm1_in_mfp, pcm1_clk_mfp, 100*4882a593Smuzhiyun pcm1_sync_mfp, pcm1_out_mfp, dnand_data_wr_mfp, dnand_acle_ce0_mfp, 101*4882a593Smuzhiyun nand_ceb2_mfp, nand_ceb3_mfp 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun These pin groups are used for selecting the drive strength 104*4882a593Smuzhiyun parameters. 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun sirq_drv, rgmii_txd23_drv, rgmii_rxd23_drv, rgmii_txd01_txen_drv, 107*4882a593Smuzhiyun rgmii_rxer_drv, rgmii_crs_drv, rgmii_rxd10_drv, rgmii_ref_clk_drv, 108*4882a593Smuzhiyun smi_mdc_mdio_drv, i2s_d0_drv, i2s_bclk0_drv, i2s3_drv, i2s13_drv, 109*4882a593Smuzhiyun pcm1_drv, ks_in_drv, ks_out_drv, lvds_all_drv, lcd_d18_d2_drv, 110*4882a593Smuzhiyun dsi_all_drv, sd0_d0_d3_drv, sd0_cmd_drv, sd0_clk_drv, spi0_all_drv, 111*4882a593Smuzhiyun uart0_rx_drv, uart0_tx_drv, uart2_all_drv, i2c0_all_drv, i2c12_all_drv, 112*4882a593Smuzhiyun sens0_pclk_drv, sens0_ckout_drv, uart3_all_drv 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun- function: An array of strings, each string containing the name of the 115*4882a593Smuzhiyun pinmux functions. These functions can only be selected by 116*4882a593Smuzhiyun the corresponding pin groups. The following are the list of 117*4882a593Smuzhiyun pinmux functions available: 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun nor, eth_rgmii, eth_sgmii, spi0, spi1, spi2, spi3, seNs0, sens1, 120*4882a593Smuzhiyun uart0, uart1, uart2, uart3, uart4, uart5, uart6, i2s0, i2s1, 121*4882a593Smuzhiyun pcm1, pcm0, ks, jtag, pwm0, pwm1, pwm2, pwm3, pwm4, pwm5, p0, 122*4882a593Smuzhiyun sd0, sd1, sd2, i2c0, i2c1, i2c2, i2c3, dsi, lvds, usb30, 123*4882a593Smuzhiyun clko_25m, mipi_csi, nand, spdif, sirq0, sirq1, sirq2, bt, lcd0 124*4882a593Smuzhiyun 125*4882a593SmuzhiyunOptional Properties: 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun- bias-pull-down: No arguments. The specified pins should be configured as 128*4882a593Smuzhiyun pull down. 129*4882a593Smuzhiyun- bias-pull-up: No arguments. The specified pins should be configured as 130*4882a593Smuzhiyun pull up. 131*4882a593Smuzhiyun- input-schmitt-enable: No arguments: Enable schmitt trigger for the specified 132*4882a593Smuzhiyun pins 133*4882a593Smuzhiyun- input-schmitt-disable: No arguments: Disable schmitt trigger for the specified 134*4882a593Smuzhiyun pins 135*4882a593Smuzhiyun- drive-strength: Integer. Selects the drive strength for the specified 136*4882a593Smuzhiyun pins in mA. 137*4882a593Smuzhiyun Valid values are: 138*4882a593Smuzhiyun <2> 139*4882a593Smuzhiyun <4> 140*4882a593Smuzhiyun <8> 141*4882a593Smuzhiyun <12> 142*4882a593Smuzhiyun 143*4882a593SmuzhiyunExample: 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun pinctrl: pinctrl@e01b0000 { 146*4882a593Smuzhiyun compatible = "actions,s700-pinctrl"; 147*4882a593Smuzhiyun reg = <0x0 0xe01b0000 0x0 0x1000>; 148*4882a593Smuzhiyun clocks = <&cmu CLK_GPIO>; 149*4882a593Smuzhiyun gpio-controller; 150*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 0 136>; 151*4882a593Smuzhiyun #gpio-cells = <2>; 152*4882a593Smuzhiyun interrupt-controller; 153*4882a593Smuzhiyun #interrupt-cells = <2>; 154*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>, 155*4882a593Smuzhiyun <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>, 156*4882a593Smuzhiyun <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>, 157*4882a593Smuzhiyun <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 158*4882a593Smuzhiyun <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun uart3-default: uart3-default { 161*4882a593Smuzhiyun pinmux { 162*4882a593Smuzhiyun groups = "uart3_rtsb_mfp", "uart3_ctsb_mfp"; 163*4882a593Smuzhiyun function = "uart3"; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun pinconf { 166*4882a593Smuzhiyun groups = "uart3_all_drv"; 167*4882a593Smuzhiyun drive-strength = <2>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171