1*4882a593SmuzhiyunTegra SOC USB PHY 2*4882a593Smuzhiyun 3*4882a593SmuzhiyunThe device node for Tegra SOC USB PHY: 4*4882a593Smuzhiyun 5*4882a593SmuzhiyunRequired properties : 6*4882a593Smuzhiyun - compatible : For Tegra20, must contain "nvidia,tegra20-usb-phy". 7*4882a593Smuzhiyun For Tegra30, must contain "nvidia,tegra30-usb-phy". Otherwise, must contain 8*4882a593Smuzhiyun "nvidia,<chip>-usb-phy" plus at least one of the above, where <chip> is 9*4882a593Smuzhiyun tegra114, tegra124, tegra132, or tegra210. 10*4882a593Smuzhiyun - reg : Defines the following set of registers, in the order listed: 11*4882a593Smuzhiyun - The PHY's own register set. 12*4882a593Smuzhiyun Always present. 13*4882a593Smuzhiyun - The register set of the PHY containing the UTMI pad control registers. 14*4882a593Smuzhiyun Present if-and-only-if phy_type == utmi. 15*4882a593Smuzhiyun - phy_type : Should be one of "utmi", "ulpi" or "hsic". 16*4882a593Smuzhiyun - clocks : Defines the clocks listed in the clock-names property. 17*4882a593Smuzhiyun - clock-names : The following clock names must be present: 18*4882a593Smuzhiyun - reg: The clock needed to access the PHY's own registers. This is the 19*4882a593Smuzhiyun associated EHCI controller's clock. Always present. 20*4882a593Smuzhiyun - pll_u: PLL_U. Always present. 21*4882a593Smuzhiyun - timer: The timeout clock (clk_m). Present if phy_type == utmi. 22*4882a593Smuzhiyun - utmi-pads: The clock needed to access the UTMI pad control registers. 23*4882a593Smuzhiyun Present if phy_type == utmi. 24*4882a593Smuzhiyun - ulpi-link: The clock Tegra provides to the ULPI PHY (usually pad DAP_MCLK2 25*4882a593Smuzhiyun with pad group aka "nvidia,pins" cdev2 and pin mux option config aka 26*4882a593Smuzhiyun "nvidia,function" pllp_out4). 27*4882a593Smuzhiyun Present if phy_type == ulpi, and ULPI link mode is in use. 28*4882a593Smuzhiyun - resets : Must contain an entry for each entry in reset-names. 29*4882a593Smuzhiyun See ../reset/reset.txt for details. 30*4882a593Smuzhiyun - reset-names : Must include the following entries: 31*4882a593Smuzhiyun - usb: The PHY's own reset signal. 32*4882a593Smuzhiyun - utmi-pads: The reset of the PHY containing the chip-wide UTMI pad control 33*4882a593Smuzhiyun registers. Required even if phy_type == ulpi. 34*4882a593Smuzhiyun 35*4882a593SmuzhiyunRequired properties for phy_type == ulpi: 36*4882a593Smuzhiyun - nvidia,phy-reset-gpio : The GPIO used to reset the PHY. 37*4882a593Smuzhiyun 38*4882a593SmuzhiyunRequired PHY timing params for utmi phy, for all chips: 39*4882a593Smuzhiyun - nvidia,hssync-start-delay : Number of 480 Mhz clock cycles to wait before 40*4882a593Smuzhiyun start of sync launches RxActive 41*4882a593Smuzhiyun - nvidia,elastic-limit : Variable FIFO Depth of elastic input store 42*4882a593Smuzhiyun - nvidia,idle-wait-delay : Number of 480 Mhz clock cycles of idle to wait 43*4882a593Smuzhiyun before declare IDLE. 44*4882a593Smuzhiyun - nvidia,term-range-adj : Range adjusment on terminations 45*4882a593Smuzhiyun - Either one of the following for HS driver output control: 46*4882a593Smuzhiyun - nvidia,xcvr-setup : integer, uses the provided value. 47*4882a593Smuzhiyun - nvidia,xcvr-setup-use-fuses : boolean, indicates that the value is read 48*4882a593Smuzhiyun from the on-chip fuses 49*4882a593Smuzhiyun If both are provided, nvidia,xcvr-setup-use-fuses takes precedence. 50*4882a593Smuzhiyun - nvidia,xcvr-lsfslew : LS falling slew rate control. 51*4882a593Smuzhiyun - nvidia,xcvr-lsrslew : LS rising slew rate control. 52*4882a593Smuzhiyun 53*4882a593SmuzhiyunRequired PHY timing params for utmi phy, only on Tegra30 and above: 54*4882a593Smuzhiyun - nvidia,xcvr-hsslew : HS slew rate control. 55*4882a593Smuzhiyun - nvidia,hssquelch-level : HS squelch detector level. 56*4882a593Smuzhiyun - nvidia,hsdiscon-level : HS disconnect detector level. 57*4882a593Smuzhiyun 58*4882a593SmuzhiyunOptional properties: 59*4882a593Smuzhiyun - nvidia,has-legacy-mode : boolean indicates whether this controller can 60*4882a593Smuzhiyun operate in legacy mode (as APX 2500 / 2600). In legacy mode some 61*4882a593Smuzhiyun registers are accessed through the APB_MISC base address instead of 62*4882a593Smuzhiyun the USB controller. 63*4882a593Smuzhiyun - nvidia,is-wired : boolean. Indicates whether we can do certain kind of power 64*4882a593Smuzhiyun optimizations for the devices that are always connected. e.g. modem. 65*4882a593Smuzhiyun - dr_mode : dual role mode. Indicates the working mode for the PHY. Can be 66*4882a593Smuzhiyun "host", "peripheral", or "otg". Defaults to "host" if not defined. 67*4882a593Smuzhiyun host means this is a host controller 68*4882a593Smuzhiyun peripheral means it is device controller 69*4882a593Smuzhiyun otg means it can operate as either ("on the go") 70*4882a593Smuzhiyun - nvidia,has-utmi-pad-registers : boolean indicates whether this controller 71*4882a593Smuzhiyun contains the UTMI pad control registers common to all USB controllers. 72*4882a593Smuzhiyun 73*4882a593SmuzhiyunVBUS control (required for dr_mode == otg, optional for dr_mode == host): 74*4882a593Smuzhiyun - vbus-supply: regulator for VBUS 75