xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/pci/xilinx-versal-cpm.yaml (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2*4882a593Smuzhiyun%YAML 1.2
3*4882a593Smuzhiyun---
4*4882a593Smuzhiyun$id: http://devicetree.org/schemas/pci/xilinx-versal-cpm.yaml#
5*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml#
6*4882a593Smuzhiyun
7*4882a593Smuzhiyuntitle: CPM Host Controller device tree for Xilinx Versal SoCs
8*4882a593Smuzhiyun
9*4882a593Smuzhiyunmaintainers:
10*4882a593Smuzhiyun  - Bharat Kumar Gogada <bharat.kumar.gogada@xilinx.com>
11*4882a593Smuzhiyun
12*4882a593SmuzhiyunallOf:
13*4882a593Smuzhiyun  - $ref: /schemas/pci/pci-bus.yaml#
14*4882a593Smuzhiyun
15*4882a593Smuzhiyunproperties:
16*4882a593Smuzhiyun  compatible:
17*4882a593Smuzhiyun    const: xlnx,versal-cpm-host-1.00
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun  reg:
20*4882a593Smuzhiyun    items:
21*4882a593Smuzhiyun      - description: Configuration space region and bridge registers.
22*4882a593Smuzhiyun      - description: CPM system level control and status registers.
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun  reg-names:
25*4882a593Smuzhiyun    items:
26*4882a593Smuzhiyun      - const: cfg
27*4882a593Smuzhiyun      - const: cpm_slcr
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun  interrupts:
30*4882a593Smuzhiyun    maxItems: 1
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun  msi-map:
33*4882a593Smuzhiyun    description:
34*4882a593Smuzhiyun      Maps a Requester ID to an MSI controller and associated MSI sideband data.
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun  ranges:
37*4882a593Smuzhiyun    maxItems: 2
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun  "#interrupt-cells":
40*4882a593Smuzhiyun    const: 1
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun  interrupt-controller:
43*4882a593Smuzhiyun    description: Interrupt controller node for handling legacy PCI interrupts.
44*4882a593Smuzhiyun    type: object
45*4882a593Smuzhiyun    properties:
46*4882a593Smuzhiyun      "#address-cells":
47*4882a593Smuzhiyun        const: 0
48*4882a593Smuzhiyun      "#interrupt-cells":
49*4882a593Smuzhiyun        const: 1
50*4882a593Smuzhiyun      "interrupt-controller": true
51*4882a593Smuzhiyun    additionalProperties: false
52*4882a593Smuzhiyun
53*4882a593Smuzhiyunrequired:
54*4882a593Smuzhiyun  - reg
55*4882a593Smuzhiyun  - reg-names
56*4882a593Smuzhiyun  - "#interrupt-cells"
57*4882a593Smuzhiyun  - interrupts
58*4882a593Smuzhiyun  - interrupt-parent
59*4882a593Smuzhiyun  - interrupt-map
60*4882a593Smuzhiyun  - interrupt-map-mask
61*4882a593Smuzhiyun  - bus-range
62*4882a593Smuzhiyun  - msi-map
63*4882a593Smuzhiyun  - interrupt-controller
64*4882a593Smuzhiyun
65*4882a593SmuzhiyununevaluatedProperties: false
66*4882a593Smuzhiyun
67*4882a593Smuzhiyunexamples:
68*4882a593Smuzhiyun  - |
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun    versal {
71*4882a593Smuzhiyun               #address-cells = <2>;
72*4882a593Smuzhiyun               #size-cells = <2>;
73*4882a593Smuzhiyun               cpm_pcie: pcie@fca10000 {
74*4882a593Smuzhiyun                       compatible = "xlnx,versal-cpm-host-1.00";
75*4882a593Smuzhiyun                       device_type = "pci";
76*4882a593Smuzhiyun                       #address-cells = <3>;
77*4882a593Smuzhiyun                       #interrupt-cells = <1>;
78*4882a593Smuzhiyun                       #size-cells = <2>;
79*4882a593Smuzhiyun                       interrupts = <0 72 4>;
80*4882a593Smuzhiyun                       interrupt-parent = <&gic>;
81*4882a593Smuzhiyun                       interrupt-map-mask = <0 0 0 7>;
82*4882a593Smuzhiyun                       interrupt-map = <0 0 0 1 &pcie_intc_0 0>,
83*4882a593Smuzhiyun                                       <0 0 0 2 &pcie_intc_0 1>,
84*4882a593Smuzhiyun                                       <0 0 0 3 &pcie_intc_0 2>,
85*4882a593Smuzhiyun                                       <0 0 0 4 &pcie_intc_0 3>;
86*4882a593Smuzhiyun                       bus-range = <0x00 0xff>;
87*4882a593Smuzhiyun                       ranges = <0x02000000 0x0 0xe0000000 0x0 0xe0000000 0x0 0x10000000>,
88*4882a593Smuzhiyun                                <0x43000000 0x80 0x00000000 0x80 0x00000000 0x0 0x80000000>;
89*4882a593Smuzhiyun                       msi-map = <0x0 &its_gic 0x0 0x10000>;
90*4882a593Smuzhiyun                       reg = <0x6 0x00000000 0x0 0x10000000>,
91*4882a593Smuzhiyun                             <0x0 0xfca10000 0x0 0x1000>;
92*4882a593Smuzhiyun                       reg-names = "cfg", "cpm_slcr";
93*4882a593Smuzhiyun                       pcie_intc_0: interrupt-controller {
94*4882a593Smuzhiyun                               #address-cells = <0>;
95*4882a593Smuzhiyun                               #interrupt-cells = <1>;
96*4882a593Smuzhiyun                               interrupt-controller;
97*4882a593Smuzhiyun                       };
98*4882a593Smuzhiyun               };
99*4882a593Smuzhiyun    };
100