1*4882a593Smuzhiyun# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2*4882a593Smuzhiyun# Copyright (C) 2019 Texas Instruments Incorporated - http://www.ti.com/ 3*4882a593Smuzhiyun%YAML 1.2 4*4882a593Smuzhiyun--- 5*4882a593Smuzhiyun$id: "http://devicetree.org/schemas/pci/ti,j721e-pci-host.yaml#" 6*4882a593Smuzhiyun$schema: "http://devicetree.org/meta-schemas/core.yaml#" 7*4882a593Smuzhiyun 8*4882a593Smuzhiyuntitle: TI J721E PCI Host (PCIe Wrapper) 9*4882a593Smuzhiyun 10*4882a593Smuzhiyunmaintainers: 11*4882a593Smuzhiyun - Kishon Vijay Abraham I <kishon@ti.com> 12*4882a593Smuzhiyun 13*4882a593SmuzhiyunallOf: 14*4882a593Smuzhiyun - $ref: "cdns-pcie-host.yaml#" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyunproperties: 17*4882a593Smuzhiyun compatible: 18*4882a593Smuzhiyun enum: 19*4882a593Smuzhiyun - ti,j721e-pcie-host 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun reg: 22*4882a593Smuzhiyun maxItems: 4 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun reg-names: 25*4882a593Smuzhiyun items: 26*4882a593Smuzhiyun - const: intd_cfg 27*4882a593Smuzhiyun - const: user_cfg 28*4882a593Smuzhiyun - const: reg 29*4882a593Smuzhiyun - const: cfg 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun ti,syscon-pcie-ctrl: 32*4882a593Smuzhiyun description: Phandle to the SYSCON entry required for configuring PCIe mode 33*4882a593Smuzhiyun and link speed. 34*4882a593Smuzhiyun $ref: /schemas/types.yaml#/definitions/phandle 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun power-domains: 37*4882a593Smuzhiyun maxItems: 1 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun clocks: 40*4882a593Smuzhiyun maxItems: 1 41*4882a593Smuzhiyun description: clock-specifier to represent input to the PCIe 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun clock-names: 44*4882a593Smuzhiyun items: 45*4882a593Smuzhiyun - const: fck 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun vendor-id: 48*4882a593Smuzhiyun const: 0x104c 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun device-id: 51*4882a593Smuzhiyun const: 0xb00d 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun msi-map: true 54*4882a593Smuzhiyun 55*4882a593Smuzhiyunrequired: 56*4882a593Smuzhiyun - compatible 57*4882a593Smuzhiyun - reg 58*4882a593Smuzhiyun - reg-names 59*4882a593Smuzhiyun - ti,syscon-pcie-ctrl 60*4882a593Smuzhiyun - max-link-speed 61*4882a593Smuzhiyun - num-lanes 62*4882a593Smuzhiyun - power-domains 63*4882a593Smuzhiyun - clocks 64*4882a593Smuzhiyun - clock-names 65*4882a593Smuzhiyun - vendor-id 66*4882a593Smuzhiyun - device-id 67*4882a593Smuzhiyun - msi-map 68*4882a593Smuzhiyun - dma-coherent 69*4882a593Smuzhiyun - dma-ranges 70*4882a593Smuzhiyun - ranges 71*4882a593Smuzhiyun - reset-gpios 72*4882a593Smuzhiyun - phys 73*4882a593Smuzhiyun - phy-names 74*4882a593Smuzhiyun 75*4882a593SmuzhiyununevaluatedProperties: false 76*4882a593Smuzhiyun 77*4882a593Smuzhiyunexamples: 78*4882a593Smuzhiyun - | 79*4882a593Smuzhiyun #include <dt-bindings/soc/ti,sci_pm_domain.h> 80*4882a593Smuzhiyun #include <dt-bindings/gpio/gpio.h> 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun bus { 83*4882a593Smuzhiyun #address-cells = <2>; 84*4882a593Smuzhiyun #size-cells = <2>; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun pcie0_rc: pcie@2900000 { 87*4882a593Smuzhiyun compatible = "ti,j721e-pcie-host"; 88*4882a593Smuzhiyun reg = <0x00 0x02900000 0x00 0x1000>, 89*4882a593Smuzhiyun <0x00 0x02907000 0x00 0x400>, 90*4882a593Smuzhiyun <0x00 0x0d000000 0x00 0x00800000>, 91*4882a593Smuzhiyun <0x00 0x10000000 0x00 0x00001000>; 92*4882a593Smuzhiyun reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 93*4882a593Smuzhiyun ti,syscon-pcie-ctrl = <&pcie0_ctrl>; 94*4882a593Smuzhiyun max-link-speed = <3>; 95*4882a593Smuzhiyun num-lanes = <2>; 96*4882a593Smuzhiyun power-domains = <&k3_pds 239 TI_SCI_PD_EXCLUSIVE>; 97*4882a593Smuzhiyun clocks = <&k3_clks 239 1>; 98*4882a593Smuzhiyun clock-names = "fck"; 99*4882a593Smuzhiyun device_type = "pci"; 100*4882a593Smuzhiyun #address-cells = <3>; 101*4882a593Smuzhiyun #size-cells = <2>; 102*4882a593Smuzhiyun bus-range = <0x0 0xf>; 103*4882a593Smuzhiyun vendor-id = <0x104c>; 104*4882a593Smuzhiyun device-id = <0xb00d>; 105*4882a593Smuzhiyun msi-map = <0x0 &gic_its 0x0 0x10000>; 106*4882a593Smuzhiyun dma-coherent; 107*4882a593Smuzhiyun reset-gpios = <&exp1 6 GPIO_ACTIVE_HIGH>; 108*4882a593Smuzhiyun phys = <&serdes0_pcie_link>; 109*4882a593Smuzhiyun phy-names = "pcie-phy"; 110*4882a593Smuzhiyun ranges = <0x01000000 0x0 0x10001000 0x00 0x10001000 0x0 0x0010000>, 111*4882a593Smuzhiyun <0x02000000 0x0 0x10011000 0x00 0x10011000 0x0 0x7fef000>; 112*4882a593Smuzhiyun dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun }; 115