xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/iommu/qcom,iommu.txt (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun* QCOM IOMMU v1 Implementation
2*4882a593Smuzhiyun
3*4882a593SmuzhiyunQualcomm "B" family devices which are not compatible with arm-smmu have
4*4882a593Smuzhiyuna similar looking IOMMU but without access to the global register space,
5*4882a593Smuzhiyunand optionally requiring additional configuration to route context irqs
6*4882a593Smuzhiyunto non-secure vs secure interrupt line.
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun** Required properties:
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun- compatible       : Should be one of:
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun                        "qcom,msm8916-iommu"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun                     Followed by "qcom,msm-iommu-v1".
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun- clock-names      : Should be a pair of "iface" (required for IOMMUs
17*4882a593Smuzhiyun                     register group access) and "bus" (required for
18*4882a593Smuzhiyun                     the IOMMUs underlying bus access).
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun- clocks           : Phandles for respective clocks described by
21*4882a593Smuzhiyun                     clock-names.
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun- #address-cells   : must be 1.
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun- #size-cells      : must be 1.
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun- #iommu-cells     : Must be 1.  Index identifies the context-bank #.
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun- ranges           : Base address and size of the iommu context banks.
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun- qcom,iommu-secure-id  : secure-id.
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun- List of sub-nodes, one per translation context bank.  Each sub-node
34*4882a593Smuzhiyun  has the following required properties:
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun  - compatible     : Should be one of:
37*4882a593Smuzhiyun        - "qcom,msm-iommu-v1-ns"  : non-secure context bank
38*4882a593Smuzhiyun        - "qcom,msm-iommu-v1-sec" : secure context bank
39*4882a593Smuzhiyun  - reg            : Base address and size of context bank within the iommu
40*4882a593Smuzhiyun  - interrupts     : The context fault irq.
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun** Optional properties:
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun- reg              : Base address and size of the SMMU local base, should
45*4882a593Smuzhiyun                     be only specified if the iommu requires configuration
46*4882a593Smuzhiyun                     for routing of context bank irq's to secure vs non-
47*4882a593Smuzhiyun                     secure lines.  (Ie. if the iommu contains secure
48*4882a593Smuzhiyun                     context banks)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun** Examples:
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun	apps_iommu: iommu@1e20000 {
54*4882a593Smuzhiyun		#address-cells = <1>;
55*4882a593Smuzhiyun		#size-cells = <1>;
56*4882a593Smuzhiyun		#iommu-cells = <1>;
57*4882a593Smuzhiyun		compatible = "qcom,msm8916-iommu", "qcom,msm-iommu-v1";
58*4882a593Smuzhiyun		ranges = <0 0x1e20000 0x40000>;
59*4882a593Smuzhiyun		reg = <0x1ef0000 0x3000>;
60*4882a593Smuzhiyun		clocks = <&gcc GCC_SMMU_CFG_CLK>,
61*4882a593Smuzhiyun			 <&gcc GCC_APSS_TCU_CLK>;
62*4882a593Smuzhiyun		clock-names = "iface", "bus";
63*4882a593Smuzhiyun		qcom,iommu-secure-id = <17>;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun		// mdp_0:
66*4882a593Smuzhiyun		iommu-ctx@4000 {
67*4882a593Smuzhiyun			compatible = "qcom,msm-iommu-v1-ns";
68*4882a593Smuzhiyun			reg = <0x4000 0x1000>;
69*4882a593Smuzhiyun			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun		// venus_ns:
73*4882a593Smuzhiyun		iommu-ctx@5000 {
74*4882a593Smuzhiyun			compatible = "qcom,msm-iommu-v1-sec";
75*4882a593Smuzhiyun			reg = <0x5000 0x1000>;
76*4882a593Smuzhiyun			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	gpu_iommu: iommu@1f08000 {
81*4882a593Smuzhiyun		#address-cells = <1>;
82*4882a593Smuzhiyun		#size-cells = <1>;
83*4882a593Smuzhiyun		#iommu-cells = <1>;
84*4882a593Smuzhiyun		compatible = "qcom,msm8916-iommu", "qcom,msm-iommu-v1";
85*4882a593Smuzhiyun		ranges = <0 0x1f08000 0x10000>;
86*4882a593Smuzhiyun		clocks = <&gcc GCC_SMMU_CFG_CLK>,
87*4882a593Smuzhiyun			 <&gcc GCC_GFX_TCU_CLK>;
88*4882a593Smuzhiyun		clock-names = "iface", "bus";
89*4882a593Smuzhiyun		qcom,iommu-secure-id = <18>;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun		// gfx3d_user:
92*4882a593Smuzhiyun		iommu-ctx@1000 {
93*4882a593Smuzhiyun			compatible = "qcom,msm-iommu-v1-ns";
94*4882a593Smuzhiyun			reg = <0x1000 0x1000>;
95*4882a593Smuzhiyun			interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>;
96*4882a593Smuzhiyun		};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun		// gfx3d_priv:
99*4882a593Smuzhiyun		iommu-ctx@2000 {
100*4882a593Smuzhiyun			compatible = "qcom,msm-iommu-v1-ns";
101*4882a593Smuzhiyun			reg = <0x2000 0x1000>;
102*4882a593Smuzhiyun			interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
103*4882a593Smuzhiyun		};
104*4882a593Smuzhiyun	};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun	...
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun	venus: video-codec@1d00000 {
109*4882a593Smuzhiyun		...
110*4882a593Smuzhiyun		iommus = <&apps_iommu 5>;
111*4882a593Smuzhiyun	};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun	mdp: mdp@1a01000 {
114*4882a593Smuzhiyun		...
115*4882a593Smuzhiyun		iommus = <&apps_iommu 4>;
116*4882a593Smuzhiyun	};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun	gpu@1c00000 {
119*4882a593Smuzhiyun		...
120*4882a593Smuzhiyun		iommus = <&gpu_iommu 1>, <&gpu_iommu 2>;
121*4882a593Smuzhiyun	};
122