1*4882a593Smuzhiyun# SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun%YAML 1.2 3*4882a593Smuzhiyun--- 4*4882a593Smuzhiyun$id: http://devicetree.org/schemas/interconnect/fsl,imx8m-noc.yaml# 5*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml# 6*4882a593Smuzhiyun 7*4882a593Smuzhiyuntitle: Generic i.MX bus frequency device 8*4882a593Smuzhiyun 9*4882a593Smuzhiyunmaintainers: 10*4882a593Smuzhiyun - Leonard Crestez <leonard.crestez@nxp.com> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyundescription: | 13*4882a593Smuzhiyun The i.MX SoC family has multiple buses for which clock frequency (and 14*4882a593Smuzhiyun sometimes voltage) can be adjusted. 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun Some of those buses expose register areas mentioned in the memory maps as GPV 17*4882a593Smuzhiyun ("Global Programmers View") but not all. Access to this area might be denied 18*4882a593Smuzhiyun for normal (non-secure) world. 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun The buses are based on externally licensed IPs such as ARM NIC-301 and 21*4882a593Smuzhiyun Arteris FlexNOC but DT bindings are specific to the integration of these bus 22*4882a593Smuzhiyun interconnect IPs into imx SOCs. 23*4882a593Smuzhiyun 24*4882a593Smuzhiyunproperties: 25*4882a593Smuzhiyun compatible: 26*4882a593Smuzhiyun oneOf: 27*4882a593Smuzhiyun - items: 28*4882a593Smuzhiyun - enum: 29*4882a593Smuzhiyun - fsl,imx8mn-nic 30*4882a593Smuzhiyun - fsl,imx8mm-nic 31*4882a593Smuzhiyun - fsl,imx8mq-nic 32*4882a593Smuzhiyun - const: fsl,imx8m-nic 33*4882a593Smuzhiyun - items: 34*4882a593Smuzhiyun - enum: 35*4882a593Smuzhiyun - fsl,imx8mn-noc 36*4882a593Smuzhiyun - fsl,imx8mm-noc 37*4882a593Smuzhiyun - fsl,imx8mq-noc 38*4882a593Smuzhiyun - const: fsl,imx8m-noc 39*4882a593Smuzhiyun - const: fsl,imx8m-nic 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun reg: 42*4882a593Smuzhiyun maxItems: 1 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun clocks: 45*4882a593Smuzhiyun maxItems: 1 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun operating-points-v2: true 48*4882a593Smuzhiyun opp-table: true 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun fsl,ddrc: 51*4882a593Smuzhiyun $ref: "/schemas/types.yaml#/definitions/phandle" 52*4882a593Smuzhiyun description: 53*4882a593Smuzhiyun Phandle to DDR Controller. 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun '#interconnect-cells': 56*4882a593Smuzhiyun description: 57*4882a593Smuzhiyun If specified then also act as an interconnect provider. Should only be 58*4882a593Smuzhiyun set once per soc on the main noc. 59*4882a593Smuzhiyun const: 1 60*4882a593Smuzhiyun 61*4882a593Smuzhiyunrequired: 62*4882a593Smuzhiyun - compatible 63*4882a593Smuzhiyun - clocks 64*4882a593Smuzhiyun 65*4882a593SmuzhiyunadditionalProperties: false 66*4882a593Smuzhiyun 67*4882a593Smuzhiyunexamples: 68*4882a593Smuzhiyun - | 69*4882a593Smuzhiyun #include <dt-bindings/clock/imx8mm-clock.h> 70*4882a593Smuzhiyun #include <dt-bindings/interconnect/imx8mm.h> 71*4882a593Smuzhiyun #include <dt-bindings/interrupt-controller/arm-gic.h> 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun noc: interconnect@32700000 { 74*4882a593Smuzhiyun compatible = "fsl,imx8mm-noc", "fsl,imx8m-noc"; 75*4882a593Smuzhiyun reg = <0x32700000 0x100000>; 76*4882a593Smuzhiyun clocks = <&clk IMX8MM_CLK_NOC>; 77*4882a593Smuzhiyun #interconnect-cells = <1>; 78*4882a593Smuzhiyun fsl,ddrc = <&ddrc>; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun operating-points-v2 = <&noc_opp_table>; 81*4882a593Smuzhiyun noc_opp_table: opp-table { 82*4882a593Smuzhiyun compatible = "operating-points-v2"; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun opp-133M { 85*4882a593Smuzhiyun opp-hz = /bits/ 64 <133333333>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun opp-800M { 88*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun ddrc: memory-controller@3d400000 { 94*4882a593Smuzhiyun compatible = "fsl,imx8mm-ddrc", "fsl,imx8m-ddrc"; 95*4882a593Smuzhiyun reg = <0x3d400000 0x400000>; 96*4882a593Smuzhiyun clock-names = "core", "pll", "alt", "apb"; 97*4882a593Smuzhiyun clocks = <&clk IMX8MM_CLK_DRAM_CORE>, 98*4882a593Smuzhiyun <&clk IMX8MM_DRAM_PLL>, 99*4882a593Smuzhiyun <&clk IMX8MM_CLK_DRAM_ALT>, 100*4882a593Smuzhiyun <&clk IMX8MM_CLK_DRAM_APB>; 101*4882a593Smuzhiyun }; 102