xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/i2c/st,stm32-i2c.yaml (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2*4882a593Smuzhiyun%YAML 1.2
3*4882a593Smuzhiyun---
4*4882a593Smuzhiyun$id: http://devicetree.org/schemas/i2c/st,stm32-i2c.yaml#
5*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml#
6*4882a593Smuzhiyun
7*4882a593Smuzhiyuntitle: I2C controller embedded in STMicroelectronics STM32 I2C platform
8*4882a593Smuzhiyun
9*4882a593Smuzhiyunmaintainers:
10*4882a593Smuzhiyun  - Pierre-Yves MORDRET <pierre-yves.mordret@st.com>
11*4882a593Smuzhiyun
12*4882a593SmuzhiyunallOf:
13*4882a593Smuzhiyun  - $ref: /schemas/i2c/i2c-controller.yaml#
14*4882a593Smuzhiyun  - if:
15*4882a593Smuzhiyun      properties:
16*4882a593Smuzhiyun        compatible:
17*4882a593Smuzhiyun          contains:
18*4882a593Smuzhiyun            enum:
19*4882a593Smuzhiyun              - st,stm32f7-i2c
20*4882a593Smuzhiyun              - st,stm32mp15-i2c
21*4882a593Smuzhiyun    then:
22*4882a593Smuzhiyun      properties:
23*4882a593Smuzhiyun        i2c-scl-rising-time-ns:
24*4882a593Smuzhiyun          default: 25
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun        i2c-scl-falling-time-ns:
27*4882a593Smuzhiyun          default: 10
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun        st,syscfg-fmp:
30*4882a593Smuzhiyun          description: Use to set Fast Mode Plus bit within SYSCFG when
31*4882a593Smuzhiyun                       Fast Mode Plus speed is selected by slave.
32*4882a593Smuzhiyun                       Format is phandle to syscfg / register offset within
33*4882a593Smuzhiyun                       syscfg / register bitmask for FMP bit.
34*4882a593Smuzhiyun          $ref: "/schemas/types.yaml#/definitions/phandle-array"
35*4882a593Smuzhiyun          items:
36*4882a593Smuzhiyun            minItems: 3
37*4882a593Smuzhiyun            maxItems: 3
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun  - if:
40*4882a593Smuzhiyun      properties:
41*4882a593Smuzhiyun        compatible:
42*4882a593Smuzhiyun          contains:
43*4882a593Smuzhiyun            enum:
44*4882a593Smuzhiyun              - st,stm32f4-i2c
45*4882a593Smuzhiyun    then:
46*4882a593Smuzhiyun      properties:
47*4882a593Smuzhiyun        clock-frequency:
48*4882a593Smuzhiyun          enum: [100000, 400000]
49*4882a593Smuzhiyun
50*4882a593Smuzhiyunproperties:
51*4882a593Smuzhiyun  compatible:
52*4882a593Smuzhiyun    enum:
53*4882a593Smuzhiyun      - st,stm32f4-i2c
54*4882a593Smuzhiyun      - st,stm32f7-i2c
55*4882a593Smuzhiyun      - st,stm32mp15-i2c
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun  reg:
58*4882a593Smuzhiyun    maxItems: 1
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun  interrupts:
61*4882a593Smuzhiyun    items:
62*4882a593Smuzhiyun      - description: interrupt ID for I2C event
63*4882a593Smuzhiyun      - description: interrupt ID for I2C error
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun  resets:
66*4882a593Smuzhiyun    maxItems: 1
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun  clocks:
69*4882a593Smuzhiyun    maxItems: 1
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun  dmas:
72*4882a593Smuzhiyun    items:
73*4882a593Smuzhiyun      - description: RX DMA Channel phandle
74*4882a593Smuzhiyun      - description: TX DMA Channel phandle
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun  dma-names:
77*4882a593Smuzhiyun    items:
78*4882a593Smuzhiyun      - const: rx
79*4882a593Smuzhiyun      - const: tx
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun  clock-frequency:
82*4882a593Smuzhiyun    description: Desired I2C bus clock frequency in Hz. If not specified,
83*4882a593Smuzhiyun                 the default 100 kHz frequency will be used.
84*4882a593Smuzhiyun                 For STM32F7, STM32H7 and STM32MP1 SoCs, if timing parameters
85*4882a593Smuzhiyun                 match, the bus clock frequency can be from 1Hz to 1MHz.
86*4882a593Smuzhiyun    default: 100000
87*4882a593Smuzhiyun    minimum: 1
88*4882a593Smuzhiyun    maximum: 1000000
89*4882a593Smuzhiyun
90*4882a593Smuzhiyunrequired:
91*4882a593Smuzhiyun  - compatible
92*4882a593Smuzhiyun  - reg
93*4882a593Smuzhiyun  - interrupts
94*4882a593Smuzhiyun  - resets
95*4882a593Smuzhiyun  - clocks
96*4882a593Smuzhiyun
97*4882a593SmuzhiyununevaluatedProperties: false
98*4882a593Smuzhiyun
99*4882a593Smuzhiyunexamples:
100*4882a593Smuzhiyun  - |
101*4882a593Smuzhiyun    #include <dt-bindings/mfd/stm32f7-rcc.h>
102*4882a593Smuzhiyun    #include <dt-bindings/clock/stm32fx-clock.h>
103*4882a593Smuzhiyun    //Example 1 (with st,stm32f4-i2c compatible)
104*4882a593Smuzhiyun      i2c@40005400 {
105*4882a593Smuzhiyun          compatible = "st,stm32f4-i2c";
106*4882a593Smuzhiyun          #address-cells = <1>;
107*4882a593Smuzhiyun          #size-cells = <0>;
108*4882a593Smuzhiyun          reg = <0x40005400 0x400>;
109*4882a593Smuzhiyun          interrupts = <31>,
110*4882a593Smuzhiyun                       <32>;
111*4882a593Smuzhiyun          resets = <&rcc 277>;
112*4882a593Smuzhiyun          clocks = <&rcc 0 149>;
113*4882a593Smuzhiyun      };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun    //Example 2 (with st,stm32f7-i2c compatible)
116*4882a593Smuzhiyun      i2c@40005800 {
117*4882a593Smuzhiyun          compatible = "st,stm32f7-i2c";
118*4882a593Smuzhiyun          #address-cells = <1>;
119*4882a593Smuzhiyun          #size-cells = <0>;
120*4882a593Smuzhiyun          reg = <0x40005800 0x400>;
121*4882a593Smuzhiyun          interrupts = <31>,
122*4882a593Smuzhiyun                       <32>;
123*4882a593Smuzhiyun          resets = <&rcc STM32F7_APB1_RESET(I2C1)>;
124*4882a593Smuzhiyun          clocks = <&rcc 1 CLK_I2C1>;
125*4882a593Smuzhiyun      };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun    //Example 3 (with st,stm32mp15-i2c compatible on stm32mp)
128*4882a593Smuzhiyun    #include <dt-bindings/interrupt-controller/arm-gic.h>
129*4882a593Smuzhiyun    #include <dt-bindings/clock/stm32mp1-clks.h>
130*4882a593Smuzhiyun    #include <dt-bindings/reset/stm32mp1-resets.h>
131*4882a593Smuzhiyun      i2c@40013000 {
132*4882a593Smuzhiyun          compatible = "st,stm32mp15-i2c";
133*4882a593Smuzhiyun          #address-cells = <1>;
134*4882a593Smuzhiyun          #size-cells = <0>;
135*4882a593Smuzhiyun          reg = <0x40013000 0x400>;
136*4882a593Smuzhiyun          interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
137*4882a593Smuzhiyun                       <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
138*4882a593Smuzhiyun          clocks = <&rcc I2C2_K>;
139*4882a593Smuzhiyun          resets = <&rcc I2C2_R>;
140*4882a593Smuzhiyun          i2c-scl-rising-time-ns = <185>;
141*4882a593Smuzhiyun          i2c-scl-falling-time-ns = <20>;
142*4882a593Smuzhiyun          st,syscfg-fmp = <&syscfg 0x4 0x2>;
143*4882a593Smuzhiyun      };
144*4882a593Smuzhiyun...
145