xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/dma/renesas,rcar-dmac.yaml (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2*4882a593Smuzhiyun%YAML 1.2
3*4882a593Smuzhiyun---
4*4882a593Smuzhiyun$id: http://devicetree.org/schemas/dma/renesas,rcar-dmac.yaml#
5*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml#
6*4882a593Smuzhiyun
7*4882a593Smuzhiyuntitle: Renesas R-Car and RZ/G DMA Controller
8*4882a593Smuzhiyun
9*4882a593Smuzhiyunmaintainers:
10*4882a593Smuzhiyun  - Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>
11*4882a593Smuzhiyun
12*4882a593SmuzhiyunallOf:
13*4882a593Smuzhiyun  - $ref: "dma-controller.yaml#"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyunproperties:
16*4882a593Smuzhiyun  compatible:
17*4882a593Smuzhiyun    items:
18*4882a593Smuzhiyun      - enum:
19*4882a593Smuzhiyun          - renesas,dmac-r8a7742  # RZ/G1H
20*4882a593Smuzhiyun          - renesas,dmac-r8a7743  # RZ/G1M
21*4882a593Smuzhiyun          - renesas,dmac-r8a7744  # RZ/G1N
22*4882a593Smuzhiyun          - renesas,dmac-r8a7745  # RZ/G1E
23*4882a593Smuzhiyun          - renesas,dmac-r8a77470 # RZ/G1C
24*4882a593Smuzhiyun          - renesas,dmac-r8a774a1 # RZ/G2M
25*4882a593Smuzhiyun          - renesas,dmac-r8a774b1 # RZ/G2N
26*4882a593Smuzhiyun          - renesas,dmac-r8a774c0 # RZ/G2E
27*4882a593Smuzhiyun          - renesas,dmac-r8a774e1 # RZ/G2H
28*4882a593Smuzhiyun          - renesas,dmac-r8a7790  # R-Car H2
29*4882a593Smuzhiyun          - renesas,dmac-r8a7791  # R-Car M2-W
30*4882a593Smuzhiyun          - renesas,dmac-r8a7792  # R-Car V2H
31*4882a593Smuzhiyun          - renesas,dmac-r8a7793  # R-Car M2-N
32*4882a593Smuzhiyun          - renesas,dmac-r8a7794  # R-Car E2
33*4882a593Smuzhiyun          - renesas,dmac-r8a7795  # R-Car H3
34*4882a593Smuzhiyun          - renesas,dmac-r8a7796  # R-Car M3-W
35*4882a593Smuzhiyun          - renesas,dmac-r8a77961 # R-Car M3-W+
36*4882a593Smuzhiyun          - renesas,dmac-r8a77965 # R-Car M3-N
37*4882a593Smuzhiyun          - renesas,dmac-r8a77970 # R-Car V3M
38*4882a593Smuzhiyun          - renesas,dmac-r8a77980 # R-Car V3H
39*4882a593Smuzhiyun          - renesas,dmac-r8a77990 # R-Car E3
40*4882a593Smuzhiyun          - renesas,dmac-r8a77995 # R-Car D3
41*4882a593Smuzhiyun      - const: renesas,rcar-dmac
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun  reg:
44*4882a593Smuzhiyun    maxItems: 1
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun  interrupts:
47*4882a593Smuzhiyun    minItems: 9
48*4882a593Smuzhiyun    maxItems: 17
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun  interrupt-names:
51*4882a593Smuzhiyun    minItems: 9
52*4882a593Smuzhiyun    maxItems: 17
53*4882a593Smuzhiyun    items:
54*4882a593Smuzhiyun      - const: error
55*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
56*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
57*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
58*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
59*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
60*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
61*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
62*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
63*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
64*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
65*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
66*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
67*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
68*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
69*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
70*4882a593Smuzhiyun      - pattern: "^ch([0-9]|1[0-5])$"
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun  clocks:
73*4882a593Smuzhiyun    maxItems: 1
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun  clock-names:
76*4882a593Smuzhiyun    maxItems: 1
77*4882a593Smuzhiyun    items:
78*4882a593Smuzhiyun      - const: fck
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun  '#dma-cells':
81*4882a593Smuzhiyun    const: 1
82*4882a593Smuzhiyun    description:
83*4882a593Smuzhiyun      The cell specifies the MID/RID of the DMAC port connected to
84*4882a593Smuzhiyun      the DMA client.
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun  dma-channels:
87*4882a593Smuzhiyun    minimum: 8
88*4882a593Smuzhiyun    maximum: 16
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun  dma-channel-mask: true
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun  iommus:
93*4882a593Smuzhiyun    minItems: 8
94*4882a593Smuzhiyun    maxItems: 16
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun  power-domains:
97*4882a593Smuzhiyun    maxItems: 1
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun  resets:
100*4882a593Smuzhiyun    maxItems: 1
101*4882a593Smuzhiyun
102*4882a593Smuzhiyunrequired:
103*4882a593Smuzhiyun  - compatible
104*4882a593Smuzhiyun  - reg
105*4882a593Smuzhiyun  - interrupts
106*4882a593Smuzhiyun  - interrupt-names
107*4882a593Smuzhiyun  - clocks
108*4882a593Smuzhiyun  - clock-names
109*4882a593Smuzhiyun  - '#dma-cells'
110*4882a593Smuzhiyun  - dma-channels
111*4882a593Smuzhiyun  - power-domains
112*4882a593Smuzhiyun  - resets
113*4882a593Smuzhiyun
114*4882a593SmuzhiyunadditionalProperties: false
115*4882a593Smuzhiyun
116*4882a593Smuzhiyunexamples:
117*4882a593Smuzhiyun  - |
118*4882a593Smuzhiyun    #include <dt-bindings/clock/r8a7790-cpg-mssr.h>
119*4882a593Smuzhiyun    #include <dt-bindings/interrupt-controller/arm-gic.h>
120*4882a593Smuzhiyun    #include <dt-bindings/power/r8a7790-sysc.h>
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun    dmac0: dma-controller@e6700000 {
123*4882a593Smuzhiyun        compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
124*4882a593Smuzhiyun        reg = <0xe6700000 0x20000>;
125*4882a593Smuzhiyun        interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
126*4882a593Smuzhiyun                     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
127*4882a593Smuzhiyun                     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
128*4882a593Smuzhiyun                     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
129*4882a593Smuzhiyun                     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
130*4882a593Smuzhiyun                     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
131*4882a593Smuzhiyun                     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
132*4882a593Smuzhiyun                     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
133*4882a593Smuzhiyun                     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
134*4882a593Smuzhiyun                     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
135*4882a593Smuzhiyun                     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
136*4882a593Smuzhiyun                     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
137*4882a593Smuzhiyun                     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
138*4882a593Smuzhiyun                     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
139*4882a593Smuzhiyun                     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
140*4882a593Smuzhiyun                     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
141*4882a593Smuzhiyun        interrupt-names = "error",
142*4882a593Smuzhiyun                          "ch0", "ch1", "ch2", "ch3",
143*4882a593Smuzhiyun                          "ch4", "ch5", "ch6", "ch7",
144*4882a593Smuzhiyun                          "ch8", "ch9", "ch10", "ch11",
145*4882a593Smuzhiyun                          "ch12", "ch13", "ch14";
146*4882a593Smuzhiyun        clocks = <&cpg CPG_MOD 219>;
147*4882a593Smuzhiyun        clock-names = "fck";
148*4882a593Smuzhiyun        power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
149*4882a593Smuzhiyun        resets = <&cpg 219>;
150*4882a593Smuzhiyun        #dma-cells = <1>;
151*4882a593Smuzhiyun        dma-channels = <15>;
152*4882a593Smuzhiyun    };
153