xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/display/bridge/nwl-dsi.yaml (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2*4882a593Smuzhiyun%YAML 1.2
3*4882a593Smuzhiyun---
4*4882a593Smuzhiyun$id: http://devicetree.org/schemas/display/bridge/nwl-dsi.yaml#
5*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml#
6*4882a593Smuzhiyun
7*4882a593Smuzhiyuntitle: Northwest Logic MIPI-DSI controller on i.MX SoCs
8*4882a593Smuzhiyun
9*4882a593Smuzhiyunmaintainers:
10*4882a593Smuzhiyun  - Guido Gúnther <agx@sigxcpu.org>
11*4882a593Smuzhiyun  - Robert Chiras <robert.chiras@nxp.com>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyundescription: |
14*4882a593Smuzhiyun  NWL MIPI-DSI host controller found on i.MX8 platforms. This is a dsi bridge for
15*4882a593Smuzhiyun  the SOCs NWL MIPI-DSI host controller.
16*4882a593Smuzhiyun
17*4882a593SmuzhiyunallOf:
18*4882a593Smuzhiyun  - $ref: ../dsi-controller.yaml#
19*4882a593Smuzhiyun
20*4882a593Smuzhiyunproperties:
21*4882a593Smuzhiyun  compatible:
22*4882a593Smuzhiyun    const: fsl,imx8mq-nwl-dsi
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun  reg:
25*4882a593Smuzhiyun    maxItems: 1
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun  interrupts:
28*4882a593Smuzhiyun    maxItems: 1
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun  '#address-cells':
31*4882a593Smuzhiyun    const: 1
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun  '#size-cells':
34*4882a593Smuzhiyun    const: 0
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun  assigned-clock-parents: true
37*4882a593Smuzhiyun  assigned-clock-rates: true
38*4882a593Smuzhiyun  assigned-clocks: true
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun  clocks:
41*4882a593Smuzhiyun    items:
42*4882a593Smuzhiyun      - description: DSI core clock
43*4882a593Smuzhiyun      - description: RX_ESC clock (used in escape mode)
44*4882a593Smuzhiyun      - description: TX_ESC clock (used in escape mode)
45*4882a593Smuzhiyun      - description: PHY_REF clock
46*4882a593Smuzhiyun      - description: LCDIF clock
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun  clock-names:
49*4882a593Smuzhiyun    items:
50*4882a593Smuzhiyun      - const: core
51*4882a593Smuzhiyun      - const: rx_esc
52*4882a593Smuzhiyun      - const: tx_esc
53*4882a593Smuzhiyun      - const: phy_ref
54*4882a593Smuzhiyun      - const: lcdif
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun  mux-controls:
57*4882a593Smuzhiyun    description:
58*4882a593Smuzhiyun      mux controller node to use for operating the input mux
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun  phys:
61*4882a593Smuzhiyun    maxItems: 1
62*4882a593Smuzhiyun    description:
63*4882a593Smuzhiyun      A phandle to the phy module representing the DPHY
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun  phy-names:
66*4882a593Smuzhiyun    items:
67*4882a593Smuzhiyun      - const: dphy
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun  power-domains:
70*4882a593Smuzhiyun    maxItems: 1
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun  resets:
73*4882a593Smuzhiyun    items:
74*4882a593Smuzhiyun      - description: dsi byte reset line
75*4882a593Smuzhiyun      - description: dsi dpi reset line
76*4882a593Smuzhiyun      - description: dsi esc reset line
77*4882a593Smuzhiyun      - description: dsi pclk reset line
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun  reset-names:
80*4882a593Smuzhiyun    items:
81*4882a593Smuzhiyun      - const: byte
82*4882a593Smuzhiyun      - const: dpi
83*4882a593Smuzhiyun      - const: esc
84*4882a593Smuzhiyun      - const: pclk
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun  ports:
87*4882a593Smuzhiyun    type: object
88*4882a593Smuzhiyun    description:
89*4882a593Smuzhiyun      A node containing DSI input & output port nodes with endpoint
90*4882a593Smuzhiyun      definitions as documented in
91*4882a593Smuzhiyun      Documentation/devicetree/bindings/graph.txt.
92*4882a593Smuzhiyun    properties:
93*4882a593Smuzhiyun      port@0:
94*4882a593Smuzhiyun        type: object
95*4882a593Smuzhiyun        description:
96*4882a593Smuzhiyun          Input port node to receive pixel data from the
97*4882a593Smuzhiyun          display controller. Exactly one endpoint must be
98*4882a593Smuzhiyun          specified.
99*4882a593Smuzhiyun        properties:
100*4882a593Smuzhiyun          '#address-cells':
101*4882a593Smuzhiyun            const: 1
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun          '#size-cells':
104*4882a593Smuzhiyun            const: 0
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun          endpoint@0:
107*4882a593Smuzhiyun            description: sub-node describing the input from LCDIF
108*4882a593Smuzhiyun            type: object
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun          endpoint@1:
111*4882a593Smuzhiyun            description: sub-node describing the input from DCSS
112*4882a593Smuzhiyun            type: object
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun          reg:
115*4882a593Smuzhiyun            const: 0
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun        required:
118*4882a593Smuzhiyun          - '#address-cells'
119*4882a593Smuzhiyun          - '#size-cells'
120*4882a593Smuzhiyun          - reg
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun        oneOf:
123*4882a593Smuzhiyun          - required:
124*4882a593Smuzhiyun              - endpoint@0
125*4882a593Smuzhiyun          - required:
126*4882a593Smuzhiyun              - endpoint@1
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun        additionalProperties: false
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun      port@1:
131*4882a593Smuzhiyun        type: object
132*4882a593Smuzhiyun        description:
133*4882a593Smuzhiyun          DSI output port node to the panel or the next bridge
134*4882a593Smuzhiyun          in the chain
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun      '#address-cells':
137*4882a593Smuzhiyun        const: 1
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun      '#size-cells':
140*4882a593Smuzhiyun        const: 0
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun    required:
143*4882a593Smuzhiyun      - '#address-cells'
144*4882a593Smuzhiyun      - '#size-cells'
145*4882a593Smuzhiyun      - port@0
146*4882a593Smuzhiyun      - port@1
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun    additionalProperties: false
149*4882a593Smuzhiyun
150*4882a593Smuzhiyunrequired:
151*4882a593Smuzhiyun  - '#address-cells'
152*4882a593Smuzhiyun  - '#size-cells'
153*4882a593Smuzhiyun  - clock-names
154*4882a593Smuzhiyun  - clocks
155*4882a593Smuzhiyun  - compatible
156*4882a593Smuzhiyun  - interrupts
157*4882a593Smuzhiyun  - mux-controls
158*4882a593Smuzhiyun  - phy-names
159*4882a593Smuzhiyun  - phys
160*4882a593Smuzhiyun  - ports
161*4882a593Smuzhiyun  - reg
162*4882a593Smuzhiyun  - reset-names
163*4882a593Smuzhiyun  - resets
164*4882a593Smuzhiyun
165*4882a593SmuzhiyununevaluatedProperties: false
166*4882a593Smuzhiyun
167*4882a593Smuzhiyunexamples:
168*4882a593Smuzhiyun  - |
169*4882a593Smuzhiyun    #include <dt-bindings/clock/imx8mq-clock.h>
170*4882a593Smuzhiyun    #include <dt-bindings/gpio/gpio.h>
171*4882a593Smuzhiyun    #include <dt-bindings/interrupt-controller/arm-gic.h>
172*4882a593Smuzhiyun    #include <dt-bindings/reset/imx8mq-reset.h>
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun    dsi@30a00000 {
175*4882a593Smuzhiyun              #address-cells = <1>;
176*4882a593Smuzhiyun              #size-cells = <0>;
177*4882a593Smuzhiyun              compatible = "fsl,imx8mq-nwl-dsi";
178*4882a593Smuzhiyun              reg = <0x30A00000 0x300>;
179*4882a593Smuzhiyun              clocks = <&clk IMX8MQ_CLK_DSI_CORE>,
180*4882a593Smuzhiyun                       <&clk IMX8MQ_CLK_DSI_AHB>,
181*4882a593Smuzhiyun                       <&clk IMX8MQ_CLK_DSI_IPG_DIV>,
182*4882a593Smuzhiyun                       <&clk IMX8MQ_CLK_DSI_PHY_REF>,
183*4882a593Smuzhiyun                       <&clk IMX8MQ_CLK_LCDIF_PIXEL>;
184*4882a593Smuzhiyun              clock-names = "core", "rx_esc", "tx_esc", "phy_ref", "lcdif";
185*4882a593Smuzhiyun              interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
186*4882a593Smuzhiyun              mux-controls = <&mux 0>;
187*4882a593Smuzhiyun              power-domains = <&pgc_mipi>;
188*4882a593Smuzhiyun              resets = <&src IMX8MQ_RESET_MIPI_DSI_RESET_BYTE_N>,
189*4882a593Smuzhiyun                       <&src IMX8MQ_RESET_MIPI_DSI_DPI_RESET_N>,
190*4882a593Smuzhiyun                       <&src IMX8MQ_RESET_MIPI_DSI_ESC_RESET_N>,
191*4882a593Smuzhiyun                       <&src IMX8MQ_RESET_MIPI_DSI_PCLK_RESET_N>;
192*4882a593Smuzhiyun              reset-names = "byte", "dpi", "esc", "pclk";
193*4882a593Smuzhiyun              phys = <&dphy>;
194*4882a593Smuzhiyun              phy-names = "dphy";
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun              panel@0 {
197*4882a593Smuzhiyun                      compatible = "rocktech,jh057n00900";
198*4882a593Smuzhiyun                      reg = <0>;
199*4882a593Smuzhiyun                      vcc-supply = <&reg_2v8_p>;
200*4882a593Smuzhiyun                      iovcc-supply = <&reg_1v8_p>;
201*4882a593Smuzhiyun                      reset-gpios = <&gpio3 13 GPIO_ACTIVE_LOW>;
202*4882a593Smuzhiyun                      port {
203*4882a593Smuzhiyun                           panel_in: endpoint {
204*4882a593Smuzhiyun                                     remote-endpoint = <&mipi_dsi_out>;
205*4882a593Smuzhiyun                           };
206*4882a593Smuzhiyun                      };
207*4882a593Smuzhiyun              };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun              ports {
210*4882a593Smuzhiyun                    #address-cells = <1>;
211*4882a593Smuzhiyun                    #size-cells = <0>;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun                    port@0 {
214*4882a593Smuzhiyun                           #size-cells = <0>;
215*4882a593Smuzhiyun                           #address-cells = <1>;
216*4882a593Smuzhiyun                           reg = <0>;
217*4882a593Smuzhiyun                           mipi_dsi_in: endpoint@0 {
218*4882a593Smuzhiyun                                        reg = <0>;
219*4882a593Smuzhiyun                                        remote-endpoint = <&lcdif_mipi_dsi>;
220*4882a593Smuzhiyun                           };
221*4882a593Smuzhiyun                    };
222*4882a593Smuzhiyun                    port@1 {
223*4882a593Smuzhiyun                           reg = <1>;
224*4882a593Smuzhiyun                           mipi_dsi_out: endpoint {
225*4882a593Smuzhiyun                                         remote-endpoint = <&panel_in>;
226*4882a593Smuzhiyun                           };
227*4882a593Smuzhiyun                    };
228*4882a593Smuzhiyun              };
229*4882a593Smuzhiyun    };
230