xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/display/allwinner,sun9i-a80-deu.yaml (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun# SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun%YAML 1.2
3*4882a593Smuzhiyun---
4*4882a593Smuzhiyun$id: http://devicetree.org/schemas/display/allwinner,sun9i-a80-deu.yaml#
5*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml#
6*4882a593Smuzhiyun
7*4882a593Smuzhiyuntitle: Allwinner A80 Detail Enhancement Unit Device Tree Bindings
8*4882a593Smuzhiyun
9*4882a593Smuzhiyunmaintainers:
10*4882a593Smuzhiyun  - Chen-Yu Tsai <wens@csie.org>
11*4882a593Smuzhiyun  - Maxime Ripard <mripard@kernel.org>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyundescription: |
14*4882a593Smuzhiyun  The DEU (Detail Enhancement Unit), found in the Allwinner A80 SoC,
15*4882a593Smuzhiyun  can sharpen the display content in both luma and chroma channels.
16*4882a593Smuzhiyun
17*4882a593Smuzhiyunproperties:
18*4882a593Smuzhiyun  compatible:
19*4882a593Smuzhiyun    const: allwinner,sun9i-a80-deu
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun  reg:
22*4882a593Smuzhiyun    maxItems: 1
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun  interrupts:
25*4882a593Smuzhiyun    maxItems: 1
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun  clocks:
28*4882a593Smuzhiyun    items:
29*4882a593Smuzhiyun      - description: The DEU interface clock
30*4882a593Smuzhiyun      - description: The DEU module clock
31*4882a593Smuzhiyun      - description: The DEU DRAM clock
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun  clock-names:
34*4882a593Smuzhiyun    items:
35*4882a593Smuzhiyun      - const: ahb
36*4882a593Smuzhiyun      - const: mod
37*4882a593Smuzhiyun      - const: ram
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun  resets:
40*4882a593Smuzhiyun    maxItems: 1
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun  ports:
43*4882a593Smuzhiyun    type: object
44*4882a593Smuzhiyun    description: |
45*4882a593Smuzhiyun      A ports node with endpoint definitions as defined in
46*4882a593Smuzhiyun      Documentation/devicetree/bindings/media/video-interfaces.txt.
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun    properties:
49*4882a593Smuzhiyun      "#address-cells":
50*4882a593Smuzhiyun        const: 1
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun      "#size-cells":
53*4882a593Smuzhiyun        const: 0
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun      port@0:
56*4882a593Smuzhiyun        type: object
57*4882a593Smuzhiyun        description: |
58*4882a593Smuzhiyun          Input endpoints of the controller.
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun      port@1:
61*4882a593Smuzhiyun        type: object
62*4882a593Smuzhiyun        description: |
63*4882a593Smuzhiyun          Output endpoints of the controller.
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun    required:
66*4882a593Smuzhiyun      - "#address-cells"
67*4882a593Smuzhiyun      - "#size-cells"
68*4882a593Smuzhiyun      - port@0
69*4882a593Smuzhiyun      - port@1
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun    additionalProperties: false
72*4882a593Smuzhiyun
73*4882a593Smuzhiyunrequired:
74*4882a593Smuzhiyun  - compatible
75*4882a593Smuzhiyun  - reg
76*4882a593Smuzhiyun  - interrupts
77*4882a593Smuzhiyun  - clocks
78*4882a593Smuzhiyun  - clock-names
79*4882a593Smuzhiyun  - resets
80*4882a593Smuzhiyun  - ports
81*4882a593Smuzhiyun
82*4882a593SmuzhiyunadditionalProperties: false
83*4882a593Smuzhiyun
84*4882a593Smuzhiyunexamples:
85*4882a593Smuzhiyun  - |
86*4882a593Smuzhiyun    #include <dt-bindings/interrupt-controller/arm-gic.h>
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun    #include <dt-bindings/clock/sun9i-a80-de.h>
89*4882a593Smuzhiyun    #include <dt-bindings/reset/sun9i-a80-de.h>
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun    deu0: deu@3300000 {
92*4882a593Smuzhiyun        compatible = "allwinner,sun9i-a80-deu";
93*4882a593Smuzhiyun        reg = <0x03300000 0x40000>;
94*4882a593Smuzhiyun        interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
95*4882a593Smuzhiyun        clocks = <&de_clocks CLK_BUS_DEU0>,
96*4882a593Smuzhiyun                 <&de_clocks CLK_IEP_DEU0>,
97*4882a593Smuzhiyun                 <&de_clocks CLK_DRAM_DEU0>;
98*4882a593Smuzhiyun        clock-names = "ahb",
99*4882a593Smuzhiyun                      "mod",
100*4882a593Smuzhiyun                      "ram";
101*4882a593Smuzhiyun        resets = <&de_clocks RST_DEU0>;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun        ports {
104*4882a593Smuzhiyun            #address-cells = <1>;
105*4882a593Smuzhiyun            #size-cells = <0>;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun            deu0_in: port@0 {
108*4882a593Smuzhiyun                reg = <0>;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun                deu0_in_fe0: endpoint {
111*4882a593Smuzhiyun                    remote-endpoint = <&fe0_out_deu0>;
112*4882a593Smuzhiyun                };
113*4882a593Smuzhiyun            };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun            deu0_out: port@1 {
116*4882a593Smuzhiyun                #address-cells = <1>;
117*4882a593Smuzhiyun                #size-cells = <0>;
118*4882a593Smuzhiyun                reg = <1>;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun                deu0_out_be0: endpoint@0 {
121*4882a593Smuzhiyun                    reg = <0>;
122*4882a593Smuzhiyun                    remote-endpoint = <&be0_in_deu0>;
123*4882a593Smuzhiyun                };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun                deu0_out_be1: endpoint@1 {
126*4882a593Smuzhiyun                    reg = <1>;
127*4882a593Smuzhiyun                    remote-endpoint = <&be1_in_deu0>;
128*4882a593Smuzhiyun                };
129*4882a593Smuzhiyun            };
130*4882a593Smuzhiyun        };
131*4882a593Smuzhiyun    };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun...
134