1*4882a593SmuzhiyunBinding for a Clockgen hardware block found on 2*4882a593Smuzhiyuncertain STMicroelectronics consumer electronics SoC devices. 3*4882a593Smuzhiyun 4*4882a593SmuzhiyunA Clockgen node can contain pll, diviser or multiplexer nodes. 5*4882a593Smuzhiyun 6*4882a593SmuzhiyunWe will find only the base address of the Clockgen, this base 7*4882a593Smuzhiyunaddress is common of all subnode. 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun clockgen_node { 10*4882a593Smuzhiyun reg = <>; 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun pll_node { 13*4882a593Smuzhiyun ... 14*4882a593Smuzhiyun }; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun quadfs_node { 17*4882a593Smuzhiyun ... 18*4882a593Smuzhiyun }; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun mux_node { 21*4882a593Smuzhiyun ... 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun flexgen_node { 25*4882a593Smuzhiyun ... 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun ... 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593SmuzhiyunThis binding uses the common clock binding[1]. 31*4882a593SmuzhiyunEach subnode should use the binding described in [2]..[7] 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun[1] Documentation/devicetree/bindings/clock/clock-bindings.txt 34*4882a593Smuzhiyun[3] Documentation/devicetree/bindings/clock/st/st,clkgen-mux.txt 35*4882a593Smuzhiyun[4] Documentation/devicetree/bindings/clock/st/st,clkgen-pll.txt 36*4882a593Smuzhiyun[7] Documentation/devicetree/bindings/clock/st/st,quadfs.txt 37*4882a593Smuzhiyun[8] Documentation/devicetree/bindings/clock/st/st,flexgen.txt 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun 40*4882a593SmuzhiyunRequired properties: 41*4882a593Smuzhiyun- reg : A Base address and length of the register set. 42*4882a593Smuzhiyun 43*4882a593SmuzhiyunExample: 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun clockgen-a@90ff000 { 46*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 47*4882a593Smuzhiyun reg = <0x90ff000 0x1000>; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun clk_s_a0_pll: clk-s-a0-pll { 50*4882a593Smuzhiyun #clock-cells = <1>; 51*4882a593Smuzhiyun compatible = "st,clkgen-pll0"; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun clocks = <&clk_sysin>; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun clock-output-names = "clk-s-a0-pll-ofd-0"; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun clk_s_a0_flexgen: clk-s-a0-flexgen { 59*4882a593Smuzhiyun compatible = "st,flexgen"; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #clock-cells = <1>; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun clocks = <&clk_s_a0_pll 0>, 64*4882a593Smuzhiyun <&clk_sysin>; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun clock-output-names = "clk-ic-lmi0"; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun }; 69