xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/clock/silabs,si5351.txt (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593SmuzhiyunBinding for Silicon Labs Si5351a/b/c programmable i2c clock generator.
2*4882a593Smuzhiyun
3*4882a593SmuzhiyunReference
4*4882a593Smuzhiyun[1] Si5351A/B/C Data Sheet
5*4882a593Smuzhiyun    https://www.silabs.com/Support%20Documents/TechnicalDocs/Si5351.pdf
6*4882a593Smuzhiyun
7*4882a593SmuzhiyunThe Si5351a/b/c are programmable i2c clock generators with up to 8 output
8*4882a593Smuzhiyunclocks. Si5351a also has a reduced pin-count package (MSOP10) where only
9*4882a593Smuzhiyun3 output clocks are accessible. The internal structure of the clock
10*4882a593Smuzhiyungenerators can be found in [1].
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun==I2C device node==
13*4882a593Smuzhiyun
14*4882a593SmuzhiyunRequired properties:
15*4882a593Smuzhiyun- compatible: shall be one of the following:
16*4882a593Smuzhiyun	"silabs,si5351a" - Si5351a, QFN20 package
17*4882a593Smuzhiyun	"silabs,si5351a-msop" - Si5351a, MSOP10 package
18*4882a593Smuzhiyun	"silabs,si5351b" - Si5351b, QFN20 package
19*4882a593Smuzhiyun	"silabs,si5351c" - Si5351c, QFN20 package
20*4882a593Smuzhiyun- reg: i2c device address, shall be 0x60 or 0x61.
21*4882a593Smuzhiyun- #clock-cells: from common clock binding; shall be set to 1.
22*4882a593Smuzhiyun- clocks: from common clock binding; list of parent clock
23*4882a593Smuzhiyun  handles, shall be xtal reference clock or xtal and clkin for
24*4882a593Smuzhiyun  si5351c only. Corresponding clock input names are "xtal" and
25*4882a593Smuzhiyun  "clkin" respectively.
26*4882a593Smuzhiyun- #address-cells: shall be set to 1.
27*4882a593Smuzhiyun- #size-cells: shall be set to 0.
28*4882a593Smuzhiyun
29*4882a593SmuzhiyunOptional properties:
30*4882a593Smuzhiyun- silabs,pll-source: pair of (number, source) for each pll. Allows
31*4882a593Smuzhiyun  to overwrite clock source of pll A (number=0) or B (number=1).
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun==Child nodes==
34*4882a593Smuzhiyun
35*4882a593SmuzhiyunEach of the clock outputs can be overwritten individually by
36*4882a593Smuzhiyunusing a child node to the I2C device node. If a child node for a clock
37*4882a593Smuzhiyunoutput is not set, the eeprom configuration is not overwritten.
38*4882a593Smuzhiyun
39*4882a593SmuzhiyunRequired child node properties:
40*4882a593Smuzhiyun- reg: number of clock output.
41*4882a593Smuzhiyun
42*4882a593SmuzhiyunOptional child node properties:
43*4882a593Smuzhiyun- silabs,clock-source: source clock of the output divider stage N, shall be
44*4882a593Smuzhiyun  0 = multisynth N
45*4882a593Smuzhiyun  1 = multisynth 0 for output clocks 0-3, else multisynth4
46*4882a593Smuzhiyun  2 = xtal
47*4882a593Smuzhiyun  3 = clkin (si5351c only)
48*4882a593Smuzhiyun- silabs,drive-strength: output drive strength in mA, shall be one of {2,4,6,8}.
49*4882a593Smuzhiyun- silabs,multisynth-source: source pll A(0) or B(1) of corresponding multisynth
50*4882a593Smuzhiyun  divider.
51*4882a593Smuzhiyun- silabs,pll-master: boolean, multisynth can change pll frequency.
52*4882a593Smuzhiyun- silabs,pll-reset: boolean, clock output can reset its pll.
53*4882a593Smuzhiyun- silabs,disable-state : clock output disable state, shall be
54*4882a593Smuzhiyun  0 = clock output is driven LOW when disabled
55*4882a593Smuzhiyun  1 = clock output is driven HIGH when disabled
56*4882a593Smuzhiyun  2 = clock output is FLOATING (HIGH-Z) when disabled
57*4882a593Smuzhiyun  3 = clock output is NEVER disabled
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun==Example==
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun/* 25MHz reference crystal */
62*4882a593Smuzhiyunref25: ref25M {
63*4882a593Smuzhiyun	compatible = "fixed-clock";
64*4882a593Smuzhiyun	#clock-cells = <0>;
65*4882a593Smuzhiyun	clock-frequency = <25000000>;
66*4882a593Smuzhiyun};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyuni2c-master-node {
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun	/* Si5351a msop10 i2c clock generator */
71*4882a593Smuzhiyun	si5351a: clock-generator@60 {
72*4882a593Smuzhiyun		compatible = "silabs,si5351a-msop";
73*4882a593Smuzhiyun		reg = <0x60>;
74*4882a593Smuzhiyun		#address-cells = <1>;
75*4882a593Smuzhiyun		#size-cells = <0>;
76*4882a593Smuzhiyun		#clock-cells = <1>;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun		/* connect xtal input to 25MHz reference */
79*4882a593Smuzhiyun		clocks = <&ref25>;
80*4882a593Smuzhiyun		clock-names = "xtal";
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun		/* connect xtal input as source of pll0 and pll1 */
83*4882a593Smuzhiyun		silabs,pll-source = <0 0>, <1 0>;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		/*
86*4882a593Smuzhiyun		 * overwrite clkout0 configuration with:
87*4882a593Smuzhiyun		 * - 8mA output drive strength
88*4882a593Smuzhiyun		 * - pll0 as clock source of multisynth0
89*4882a593Smuzhiyun		 * - multisynth0 as clock source of output divider
90*4882a593Smuzhiyun		 * - multisynth0 can change pll0
91*4882a593Smuzhiyun		 * - set initial clock frequency of 74.25MHz
92*4882a593Smuzhiyun		 */
93*4882a593Smuzhiyun		clkout0 {
94*4882a593Smuzhiyun			reg = <0>;
95*4882a593Smuzhiyun			silabs,drive-strength = <8>;
96*4882a593Smuzhiyun			silabs,multisynth-source = <0>;
97*4882a593Smuzhiyun			silabs,clock-source = <0>;
98*4882a593Smuzhiyun			silabs,pll-master;
99*4882a593Smuzhiyun			clock-frequency = <74250000>;
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		/*
103*4882a593Smuzhiyun		 * overwrite clkout1 configuration with:
104*4882a593Smuzhiyun		 * - 4mA output drive strength
105*4882a593Smuzhiyun		 * - pll1 as clock source of multisynth1
106*4882a593Smuzhiyun		 * - multisynth1 as clock source of output divider
107*4882a593Smuzhiyun		 * - multisynth1 can change pll1
108*4882a593Smuzhiyun		 */
109*4882a593Smuzhiyun		clkout1 {
110*4882a593Smuzhiyun			reg = <1>;
111*4882a593Smuzhiyun			silabs,drive-strength = <4>;
112*4882a593Smuzhiyun			silabs,multisynth-source = <1>;
113*4882a593Smuzhiyun			silabs,clock-source = <0>;
114*4882a593Smuzhiyun			pll-master;
115*4882a593Smuzhiyun		};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun		/*
118*4882a593Smuzhiyun		 * overwrite clkout2 configuration with:
119*4882a593Smuzhiyun		 * - xtal as clock source of output divider
120*4882a593Smuzhiyun		 */
121*4882a593Smuzhiyun		clkout2 {
122*4882a593Smuzhiyun			reg = <2>;
123*4882a593Smuzhiyun			silabs,clock-source = <2>;
124*4882a593Smuzhiyun		};
125*4882a593Smuzhiyun	};
126*4882a593Smuzhiyun};
127