1*4882a593Smuzhiyun# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2*4882a593Smuzhiyun%YAML 1.2 3*4882a593Smuzhiyun--- 4*4882a593Smuzhiyun$id: http://devicetree.org/schemas/clock/imx6sl-clock.yaml# 5*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml# 6*4882a593Smuzhiyun 7*4882a593Smuzhiyuntitle: Clock bindings for Freescale i.MX6 SoloLite 8*4882a593Smuzhiyun 9*4882a593Smuzhiyunmaintainers: 10*4882a593Smuzhiyun - Anson Huang <Anson.Huang@nxp.com> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyunproperties: 13*4882a593Smuzhiyun compatible: 14*4882a593Smuzhiyun const: fsl,imx6sl-ccm 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun reg: 17*4882a593Smuzhiyun maxItems: 1 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun interrupts: 20*4882a593Smuzhiyun description: CCM provides 2 interrupt requests, request 1 is to generate 21*4882a593Smuzhiyun interrupt for frequency or mux change, request 2 is to generate 22*4882a593Smuzhiyun interrupt for oscillator read or PLL lock. 23*4882a593Smuzhiyun items: 24*4882a593Smuzhiyun - description: CCM interrupt request 1 25*4882a593Smuzhiyun - description: CCM interrupt request 2 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun '#clock-cells': 28*4882a593Smuzhiyun const: 1 29*4882a593Smuzhiyun 30*4882a593Smuzhiyunrequired: 31*4882a593Smuzhiyun - compatible 32*4882a593Smuzhiyun - reg 33*4882a593Smuzhiyun - interrupts 34*4882a593Smuzhiyun - '#clock-cells' 35*4882a593Smuzhiyun 36*4882a593SmuzhiyunadditionalProperties: false 37*4882a593Smuzhiyun 38*4882a593Smuzhiyunexamples: 39*4882a593Smuzhiyun # Clock Control Module node: 40*4882a593Smuzhiyun - | 41*4882a593Smuzhiyun #include <dt-bindings/interrupt-controller/arm-gic.h> 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun clock-controller@20c4000 { 44*4882a593Smuzhiyun compatible = "fsl,imx6sl-ccm"; 45*4882a593Smuzhiyun reg = <0x020c4000 0x4000>; 46*4882a593Smuzhiyun interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>, 47*4882a593Smuzhiyun <0 88 IRQ_TYPE_LEVEL_HIGH>; 48*4882a593Smuzhiyun #clock-cells = <1>; 49*4882a593Smuzhiyun }; 50