1*4882a593Smuzhiyun# SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun%YAML 1.2 3*4882a593Smuzhiyun--- 4*4882a593Smuzhiyun$id: http://devicetree.org/schemas/clock/allwinner,sun4i-a10-pll5-clk.yaml# 5*4882a593Smuzhiyun$schema: http://devicetree.org/meta-schemas/core.yaml# 6*4882a593Smuzhiyun 7*4882a593Smuzhiyuntitle: Allwinner A10 DRAM PLL Device Tree Bindings 8*4882a593Smuzhiyun 9*4882a593Smuzhiyunmaintainers: 10*4882a593Smuzhiyun - Chen-Yu Tsai <wens@csie.org> 11*4882a593Smuzhiyun - Maxime Ripard <mripard@kernel.org> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyundeprecated: true 14*4882a593Smuzhiyun 15*4882a593Smuzhiyunproperties: 16*4882a593Smuzhiyun "#clock-cells": 17*4882a593Smuzhiyun const: 1 18*4882a593Smuzhiyun description: > 19*4882a593Smuzhiyun The first output is the DRAM clock output, the second is meant 20*4882a593Smuzhiyun for peripherals on the SoC. 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun compatible: 23*4882a593Smuzhiyun const: allwinner,sun4i-a10-pll5-clk 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun reg: 26*4882a593Smuzhiyun maxItems: 1 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun clocks: 29*4882a593Smuzhiyun maxItems: 1 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun clock-output-names: 32*4882a593Smuzhiyun maxItems: 2 33*4882a593Smuzhiyun 34*4882a593Smuzhiyunrequired: 35*4882a593Smuzhiyun - "#clock-cells" 36*4882a593Smuzhiyun - compatible 37*4882a593Smuzhiyun - reg 38*4882a593Smuzhiyun - clocks 39*4882a593Smuzhiyun - clock-output-names 40*4882a593Smuzhiyun 41*4882a593SmuzhiyunadditionalProperties: false 42*4882a593Smuzhiyun 43*4882a593Smuzhiyunexamples: 44*4882a593Smuzhiyun - | 45*4882a593Smuzhiyun clk@1c20020 { 46*4882a593Smuzhiyun #clock-cells = <1>; 47*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-pll5-clk"; 48*4882a593Smuzhiyun reg = <0x01c20020 0x4>; 49*4882a593Smuzhiyun clocks = <&osc24M>; 50*4882a593Smuzhiyun clock-output-names = "pll5_ddr", "pll5_other"; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun... 54