xref: /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593SmuzhiyunMediatek ethsys controller
2*4882a593Smuzhiyun============================
3*4882a593Smuzhiyun
4*4882a593SmuzhiyunThe Mediatek ethsys controller provides various clocks to the system.
5*4882a593Smuzhiyun
6*4882a593SmuzhiyunRequired Properties:
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun- compatible: Should be:
9*4882a593Smuzhiyun	- "mediatek,mt2701-ethsys", "syscon"
10*4882a593Smuzhiyun	- "mediatek,mt7622-ethsys", "syscon"
11*4882a593Smuzhiyun	- "mediatek,mt7623-ethsys", "mediatek,mt2701-ethsys", "syscon"
12*4882a593Smuzhiyun	- "mediatek,mt7629-ethsys", "syscon"
13*4882a593Smuzhiyun- #clock-cells: Must be 1
14*4882a593Smuzhiyun- #reset-cells: Must be 1
15*4882a593Smuzhiyun
16*4882a593SmuzhiyunThe ethsys controller uses the common clk binding from
17*4882a593SmuzhiyunDocumentation/devicetree/bindings/clock/clock-bindings.txt
18*4882a593SmuzhiyunThe available clocks are defined in dt-bindings/clock/mt*-clk.h.
19*4882a593Smuzhiyun
20*4882a593SmuzhiyunExample:
21*4882a593Smuzhiyun
22*4882a593Smuzhiyunethsys: clock-controller@1b000000 {
23*4882a593Smuzhiyun	compatible = "mediatek,mt2701-ethsys", "syscon";
24*4882a593Smuzhiyun	reg = <0 0x1b000000 0 0x1000>;
25*4882a593Smuzhiyun	#clock-cells = <1>;
26*4882a593Smuzhiyun	#reset-cells = <1>;
27*4882a593Smuzhiyun};
28