1*4882a593Smuzhiyun
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 1991-1999 by The XFree86 Project, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Loosely based on code bearing the following copyright:
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright 1990,91 by Thomas Roell, Dinkelscherben, Germany.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define _NEED_SYSI86
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #ifdef HAVE_XORG_CONFIG_H
15*4882a593Smuzhiyun #include <xorg-config.h>
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <stdlib.h>
19*4882a593Smuzhiyun #include <string.h>
20*4882a593Smuzhiyun #include <unistd.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <X11/X.h>
23*4882a593Smuzhiyun #include "misc.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "xf86.h"
26*4882a593Smuzhiyun #include "xf86_OSproc.h"
27*4882a593Smuzhiyun #include "vgaHW.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "compiler.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "xf86cmap.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "Pci.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifndef SAVE_FONT1
36*4882a593Smuzhiyun #define SAVE_FONT1 1
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun * These used to be OS-specific, which made this module have an undesirable
41*4882a593Smuzhiyun * OS dependency. Define them by default for all platforms.
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun #ifndef NEED_SAVED_CMAP
44*4882a593Smuzhiyun #define NEED_SAVED_CMAP
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun #ifndef SAVE_TEXT
47*4882a593Smuzhiyun #define SAVE_TEXT 1
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun #ifndef SAVE_FONT2
50*4882a593Smuzhiyun #define SAVE_FONT2 1
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* bytes per plane to save for text */
54*4882a593Smuzhiyun #define TEXT_AMOUNT 16384
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* bytes per plane to save for font data */
57*4882a593Smuzhiyun #define FONT_AMOUNT (8*8192)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #if 0
60*4882a593Smuzhiyun /* Override all of these for now */
61*4882a593Smuzhiyun #undef SAVE_FONT1
62*4882a593Smuzhiyun #define SAVE_FONT1 1
63*4882a593Smuzhiyun #undef SAVE_FONT2
64*4882a593Smuzhiyun #define SAVE_FONT2 1
65*4882a593Smuzhiyun #undef SAVE_TEST
66*4882a593Smuzhiyun #define SAVE_TEST 1
67*4882a593Smuzhiyun #undef FONT_AMOUNT
68*4882a593Smuzhiyun #define FONT_AMOUNT 65536
69*4882a593Smuzhiyun #undef TEXT_AMOUNT
70*4882a593Smuzhiyun #define TEXT_AMOUNT 65536
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* DAC indices for white and black */
74*4882a593Smuzhiyun #define WHITE_VALUE 0x3F
75*4882a593Smuzhiyun #define BLACK_VALUE 0x00
76*4882a593Smuzhiyun #define OVERSCAN_VALUE 0x01
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Use a private definition of this here */
79*4882a593Smuzhiyun #undef VGAHWPTR
80*4882a593Smuzhiyun #define VGAHWPTRLVAL(p) (p)->privates[vgaHWPrivateIndex].ptr
81*4882a593Smuzhiyun #define VGAHWPTR(p) ((vgaHWPtr)(VGAHWPTRLVAL(p)))
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static int vgaHWPrivateIndex = -1;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define DAC_TEST_MASK 0x3F
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #ifdef NEED_SAVED_CMAP
88*4882a593Smuzhiyun /* This default colourmap is used only when it can't be read from the VGA */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static CARD8 defaultDAC[768] = {
91*4882a593Smuzhiyun 0, 0, 0, 0, 0, 42, 0, 42, 0, 0, 42, 42,
92*4882a593Smuzhiyun 42, 0, 0, 42, 0, 42, 42, 21, 0, 42, 42, 42,
93*4882a593Smuzhiyun 21, 21, 21, 21, 21, 63, 21, 63, 21, 21, 63, 63,
94*4882a593Smuzhiyun 63, 21, 21, 63, 21, 63, 63, 63, 21, 63, 63, 63,
95*4882a593Smuzhiyun 0, 0, 0, 5, 5, 5, 8, 8, 8, 11, 11, 11,
96*4882a593Smuzhiyun 14, 14, 14, 17, 17, 17, 20, 20, 20, 24, 24, 24,
97*4882a593Smuzhiyun 28, 28, 28, 32, 32, 32, 36, 36, 36, 40, 40, 40,
98*4882a593Smuzhiyun 45, 45, 45, 50, 50, 50, 56, 56, 56, 63, 63, 63,
99*4882a593Smuzhiyun 0, 0, 63, 16, 0, 63, 31, 0, 63, 47, 0, 63,
100*4882a593Smuzhiyun 63, 0, 63, 63, 0, 47, 63, 0, 31, 63, 0, 16,
101*4882a593Smuzhiyun 63, 0, 0, 63, 16, 0, 63, 31, 0, 63, 47, 0,
102*4882a593Smuzhiyun 63, 63, 0, 47, 63, 0, 31, 63, 0, 16, 63, 0,
103*4882a593Smuzhiyun 0, 63, 0, 0, 63, 16, 0, 63, 31, 0, 63, 47,
104*4882a593Smuzhiyun 0, 63, 63, 0, 47, 63, 0, 31, 63, 0, 16, 63,
105*4882a593Smuzhiyun 31, 31, 63, 39, 31, 63, 47, 31, 63, 55, 31, 63,
106*4882a593Smuzhiyun 63, 31, 63, 63, 31, 55, 63, 31, 47, 63, 31, 39,
107*4882a593Smuzhiyun 63, 31, 31, 63, 39, 31, 63, 47, 31, 63, 55, 31,
108*4882a593Smuzhiyun 63, 63, 31, 55, 63, 31, 47, 63, 31, 39, 63, 31,
109*4882a593Smuzhiyun 31, 63, 31, 31, 63, 39, 31, 63, 47, 31, 63, 55,
110*4882a593Smuzhiyun 31, 63, 63, 31, 55, 63, 31, 47, 63, 31, 39, 63,
111*4882a593Smuzhiyun 45, 45, 63, 49, 45, 63, 54, 45, 63, 58, 45, 63,
112*4882a593Smuzhiyun 63, 45, 63, 63, 45, 58, 63, 45, 54, 63, 45, 49,
113*4882a593Smuzhiyun 63, 45, 45, 63, 49, 45, 63, 54, 45, 63, 58, 45,
114*4882a593Smuzhiyun 63, 63, 45, 58, 63, 45, 54, 63, 45, 49, 63, 45,
115*4882a593Smuzhiyun 45, 63, 45, 45, 63, 49, 45, 63, 54, 45, 63, 58,
116*4882a593Smuzhiyun 45, 63, 63, 45, 58, 63, 45, 54, 63, 45, 49, 63,
117*4882a593Smuzhiyun 0, 0, 28, 7, 0, 28, 14, 0, 28, 21, 0, 28,
118*4882a593Smuzhiyun 28, 0, 28, 28, 0, 21, 28, 0, 14, 28, 0, 7,
119*4882a593Smuzhiyun 28, 0, 0, 28, 7, 0, 28, 14, 0, 28, 21, 0,
120*4882a593Smuzhiyun 28, 28, 0, 21, 28, 0, 14, 28, 0, 7, 28, 0,
121*4882a593Smuzhiyun 0, 28, 0, 0, 28, 7, 0, 28, 14, 0, 28, 21,
122*4882a593Smuzhiyun 0, 28, 28, 0, 21, 28, 0, 14, 28, 0, 7, 28,
123*4882a593Smuzhiyun 14, 14, 28, 17, 14, 28, 21, 14, 28, 24, 14, 28,
124*4882a593Smuzhiyun 28, 14, 28, 28, 14, 24, 28, 14, 21, 28, 14, 17,
125*4882a593Smuzhiyun 28, 14, 14, 28, 17, 14, 28, 21, 14, 28, 24, 14,
126*4882a593Smuzhiyun 28, 28, 14, 24, 28, 14, 21, 28, 14, 17, 28, 14,
127*4882a593Smuzhiyun 14, 28, 14, 14, 28, 17, 14, 28, 21, 14, 28, 24,
128*4882a593Smuzhiyun 14, 28, 28, 14, 24, 28, 14, 21, 28, 14, 17, 28,
129*4882a593Smuzhiyun 20, 20, 28, 22, 20, 28, 24, 20, 28, 26, 20, 28,
130*4882a593Smuzhiyun 28, 20, 28, 28, 20, 26, 28, 20, 24, 28, 20, 22,
131*4882a593Smuzhiyun 28, 20, 20, 28, 22, 20, 28, 24, 20, 28, 26, 20,
132*4882a593Smuzhiyun 28, 28, 20, 26, 28, 20, 24, 28, 20, 22, 28, 20,
133*4882a593Smuzhiyun 20, 28, 20, 20, 28, 22, 20, 28, 24, 20, 28, 26,
134*4882a593Smuzhiyun 20, 28, 28, 20, 26, 28, 20, 24, 28, 20, 22, 28,
135*4882a593Smuzhiyun 0, 0, 16, 4, 0, 16, 8, 0, 16, 12, 0, 16,
136*4882a593Smuzhiyun 16, 0, 16, 16, 0, 12, 16, 0, 8, 16, 0, 4,
137*4882a593Smuzhiyun 16, 0, 0, 16, 4, 0, 16, 8, 0, 16, 12, 0,
138*4882a593Smuzhiyun 16, 16, 0, 12, 16, 0, 8, 16, 0, 4, 16, 0,
139*4882a593Smuzhiyun 0, 16, 0, 0, 16, 4, 0, 16, 8, 0, 16, 12,
140*4882a593Smuzhiyun 0, 16, 16, 0, 12, 16, 0, 8, 16, 0, 4, 16,
141*4882a593Smuzhiyun 8, 8, 16, 10, 8, 16, 12, 8, 16, 14, 8, 16,
142*4882a593Smuzhiyun 16, 8, 16, 16, 8, 14, 16, 8, 12, 16, 8, 10,
143*4882a593Smuzhiyun 16, 8, 8, 16, 10, 8, 16, 12, 8, 16, 14, 8,
144*4882a593Smuzhiyun 16, 16, 8, 14, 16, 8, 12, 16, 8, 10, 16, 8,
145*4882a593Smuzhiyun 8, 16, 8, 8, 16, 10, 8, 16, 12, 8, 16, 14,
146*4882a593Smuzhiyun 8, 16, 16, 8, 14, 16, 8, 12, 16, 8, 10, 16,
147*4882a593Smuzhiyun 11, 11, 16, 12, 11, 16, 13, 11, 16, 15, 11, 16,
148*4882a593Smuzhiyun 16, 11, 16, 16, 11, 15, 16, 11, 13, 16, 11, 12,
149*4882a593Smuzhiyun 16, 11, 11, 16, 12, 11, 16, 13, 11, 16, 15, 11,
150*4882a593Smuzhiyun 16, 16, 11, 15, 16, 11, 13, 16, 11, 12, 16, 11,
151*4882a593Smuzhiyun 11, 16, 11, 11, 16, 12, 11, 16, 13, 11, 16, 15,
152*4882a593Smuzhiyun 11, 16, 16, 11, 15, 16, 11, 13, 16, 11, 12, 16,
153*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
154*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun #endif /* NEED_SAVED_CMAP */
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Standard VGA versions of the register access functions.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun static void
stdWriteCrtc(vgaHWPtr hwp,CARD8 index,CARD8 value)162*4882a593Smuzhiyun stdWriteCrtc(vgaHWPtr hwp, CARD8 index, CARD8 value)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun pci_io_write8(hwp->io, hwp->IOBase + VGA_CRTC_INDEX_OFFSET, index);
165*4882a593Smuzhiyun pci_io_write8(hwp->io, hwp->IOBase + VGA_CRTC_DATA_OFFSET, value);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static CARD8
stdReadCrtc(vgaHWPtr hwp,CARD8 index)169*4882a593Smuzhiyun stdReadCrtc(vgaHWPtr hwp, CARD8 index)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun pci_io_write8(hwp->io, hwp->IOBase + VGA_CRTC_INDEX_OFFSET, index);
172*4882a593Smuzhiyun return pci_io_read8(hwp->io, hwp->IOBase + VGA_CRTC_DATA_OFFSET);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static void
stdWriteGr(vgaHWPtr hwp,CARD8 index,CARD8 value)176*4882a593Smuzhiyun stdWriteGr(vgaHWPtr hwp, CARD8 index, CARD8 value)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_GRAPH_INDEX, index);
179*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_GRAPH_DATA, value);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static CARD8
stdReadGr(vgaHWPtr hwp,CARD8 index)183*4882a593Smuzhiyun stdReadGr(vgaHWPtr hwp, CARD8 index)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_GRAPH_INDEX, index);
186*4882a593Smuzhiyun return pci_io_read8(hwp->io, VGA_GRAPH_DATA);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static void
stdWriteSeq(vgaHWPtr hwp,CARD8 index,CARD8 value)190*4882a593Smuzhiyun stdWriteSeq(vgaHWPtr hwp, CARD8 index, CARD8 value)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_SEQ_INDEX, index);
193*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_SEQ_DATA, value);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static CARD8
stdReadSeq(vgaHWPtr hwp,CARD8 index)197*4882a593Smuzhiyun stdReadSeq(vgaHWPtr hwp, CARD8 index)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_SEQ_INDEX, index);
200*4882a593Smuzhiyun return pci_io_read8(hwp->io, VGA_SEQ_DATA);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static CARD8
stdReadST00(vgaHWPtr hwp)204*4882a593Smuzhiyun stdReadST00(vgaHWPtr hwp)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun return pci_io_read8(hwp->io, VGA_IN_STAT_0);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static CARD8
stdReadST01(vgaHWPtr hwp)210*4882a593Smuzhiyun stdReadST01(vgaHWPtr hwp)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun return pci_io_read8(hwp->io, hwp->IOBase + VGA_IN_STAT_1_OFFSET);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static CARD8
stdReadFCR(vgaHWPtr hwp)216*4882a593Smuzhiyun stdReadFCR(vgaHWPtr hwp)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun return pci_io_read8(hwp->io, VGA_FEATURE_R);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static void
stdWriteFCR(vgaHWPtr hwp,CARD8 value)222*4882a593Smuzhiyun stdWriteFCR(vgaHWPtr hwp, CARD8 value)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun pci_io_write8(hwp->io, hwp->IOBase + VGA_FEATURE_W_OFFSET, value);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static void
stdWriteAttr(vgaHWPtr hwp,CARD8 index,CARD8 value)228*4882a593Smuzhiyun stdWriteAttr(vgaHWPtr hwp, CARD8 index, CARD8 value)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun if (hwp->paletteEnabled)
231*4882a593Smuzhiyun index &= ~0x20;
232*4882a593Smuzhiyun else
233*4882a593Smuzhiyun index |= 0x20;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun (void) pci_io_read8(hwp->io, hwp->IOBase + VGA_IN_STAT_1_OFFSET);
236*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_ATTR_INDEX, index);
237*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_ATTR_DATA_W, value);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static CARD8
stdReadAttr(vgaHWPtr hwp,CARD8 index)241*4882a593Smuzhiyun stdReadAttr(vgaHWPtr hwp, CARD8 index)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun if (hwp->paletteEnabled)
244*4882a593Smuzhiyun index &= ~0x20;
245*4882a593Smuzhiyun else
246*4882a593Smuzhiyun index |= 0x20;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun (void) pci_io_read8(hwp->io, hwp->IOBase + VGA_IN_STAT_1_OFFSET);
249*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_ATTR_INDEX, index);
250*4882a593Smuzhiyun return pci_io_read8(hwp->io, VGA_ATTR_DATA_R);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static void
stdWriteMiscOut(vgaHWPtr hwp,CARD8 value)254*4882a593Smuzhiyun stdWriteMiscOut(vgaHWPtr hwp, CARD8 value)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_MISC_OUT_W, value);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static CARD8
stdReadMiscOut(vgaHWPtr hwp)260*4882a593Smuzhiyun stdReadMiscOut(vgaHWPtr hwp)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun return pci_io_read8(hwp->io, VGA_MISC_OUT_R);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static void
stdEnablePalette(vgaHWPtr hwp)266*4882a593Smuzhiyun stdEnablePalette(vgaHWPtr hwp)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun (void) pci_io_read8(hwp->io, hwp->IOBase + VGA_IN_STAT_1_OFFSET);
269*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_ATTR_INDEX, 0x00);
270*4882a593Smuzhiyun hwp->paletteEnabled = TRUE;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static void
stdDisablePalette(vgaHWPtr hwp)274*4882a593Smuzhiyun stdDisablePalette(vgaHWPtr hwp)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun (void) pci_io_read8(hwp->io, hwp->IOBase + VGA_IN_STAT_1_OFFSET);
277*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_ATTR_INDEX, 0x20);
278*4882a593Smuzhiyun hwp->paletteEnabled = FALSE;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static void
stdWriteDacMask(vgaHWPtr hwp,CARD8 value)282*4882a593Smuzhiyun stdWriteDacMask(vgaHWPtr hwp, CARD8 value)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_DAC_MASK, value);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static CARD8
stdReadDacMask(vgaHWPtr hwp)288*4882a593Smuzhiyun stdReadDacMask(vgaHWPtr hwp)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun return pci_io_read8(hwp->io, VGA_DAC_MASK);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static void
stdWriteDacReadAddr(vgaHWPtr hwp,CARD8 value)294*4882a593Smuzhiyun stdWriteDacReadAddr(vgaHWPtr hwp, CARD8 value)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_DAC_READ_ADDR, value);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static void
stdWriteDacWriteAddr(vgaHWPtr hwp,CARD8 value)300*4882a593Smuzhiyun stdWriteDacWriteAddr(vgaHWPtr hwp, CARD8 value)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_DAC_WRITE_ADDR, value);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static void
stdWriteDacData(vgaHWPtr hwp,CARD8 value)306*4882a593Smuzhiyun stdWriteDacData(vgaHWPtr hwp, CARD8 value)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_DAC_DATA, value);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static CARD8
stdReadDacData(vgaHWPtr hwp)312*4882a593Smuzhiyun stdReadDacData(vgaHWPtr hwp)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun return pci_io_read8(hwp->io, VGA_DAC_DATA);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static CARD8
stdReadEnable(vgaHWPtr hwp)318*4882a593Smuzhiyun stdReadEnable(vgaHWPtr hwp)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun return pci_io_read8(hwp->io, VGA_ENABLE);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static void
stdWriteEnable(vgaHWPtr hwp,CARD8 value)324*4882a593Smuzhiyun stdWriteEnable(vgaHWPtr hwp, CARD8 value)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun pci_io_write8(hwp->io, VGA_ENABLE, value);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun void
vgaHWSetStdFuncs(vgaHWPtr hwp)330*4882a593Smuzhiyun vgaHWSetStdFuncs(vgaHWPtr hwp)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun hwp->writeCrtc = stdWriteCrtc;
333*4882a593Smuzhiyun hwp->readCrtc = stdReadCrtc;
334*4882a593Smuzhiyun hwp->writeGr = stdWriteGr;
335*4882a593Smuzhiyun hwp->readGr = stdReadGr;
336*4882a593Smuzhiyun hwp->readST00 = stdReadST00;
337*4882a593Smuzhiyun hwp->readST01 = stdReadST01;
338*4882a593Smuzhiyun hwp->readFCR = stdReadFCR;
339*4882a593Smuzhiyun hwp->writeFCR = stdWriteFCR;
340*4882a593Smuzhiyun hwp->writeAttr = stdWriteAttr;
341*4882a593Smuzhiyun hwp->readAttr = stdReadAttr;
342*4882a593Smuzhiyun hwp->writeSeq = stdWriteSeq;
343*4882a593Smuzhiyun hwp->readSeq = stdReadSeq;
344*4882a593Smuzhiyun hwp->writeMiscOut = stdWriteMiscOut;
345*4882a593Smuzhiyun hwp->readMiscOut = stdReadMiscOut;
346*4882a593Smuzhiyun hwp->enablePalette = stdEnablePalette;
347*4882a593Smuzhiyun hwp->disablePalette = stdDisablePalette;
348*4882a593Smuzhiyun hwp->writeDacMask = stdWriteDacMask;
349*4882a593Smuzhiyun hwp->readDacMask = stdReadDacMask;
350*4882a593Smuzhiyun hwp->writeDacWriteAddr = stdWriteDacWriteAddr;
351*4882a593Smuzhiyun hwp->writeDacReadAddr = stdWriteDacReadAddr;
352*4882a593Smuzhiyun hwp->writeDacData = stdWriteDacData;
353*4882a593Smuzhiyun hwp->readDacData = stdReadDacData;
354*4882a593Smuzhiyun hwp->readEnable = stdReadEnable;
355*4882a593Smuzhiyun hwp->writeEnable = stdWriteEnable;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun hwp->io = pci_legacy_open_io(hwp->dev, 0, 64 * 1024);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun * MMIO versions of the register access functions. These require
362*4882a593Smuzhiyun * hwp->MemBase to be set in such a way that when the standard VGA port
363*4882a593Smuzhiyun * adderss is added the correct memory address results.
364*4882a593Smuzhiyun */
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #define minb(p) MMIO_IN8(hwp->MMIOBase, (hwp->MMIOOffset + (p)))
367*4882a593Smuzhiyun #define moutb(p,v) MMIO_OUT8(hwp->MMIOBase, (hwp->MMIOOffset + (p)),(v))
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static void
mmioWriteCrtc(vgaHWPtr hwp,CARD8 index,CARD8 value)370*4882a593Smuzhiyun mmioWriteCrtc(vgaHWPtr hwp, CARD8 index, CARD8 value)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun moutb(hwp->IOBase + VGA_CRTC_INDEX_OFFSET, index);
373*4882a593Smuzhiyun moutb(hwp->IOBase + VGA_CRTC_DATA_OFFSET, value);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static CARD8
mmioReadCrtc(vgaHWPtr hwp,CARD8 index)377*4882a593Smuzhiyun mmioReadCrtc(vgaHWPtr hwp, CARD8 index)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun moutb(hwp->IOBase + VGA_CRTC_INDEX_OFFSET, index);
380*4882a593Smuzhiyun return minb(hwp->IOBase + VGA_CRTC_DATA_OFFSET);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static void
mmioWriteGr(vgaHWPtr hwp,CARD8 index,CARD8 value)384*4882a593Smuzhiyun mmioWriteGr(vgaHWPtr hwp, CARD8 index, CARD8 value)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun moutb(VGA_GRAPH_INDEX, index);
387*4882a593Smuzhiyun moutb(VGA_GRAPH_DATA, value);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static CARD8
mmioReadGr(vgaHWPtr hwp,CARD8 index)391*4882a593Smuzhiyun mmioReadGr(vgaHWPtr hwp, CARD8 index)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun moutb(VGA_GRAPH_INDEX, index);
394*4882a593Smuzhiyun return minb(VGA_GRAPH_DATA);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun static void
mmioWriteSeq(vgaHWPtr hwp,CARD8 index,CARD8 value)398*4882a593Smuzhiyun mmioWriteSeq(vgaHWPtr hwp, CARD8 index, CARD8 value)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun moutb(VGA_SEQ_INDEX, index);
401*4882a593Smuzhiyun moutb(VGA_SEQ_DATA, value);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static CARD8
mmioReadSeq(vgaHWPtr hwp,CARD8 index)405*4882a593Smuzhiyun mmioReadSeq(vgaHWPtr hwp, CARD8 index)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun moutb(VGA_SEQ_INDEX, index);
408*4882a593Smuzhiyun return minb(VGA_SEQ_DATA);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static CARD8
mmioReadST00(vgaHWPtr hwp)412*4882a593Smuzhiyun mmioReadST00(vgaHWPtr hwp)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun return minb(VGA_IN_STAT_0);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun static CARD8
mmioReadST01(vgaHWPtr hwp)418*4882a593Smuzhiyun mmioReadST01(vgaHWPtr hwp)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun return minb(hwp->IOBase + VGA_IN_STAT_1_OFFSET);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun static CARD8
mmioReadFCR(vgaHWPtr hwp)424*4882a593Smuzhiyun mmioReadFCR(vgaHWPtr hwp)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun return minb(VGA_FEATURE_R);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun static void
mmioWriteFCR(vgaHWPtr hwp,CARD8 value)430*4882a593Smuzhiyun mmioWriteFCR(vgaHWPtr hwp, CARD8 value)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun moutb(hwp->IOBase + VGA_FEATURE_W_OFFSET, value);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static void
mmioWriteAttr(vgaHWPtr hwp,CARD8 index,CARD8 value)436*4882a593Smuzhiyun mmioWriteAttr(vgaHWPtr hwp, CARD8 index, CARD8 value)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun if (hwp->paletteEnabled)
439*4882a593Smuzhiyun index &= ~0x20;
440*4882a593Smuzhiyun else
441*4882a593Smuzhiyun index |= 0x20;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun (void) minb(hwp->IOBase + VGA_IN_STAT_1_OFFSET);
444*4882a593Smuzhiyun moutb(VGA_ATTR_INDEX, index);
445*4882a593Smuzhiyun moutb(VGA_ATTR_DATA_W, value);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static CARD8
mmioReadAttr(vgaHWPtr hwp,CARD8 index)449*4882a593Smuzhiyun mmioReadAttr(vgaHWPtr hwp, CARD8 index)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun if (hwp->paletteEnabled)
452*4882a593Smuzhiyun index &= ~0x20;
453*4882a593Smuzhiyun else
454*4882a593Smuzhiyun index |= 0x20;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun (void) minb(hwp->IOBase + VGA_IN_STAT_1_OFFSET);
457*4882a593Smuzhiyun moutb(VGA_ATTR_INDEX, index);
458*4882a593Smuzhiyun return minb(VGA_ATTR_DATA_R);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static void
mmioWriteMiscOut(vgaHWPtr hwp,CARD8 value)462*4882a593Smuzhiyun mmioWriteMiscOut(vgaHWPtr hwp, CARD8 value)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun moutb(VGA_MISC_OUT_W, value);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun static CARD8
mmioReadMiscOut(vgaHWPtr hwp)468*4882a593Smuzhiyun mmioReadMiscOut(vgaHWPtr hwp)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun return minb(VGA_MISC_OUT_R);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static void
mmioEnablePalette(vgaHWPtr hwp)474*4882a593Smuzhiyun mmioEnablePalette(vgaHWPtr hwp)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun (void) minb(hwp->IOBase + VGA_IN_STAT_1_OFFSET);
477*4882a593Smuzhiyun moutb(VGA_ATTR_INDEX, 0x00);
478*4882a593Smuzhiyun hwp->paletteEnabled = TRUE;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static void
mmioDisablePalette(vgaHWPtr hwp)482*4882a593Smuzhiyun mmioDisablePalette(vgaHWPtr hwp)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun (void) minb(hwp->IOBase + VGA_IN_STAT_1_OFFSET);
485*4882a593Smuzhiyun moutb(VGA_ATTR_INDEX, 0x20);
486*4882a593Smuzhiyun hwp->paletteEnabled = FALSE;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static void
mmioWriteDacMask(vgaHWPtr hwp,CARD8 value)490*4882a593Smuzhiyun mmioWriteDacMask(vgaHWPtr hwp, CARD8 value)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun moutb(VGA_DAC_MASK, value);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun static CARD8
mmioReadDacMask(vgaHWPtr hwp)496*4882a593Smuzhiyun mmioReadDacMask(vgaHWPtr hwp)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun return minb(VGA_DAC_MASK);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static void
mmioWriteDacReadAddr(vgaHWPtr hwp,CARD8 value)502*4882a593Smuzhiyun mmioWriteDacReadAddr(vgaHWPtr hwp, CARD8 value)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun moutb(VGA_DAC_READ_ADDR, value);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static void
mmioWriteDacWriteAddr(vgaHWPtr hwp,CARD8 value)508*4882a593Smuzhiyun mmioWriteDacWriteAddr(vgaHWPtr hwp, CARD8 value)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun moutb(VGA_DAC_WRITE_ADDR, value);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static void
mmioWriteDacData(vgaHWPtr hwp,CARD8 value)514*4882a593Smuzhiyun mmioWriteDacData(vgaHWPtr hwp, CARD8 value)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun moutb(VGA_DAC_DATA, value);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun static CARD8
mmioReadDacData(vgaHWPtr hwp)520*4882a593Smuzhiyun mmioReadDacData(vgaHWPtr hwp)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun return minb(VGA_DAC_DATA);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static CARD8
mmioReadEnable(vgaHWPtr hwp)526*4882a593Smuzhiyun mmioReadEnable(vgaHWPtr hwp)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun return minb(VGA_ENABLE);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static void
mmioWriteEnable(vgaHWPtr hwp,CARD8 value)532*4882a593Smuzhiyun mmioWriteEnable(vgaHWPtr hwp, CARD8 value)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun moutb(VGA_ENABLE, value);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun void
vgaHWSetMmioFuncs(vgaHWPtr hwp,CARD8 * base,int offset)538*4882a593Smuzhiyun vgaHWSetMmioFuncs(vgaHWPtr hwp, CARD8 *base, int offset)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun hwp->writeCrtc = mmioWriteCrtc;
541*4882a593Smuzhiyun hwp->readCrtc = mmioReadCrtc;
542*4882a593Smuzhiyun hwp->writeGr = mmioWriteGr;
543*4882a593Smuzhiyun hwp->readGr = mmioReadGr;
544*4882a593Smuzhiyun hwp->readST00 = mmioReadST00;
545*4882a593Smuzhiyun hwp->readST01 = mmioReadST01;
546*4882a593Smuzhiyun hwp->readFCR = mmioReadFCR;
547*4882a593Smuzhiyun hwp->writeFCR = mmioWriteFCR;
548*4882a593Smuzhiyun hwp->writeAttr = mmioWriteAttr;
549*4882a593Smuzhiyun hwp->readAttr = mmioReadAttr;
550*4882a593Smuzhiyun hwp->writeSeq = mmioWriteSeq;
551*4882a593Smuzhiyun hwp->readSeq = mmioReadSeq;
552*4882a593Smuzhiyun hwp->writeMiscOut = mmioWriteMiscOut;
553*4882a593Smuzhiyun hwp->readMiscOut = mmioReadMiscOut;
554*4882a593Smuzhiyun hwp->enablePalette = mmioEnablePalette;
555*4882a593Smuzhiyun hwp->disablePalette = mmioDisablePalette;
556*4882a593Smuzhiyun hwp->writeDacMask = mmioWriteDacMask;
557*4882a593Smuzhiyun hwp->readDacMask = mmioReadDacMask;
558*4882a593Smuzhiyun hwp->writeDacWriteAddr = mmioWriteDacWriteAddr;
559*4882a593Smuzhiyun hwp->writeDacReadAddr = mmioWriteDacReadAddr;
560*4882a593Smuzhiyun hwp->writeDacData = mmioWriteDacData;
561*4882a593Smuzhiyun hwp->readDacData = mmioReadDacData;
562*4882a593Smuzhiyun hwp->MMIOBase = base;
563*4882a593Smuzhiyun hwp->MMIOOffset = offset;
564*4882a593Smuzhiyun hwp->readEnable = mmioReadEnable;
565*4882a593Smuzhiyun hwp->writeEnable = mmioWriteEnable;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun * vgaHWProtect --
570*4882a593Smuzhiyun * Protect VGA registers and memory from corruption during loads.
571*4882a593Smuzhiyun */
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun void
vgaHWProtect(ScrnInfoPtr pScrn,Bool on)574*4882a593Smuzhiyun vgaHWProtect(ScrnInfoPtr pScrn, Bool on)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(pScrn);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun unsigned char tmp;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if (pScrn->vtSema) {
581*4882a593Smuzhiyun if (on) {
582*4882a593Smuzhiyun /*
583*4882a593Smuzhiyun * Turn off screen and disable sequencer.
584*4882a593Smuzhiyun */
585*4882a593Smuzhiyun tmp = hwp->readSeq(hwp, 0x01);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun vgaHWSeqReset(hwp, TRUE); /* start synchronous reset */
588*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x01, tmp | 0x20); /* disable the display */
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun hwp->enablePalette(hwp);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun else {
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun * Reenable sequencer, then turn on screen.
595*4882a593Smuzhiyun */
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun tmp = hwp->readSeq(hwp, 0x01);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x01, tmp & ~0x20); /* reenable display */
600*4882a593Smuzhiyun vgaHWSeqReset(hwp, FALSE); /* clear synchronousreset */
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun hwp->disablePalette(hwp);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun vgaHWProtectProc *
vgaHWProtectWeak(void)608*4882a593Smuzhiyun vgaHWProtectWeak(void)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun return vgaHWProtect;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /*
614*4882a593Smuzhiyun * vgaHWBlankScreen -- blank the screen.
615*4882a593Smuzhiyun */
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun void
vgaHWBlankScreen(ScrnInfoPtr pScrn,Bool on)618*4882a593Smuzhiyun vgaHWBlankScreen(ScrnInfoPtr pScrn, Bool on)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(pScrn);
621*4882a593Smuzhiyun unsigned char scrn;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun scrn = hwp->readSeq(hwp, 0x01);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if (on) {
626*4882a593Smuzhiyun scrn &= ~0x20; /* enable screen */
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun else {
629*4882a593Smuzhiyun scrn |= 0x20; /* blank screen */
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun vgaHWSeqReset(hwp, TRUE);
633*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x01, scrn); /* change mode */
634*4882a593Smuzhiyun vgaHWSeqReset(hwp, FALSE);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun vgaHWBlankScreenProc *
vgaHWBlankScreenWeak(void)638*4882a593Smuzhiyun vgaHWBlankScreenWeak(void)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun return vgaHWBlankScreen;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /*
644*4882a593Smuzhiyun * vgaHWSaveScreen -- blank the screen.
645*4882a593Smuzhiyun */
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun Bool
vgaHWSaveScreen(ScreenPtr pScreen,int mode)648*4882a593Smuzhiyun vgaHWSaveScreen(ScreenPtr pScreen, int mode)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun ScrnInfoPtr pScrn = NULL;
651*4882a593Smuzhiyun Bool on;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (pScreen != NULL)
654*4882a593Smuzhiyun pScrn = xf86ScreenToScrn(pScreen);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun on = xf86IsUnblank(mode);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun #if 0
659*4882a593Smuzhiyun if (on)
660*4882a593Smuzhiyun SetTimeSinceLastInputEvent();
661*4882a593Smuzhiyun #endif
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if ((pScrn != NULL) && pScrn->vtSema) {
664*4882a593Smuzhiyun vgaHWBlankScreen(pScrn, on);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun return TRUE;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * vgaHWDPMSSet -- Sets VESA Display Power Management Signaling (DPMS) Mode
671*4882a593Smuzhiyun *
672*4882a593Smuzhiyun * This generic VGA function can only set the Off and On modes. If the
673*4882a593Smuzhiyun * Standby and Suspend modes are to be supported, a chip specific replacement
674*4882a593Smuzhiyun * for this function must be written.
675*4882a593Smuzhiyun */
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun void
vgaHWDPMSSet(ScrnInfoPtr pScrn,int PowerManagementMode,int flags)678*4882a593Smuzhiyun vgaHWDPMSSet(ScrnInfoPtr pScrn, int PowerManagementMode, int flags)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun unsigned char seq1 = 0, crtc17 = 0;
681*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(pScrn);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (!pScrn->vtSema)
684*4882a593Smuzhiyun return;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun switch (PowerManagementMode) {
687*4882a593Smuzhiyun case DPMSModeOn:
688*4882a593Smuzhiyun /* Screen: On; HSync: On, VSync: On */
689*4882a593Smuzhiyun seq1 = 0x00;
690*4882a593Smuzhiyun crtc17 = 0x80;
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun case DPMSModeStandby:
693*4882a593Smuzhiyun /* Screen: Off; HSync: Off, VSync: On -- Not Supported */
694*4882a593Smuzhiyun seq1 = 0x20;
695*4882a593Smuzhiyun crtc17 = 0x80;
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun case DPMSModeSuspend:
698*4882a593Smuzhiyun /* Screen: Off; HSync: On, VSync: Off -- Not Supported */
699*4882a593Smuzhiyun seq1 = 0x20;
700*4882a593Smuzhiyun crtc17 = 0x80;
701*4882a593Smuzhiyun break;
702*4882a593Smuzhiyun case DPMSModeOff:
703*4882a593Smuzhiyun /* Screen: Off; HSync: Off, VSync: Off */
704*4882a593Smuzhiyun seq1 = 0x20;
705*4882a593Smuzhiyun crtc17 = 0x00;
706*4882a593Smuzhiyun break;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x00, 0x01); /* Synchronous Reset */
709*4882a593Smuzhiyun seq1 |= hwp->readSeq(hwp, 0x01) & ~0x20;
710*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x01, seq1);
711*4882a593Smuzhiyun crtc17 |= hwp->readCrtc(hwp, 0x17) & ~0x80;
712*4882a593Smuzhiyun usleep(10000);
713*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x17, crtc17);
714*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x00, 0x03); /* End Reset */
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /*
718*4882a593Smuzhiyun * vgaHWSeqReset
719*4882a593Smuzhiyun * perform a sequencer reset.
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun void
vgaHWSeqReset(vgaHWPtr hwp,Bool start)723*4882a593Smuzhiyun vgaHWSeqReset(vgaHWPtr hwp, Bool start)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun if (start)
726*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x00, 0x01); /* Synchronous Reset */
727*4882a593Smuzhiyun else
728*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x00, 0x03); /* End Reset */
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun void
vgaHWRestoreFonts(ScrnInfoPtr scrninfp,vgaRegPtr restore)732*4882a593Smuzhiyun vgaHWRestoreFonts(ScrnInfoPtr scrninfp, vgaRegPtr restore)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun #if SAVE_TEXT || SAVE_FONT1 || SAVE_FONT2
735*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(scrninfp);
736*4882a593Smuzhiyun int savedIOBase;
737*4882a593Smuzhiyun unsigned char miscOut, attr10, gr1, gr3, gr4, gr5, gr6, gr8, seq2, seq4;
738*4882a593Smuzhiyun Bool doMap = FALSE;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* If nothing to do, return now */
741*4882a593Smuzhiyun if (!hwp->FontInfo1 && !hwp->FontInfo2 && !hwp->TextInfo)
742*4882a593Smuzhiyun return;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun if (hwp->Base == NULL) {
745*4882a593Smuzhiyun doMap = TRUE;
746*4882a593Smuzhiyun if (!vgaHWMapMem(scrninfp)) {
747*4882a593Smuzhiyun xf86DrvMsg(scrninfp->scrnIndex, X_ERROR,
748*4882a593Smuzhiyun "vgaHWRestoreFonts: vgaHWMapMem() failed\n");
749*4882a593Smuzhiyun return;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* save the registers that are needed here */
754*4882a593Smuzhiyun miscOut = hwp->readMiscOut(hwp);
755*4882a593Smuzhiyun attr10 = hwp->readAttr(hwp, 0x10);
756*4882a593Smuzhiyun gr1 = hwp->readGr(hwp, 0x01);
757*4882a593Smuzhiyun gr3 = hwp->readGr(hwp, 0x03);
758*4882a593Smuzhiyun gr4 = hwp->readGr(hwp, 0x04);
759*4882a593Smuzhiyun gr5 = hwp->readGr(hwp, 0x05);
760*4882a593Smuzhiyun gr6 = hwp->readGr(hwp, 0x06);
761*4882a593Smuzhiyun gr8 = hwp->readGr(hwp, 0x08);
762*4882a593Smuzhiyun seq2 = hwp->readSeq(hwp, 0x02);
763*4882a593Smuzhiyun seq4 = hwp->readSeq(hwp, 0x04);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* save hwp->IOBase and temporarily set it for colour mode */
766*4882a593Smuzhiyun savedIOBase = hwp->IOBase;
767*4882a593Smuzhiyun hwp->IOBase = VGA_IOBASE_COLOR;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* Force into colour mode */
770*4882a593Smuzhiyun hwp->writeMiscOut(hwp, miscOut | 0x01);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun vgaHWBlankScreen(scrninfp, FALSE);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /*
775*4882a593Smuzhiyun * here we temporarily switch to 16 colour planar mode, to simply
776*4882a593Smuzhiyun * copy the font-info and saved text.
777*4882a593Smuzhiyun *
778*4882a593Smuzhiyun * BUG ALERT: The (S)VGA's segment-select register MUST be set correctly!
779*4882a593Smuzhiyun */
780*4882a593Smuzhiyun #if 0
781*4882a593Smuzhiyun hwp->writeAttr(hwp, 0x10, 0x01); /* graphics mode */
782*4882a593Smuzhiyun #endif
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x04, 0x06); /* enable plane graphics */
785*4882a593Smuzhiyun hwp->writeGr(hwp, 0x05, 0x00); /* write mode 0, read mode 0 */
786*4882a593Smuzhiyun hwp->writeGr(hwp, 0x06, 0x05); /* set graphics */
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (scrninfp->depth == 4) {
789*4882a593Smuzhiyun /* GJA */
790*4882a593Smuzhiyun hwp->writeGr(hwp, 0x03, 0x00); /* don't rotate, write unmodified */
791*4882a593Smuzhiyun hwp->writeGr(hwp, 0x08, 0xFF); /* write all bits in a byte */
792*4882a593Smuzhiyun hwp->writeGr(hwp, 0x01, 0x00); /* all planes come from CPU */
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun #if SAVE_FONT1
796*4882a593Smuzhiyun if (hwp->FontInfo1) {
797*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, 0x04); /* write to plane 2 */
798*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, 0x02); /* read plane 2 */
799*4882a593Smuzhiyun slowbcopy_tobus(hwp->FontInfo1, hwp->Base, FONT_AMOUNT);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun #endif
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun #if SAVE_FONT2
804*4882a593Smuzhiyun if (hwp->FontInfo2) {
805*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, 0x08); /* write to plane 3 */
806*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, 0x03); /* read plane 3 */
807*4882a593Smuzhiyun slowbcopy_tobus(hwp->FontInfo2, hwp->Base, FONT_AMOUNT);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun #endif
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun #if SAVE_TEXT
812*4882a593Smuzhiyun if (hwp->TextInfo) {
813*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, 0x01); /* write to plane 0 */
814*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, 0x00); /* read plane 0 */
815*4882a593Smuzhiyun slowbcopy_tobus(hwp->TextInfo, hwp->Base, TEXT_AMOUNT);
816*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, 0x02); /* write to plane 1 */
817*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, 0x01); /* read plane 1 */
818*4882a593Smuzhiyun slowbcopy_tobus((unsigned char *) hwp->TextInfo + TEXT_AMOUNT,
819*4882a593Smuzhiyun hwp->Base, TEXT_AMOUNT);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun #endif
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun vgaHWBlankScreen(scrninfp, TRUE);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* restore the registers that were changed */
826*4882a593Smuzhiyun hwp->writeMiscOut(hwp, miscOut);
827*4882a593Smuzhiyun hwp->writeAttr(hwp, 0x10, attr10);
828*4882a593Smuzhiyun hwp->writeGr(hwp, 0x01, gr1);
829*4882a593Smuzhiyun hwp->writeGr(hwp, 0x03, gr3);
830*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, gr4);
831*4882a593Smuzhiyun hwp->writeGr(hwp, 0x05, gr5);
832*4882a593Smuzhiyun hwp->writeGr(hwp, 0x06, gr6);
833*4882a593Smuzhiyun hwp->writeGr(hwp, 0x08, gr8);
834*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, seq2);
835*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x04, seq4);
836*4882a593Smuzhiyun hwp->IOBase = savedIOBase;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (doMap)
839*4882a593Smuzhiyun vgaHWUnmapMem(scrninfp);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun #endif /* SAVE_TEXT || SAVE_FONT1 || SAVE_FONT2 */
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun void
vgaHWRestoreMode(ScrnInfoPtr scrninfp,vgaRegPtr restore)845*4882a593Smuzhiyun vgaHWRestoreMode(ScrnInfoPtr scrninfp, vgaRegPtr restore)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(scrninfp);
848*4882a593Smuzhiyun int i;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (restore->MiscOutReg & 0x01)
851*4882a593Smuzhiyun hwp->IOBase = VGA_IOBASE_COLOR;
852*4882a593Smuzhiyun else
853*4882a593Smuzhiyun hwp->IOBase = VGA_IOBASE_MONO;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun hwp->writeMiscOut(hwp, restore->MiscOutReg);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun for (i = 1; i < restore->numSequencer; i++)
858*4882a593Smuzhiyun hwp->writeSeq(hwp, i, restore->Sequencer[i]);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Ensure CRTC registers 0-7 are unlocked by clearing bit 7 of CRTC[17] */
861*4882a593Smuzhiyun hwp->writeCrtc(hwp, 17, restore->CRTC[17] & ~0x80);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun for (i = 0; i < restore->numCRTC; i++)
864*4882a593Smuzhiyun hwp->writeCrtc(hwp, i, restore->CRTC[i]);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun for (i = 0; i < restore->numGraphics; i++)
867*4882a593Smuzhiyun hwp->writeGr(hwp, i, restore->Graphics[i]);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun hwp->enablePalette(hwp);
870*4882a593Smuzhiyun for (i = 0; i < restore->numAttribute; i++)
871*4882a593Smuzhiyun hwp->writeAttr(hwp, i, restore->Attribute[i]);
872*4882a593Smuzhiyun hwp->disablePalette(hwp);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun void
vgaHWRestoreColormap(ScrnInfoPtr scrninfp,vgaRegPtr restore)876*4882a593Smuzhiyun vgaHWRestoreColormap(ScrnInfoPtr scrninfp, vgaRegPtr restore)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(scrninfp);
879*4882a593Smuzhiyun int i;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun #if 0
882*4882a593Smuzhiyun hwp->enablePalette(hwp);
883*4882a593Smuzhiyun #endif
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun hwp->writeDacMask(hwp, 0xFF);
886*4882a593Smuzhiyun hwp->writeDacWriteAddr(hwp, 0x00);
887*4882a593Smuzhiyun for (i = 0; i < 768; i++) {
888*4882a593Smuzhiyun hwp->writeDacData(hwp, restore->DAC[i]);
889*4882a593Smuzhiyun DACDelay(hwp);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun hwp->disablePalette(hwp);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /*
896*4882a593Smuzhiyun * vgaHWRestore --
897*4882a593Smuzhiyun * restore the VGA state
898*4882a593Smuzhiyun */
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun void
vgaHWRestore(ScrnInfoPtr scrninfp,vgaRegPtr restore,int flags)901*4882a593Smuzhiyun vgaHWRestore(ScrnInfoPtr scrninfp, vgaRegPtr restore, int flags)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun if (flags & VGA_SR_MODE)
904*4882a593Smuzhiyun vgaHWRestoreMode(scrninfp, restore);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun if (flags & VGA_SR_FONTS)
907*4882a593Smuzhiyun vgaHWRestoreFonts(scrninfp, restore);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (flags & VGA_SR_CMAP)
910*4882a593Smuzhiyun vgaHWRestoreColormap(scrninfp, restore);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun void
vgaHWSaveFonts(ScrnInfoPtr scrninfp,vgaRegPtr save)914*4882a593Smuzhiyun vgaHWSaveFonts(ScrnInfoPtr scrninfp, vgaRegPtr save)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun #if SAVE_TEXT || SAVE_FONT1 || SAVE_FONT2
917*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(scrninfp);
918*4882a593Smuzhiyun int savedIOBase;
919*4882a593Smuzhiyun unsigned char miscOut, attr10, gr4, gr5, gr6, seq2, seq4;
920*4882a593Smuzhiyun Bool doMap = FALSE;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (hwp->Base == NULL) {
923*4882a593Smuzhiyun doMap = TRUE;
924*4882a593Smuzhiyun if (!vgaHWMapMem(scrninfp)) {
925*4882a593Smuzhiyun xf86DrvMsg(scrninfp->scrnIndex, X_ERROR,
926*4882a593Smuzhiyun "vgaHWSaveFonts: vgaHWMapMem() failed\n");
927*4882a593Smuzhiyun return;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* If in graphics mode, don't save anything */
932*4882a593Smuzhiyun attr10 = hwp->readAttr(hwp, 0x10);
933*4882a593Smuzhiyun if (attr10 & 0x01)
934*4882a593Smuzhiyun return;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* save the registers that are needed here */
937*4882a593Smuzhiyun miscOut = hwp->readMiscOut(hwp);
938*4882a593Smuzhiyun gr4 = hwp->readGr(hwp, 0x04);
939*4882a593Smuzhiyun gr5 = hwp->readGr(hwp, 0x05);
940*4882a593Smuzhiyun gr6 = hwp->readGr(hwp, 0x06);
941*4882a593Smuzhiyun seq2 = hwp->readSeq(hwp, 0x02);
942*4882a593Smuzhiyun seq4 = hwp->readSeq(hwp, 0x04);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* save hwp->IOBase and temporarily set it for colour mode */
945*4882a593Smuzhiyun savedIOBase = hwp->IOBase;
946*4882a593Smuzhiyun hwp->IOBase = VGA_IOBASE_COLOR;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* Force into colour mode */
949*4882a593Smuzhiyun hwp->writeMiscOut(hwp, miscOut | 0x01);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun vgaHWBlankScreen(scrninfp, FALSE);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /*
954*4882a593Smuzhiyun * get the character sets, and text screen if required
955*4882a593Smuzhiyun */
956*4882a593Smuzhiyun /*
957*4882a593Smuzhiyun * Here we temporarily switch to 16 colour planar mode, to simply
958*4882a593Smuzhiyun * copy the font-info
959*4882a593Smuzhiyun *
960*4882a593Smuzhiyun * BUG ALERT: The (S)VGA's segment-select register MUST be set correctly!
961*4882a593Smuzhiyun */
962*4882a593Smuzhiyun #if 0
963*4882a593Smuzhiyun hwp->writeAttr(hwp, 0x10, 0x01); /* graphics mode */
964*4882a593Smuzhiyun #endif
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x04, 0x06); /* enable plane graphics */
967*4882a593Smuzhiyun hwp->writeGr(hwp, 0x05, 0x00); /* write mode 0, read mode 0 */
968*4882a593Smuzhiyun hwp->writeGr(hwp, 0x06, 0x05); /* set graphics */
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun #if SAVE_FONT1
971*4882a593Smuzhiyun if (hwp->FontInfo1 || (hwp->FontInfo1 = malloc(FONT_AMOUNT))) {
972*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, 0x04); /* write to plane 2 */
973*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, 0x02); /* read plane 2 */
974*4882a593Smuzhiyun slowbcopy_frombus(hwp->Base, hwp->FontInfo1, FONT_AMOUNT);
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun #endif /* SAVE_FONT1 */
977*4882a593Smuzhiyun #if SAVE_FONT2
978*4882a593Smuzhiyun if (hwp->FontInfo2 || (hwp->FontInfo2 = malloc(FONT_AMOUNT))) {
979*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, 0x08); /* write to plane 3 */
980*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, 0x03); /* read plane 3 */
981*4882a593Smuzhiyun slowbcopy_frombus(hwp->Base, hwp->FontInfo2, FONT_AMOUNT);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun #endif /* SAVE_FONT2 */
984*4882a593Smuzhiyun #if SAVE_TEXT
985*4882a593Smuzhiyun if (hwp->TextInfo || (hwp->TextInfo = malloc(2 * TEXT_AMOUNT))) {
986*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, 0x01); /* write to plane 0 */
987*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, 0x00); /* read plane 0 */
988*4882a593Smuzhiyun slowbcopy_frombus(hwp->Base, hwp->TextInfo, TEXT_AMOUNT);
989*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, 0x02); /* write to plane 1 */
990*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, 0x01); /* read plane 1 */
991*4882a593Smuzhiyun slowbcopy_frombus(hwp->Base,
992*4882a593Smuzhiyun (unsigned char *) hwp->TextInfo + TEXT_AMOUNT,
993*4882a593Smuzhiyun TEXT_AMOUNT);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun #endif /* SAVE_TEXT */
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* Restore clobbered registers */
998*4882a593Smuzhiyun hwp->writeAttr(hwp, 0x10, attr10);
999*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x02, seq2);
1000*4882a593Smuzhiyun hwp->writeSeq(hwp, 0x04, seq4);
1001*4882a593Smuzhiyun hwp->writeGr(hwp, 0x04, gr4);
1002*4882a593Smuzhiyun hwp->writeGr(hwp, 0x05, gr5);
1003*4882a593Smuzhiyun hwp->writeGr(hwp, 0x06, gr6);
1004*4882a593Smuzhiyun hwp->writeMiscOut(hwp, miscOut);
1005*4882a593Smuzhiyun hwp->IOBase = savedIOBase;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun vgaHWBlankScreen(scrninfp, TRUE);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (doMap)
1010*4882a593Smuzhiyun vgaHWUnmapMem(scrninfp);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun #endif /* SAVE_TEXT || SAVE_FONT1 || SAVE_FONT2 */
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun void
vgaHWSaveMode(ScrnInfoPtr scrninfp,vgaRegPtr save)1016*4882a593Smuzhiyun vgaHWSaveMode(ScrnInfoPtr scrninfp, vgaRegPtr save)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(scrninfp);
1019*4882a593Smuzhiyun int i;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun save->MiscOutReg = hwp->readMiscOut(hwp);
1022*4882a593Smuzhiyun if (save->MiscOutReg & 0x01)
1023*4882a593Smuzhiyun hwp->IOBase = VGA_IOBASE_COLOR;
1024*4882a593Smuzhiyun else
1025*4882a593Smuzhiyun hwp->IOBase = VGA_IOBASE_MONO;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun for (i = 0; i < save->numCRTC; i++) {
1028*4882a593Smuzhiyun save->CRTC[i] = hwp->readCrtc(hwp, i);
1029*4882a593Smuzhiyun DebugF("CRTC[0x%02x] = 0x%02x\n", i, save->CRTC[i]);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun hwp->enablePalette(hwp);
1033*4882a593Smuzhiyun for (i = 0; i < save->numAttribute; i++) {
1034*4882a593Smuzhiyun save->Attribute[i] = hwp->readAttr(hwp, i);
1035*4882a593Smuzhiyun DebugF("Attribute[0x%02x] = 0x%02x\n", i, save->Attribute[i]);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun hwp->disablePalette(hwp);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun for (i = 0; i < save->numGraphics; i++) {
1040*4882a593Smuzhiyun save->Graphics[i] = hwp->readGr(hwp, i);
1041*4882a593Smuzhiyun DebugF("Graphics[0x%02x] = 0x%02x\n", i, save->Graphics[i]);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun for (i = 1; i < save->numSequencer; i++) {
1045*4882a593Smuzhiyun save->Sequencer[i] = hwp->readSeq(hwp, i);
1046*4882a593Smuzhiyun DebugF("Sequencer[0x%02x] = 0x%02x\n", i, save->Sequencer[i]);
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun void
vgaHWSaveColormap(ScrnInfoPtr scrninfp,vgaRegPtr save)1051*4882a593Smuzhiyun vgaHWSaveColormap(ScrnInfoPtr scrninfp, vgaRegPtr save)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(scrninfp);
1054*4882a593Smuzhiyun Bool readError = FALSE;
1055*4882a593Smuzhiyun int i;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun #ifdef NEED_SAVED_CMAP
1058*4882a593Smuzhiyun /*
1059*4882a593Smuzhiyun * Some ET4000 chips from 1991 have a HW bug that prevents the reading
1060*4882a593Smuzhiyun * of the color lookup table. Mask rev 9042EAI is known to have this bug.
1061*4882a593Smuzhiyun *
1062*4882a593Smuzhiyun * If the colourmap is not readable, we set the saved map to a default
1063*4882a593Smuzhiyun * map (taken from Ferraro's "Programmer's Guide to the EGA and VGA
1064*4882a593Smuzhiyun * Cards" 2nd ed).
1065*4882a593Smuzhiyun */
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* Only save it once */
1068*4882a593Smuzhiyun if (hwp->cmapSaved)
1069*4882a593Smuzhiyun return;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun #if 0
1072*4882a593Smuzhiyun hwp->enablePalette(hwp);
1073*4882a593Smuzhiyun #endif
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun hwp->writeDacMask(hwp, 0xFF);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /*
1078*4882a593Smuzhiyun * check if we can read the lookup table
1079*4882a593Smuzhiyun */
1080*4882a593Smuzhiyun hwp->writeDacReadAddr(hwp, 0x00);
1081*4882a593Smuzhiyun for (i = 0; i < 6; i++) {
1082*4882a593Smuzhiyun save->DAC[i] = hwp->readDacData(hwp);
1083*4882a593Smuzhiyun switch (i % 3) {
1084*4882a593Smuzhiyun case 0:
1085*4882a593Smuzhiyun DebugF("DAC[0x%02x] = 0x%02x, ", i / 3, save->DAC[i]);
1086*4882a593Smuzhiyun break;
1087*4882a593Smuzhiyun case 1:
1088*4882a593Smuzhiyun DebugF("0x%02x, ", save->DAC[i]);
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun case 2:
1091*4882a593Smuzhiyun DebugF("0x%02x\n", save->DAC[i]);
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /*
1096*4882a593Smuzhiyun * Check if we can read the palette -
1097*4882a593Smuzhiyun * use foreground color to prevent flashing.
1098*4882a593Smuzhiyun */
1099*4882a593Smuzhiyun hwp->writeDacWriteAddr(hwp, 0x01);
1100*4882a593Smuzhiyun for (i = 3; i < 6; i++)
1101*4882a593Smuzhiyun hwp->writeDacData(hwp, ~save->DAC[i] & DAC_TEST_MASK);
1102*4882a593Smuzhiyun hwp->writeDacReadAddr(hwp, 0x01);
1103*4882a593Smuzhiyun for (i = 3; i < 6; i++) {
1104*4882a593Smuzhiyun if (hwp->readDacData(hwp) != (~save->DAC[i] & DAC_TEST_MASK))
1105*4882a593Smuzhiyun readError = TRUE;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun hwp->writeDacWriteAddr(hwp, 0x01);
1108*4882a593Smuzhiyun for (i = 3; i < 6; i++)
1109*4882a593Smuzhiyun hwp->writeDacData(hwp, save->DAC[i]);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun if (readError) {
1112*4882a593Smuzhiyun /*
1113*4882a593Smuzhiyun * save the default lookup table
1114*4882a593Smuzhiyun */
1115*4882a593Smuzhiyun memmove(save->DAC, defaultDAC, 768);
1116*4882a593Smuzhiyun xf86DrvMsg(scrninfp->scrnIndex, X_WARNING,
1117*4882a593Smuzhiyun "Cannot read colourmap from VGA. Will restore with default\n");
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun else {
1120*4882a593Smuzhiyun /* save the colourmap */
1121*4882a593Smuzhiyun hwp->writeDacReadAddr(hwp, 0x02);
1122*4882a593Smuzhiyun for (i = 6; i < 768; i++) {
1123*4882a593Smuzhiyun save->DAC[i] = hwp->readDacData(hwp);
1124*4882a593Smuzhiyun DACDelay(hwp);
1125*4882a593Smuzhiyun switch (i % 3) {
1126*4882a593Smuzhiyun case 0:
1127*4882a593Smuzhiyun DebugF("DAC[0x%02x] = 0x%02x, ", i / 3, save->DAC[i]);
1128*4882a593Smuzhiyun break;
1129*4882a593Smuzhiyun case 1:
1130*4882a593Smuzhiyun DebugF("0x%02x, ", save->DAC[i]);
1131*4882a593Smuzhiyun break;
1132*4882a593Smuzhiyun case 2:
1133*4882a593Smuzhiyun DebugF("0x%02x\n", save->DAC[i]);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun hwp->disablePalette(hwp);
1139*4882a593Smuzhiyun hwp->cmapSaved = TRUE;
1140*4882a593Smuzhiyun #endif
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /*
1144*4882a593Smuzhiyun * vgaHWSave --
1145*4882a593Smuzhiyun * save the current VGA state
1146*4882a593Smuzhiyun */
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun void
vgaHWSave(ScrnInfoPtr scrninfp,vgaRegPtr save,int flags)1149*4882a593Smuzhiyun vgaHWSave(ScrnInfoPtr scrninfp, vgaRegPtr save, int flags)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun if (save == NULL)
1152*4882a593Smuzhiyun return;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun if (flags & VGA_SR_CMAP)
1155*4882a593Smuzhiyun vgaHWSaveColormap(scrninfp, save);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun if (flags & VGA_SR_MODE)
1158*4882a593Smuzhiyun vgaHWSaveMode(scrninfp, save);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (flags & VGA_SR_FONTS)
1161*4882a593Smuzhiyun vgaHWSaveFonts(scrninfp, save);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /*
1165*4882a593Smuzhiyun * vgaHWInit --
1166*4882a593Smuzhiyun * Handle the initialization, etc. of a screen.
1167*4882a593Smuzhiyun * Return FALSE on failure.
1168*4882a593Smuzhiyun */
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun Bool
vgaHWInit(ScrnInfoPtr scrninfp,DisplayModePtr mode)1171*4882a593Smuzhiyun vgaHWInit(ScrnInfoPtr scrninfp, DisplayModePtr mode)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun unsigned int i;
1174*4882a593Smuzhiyun vgaHWPtr hwp;
1175*4882a593Smuzhiyun vgaRegPtr regp;
1176*4882a593Smuzhiyun int depth = scrninfp->depth;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /*
1179*4882a593Smuzhiyun * make sure the vgaHWRec is allocated
1180*4882a593Smuzhiyun */
1181*4882a593Smuzhiyun if (!vgaHWGetHWRec(scrninfp))
1182*4882a593Smuzhiyun return FALSE;
1183*4882a593Smuzhiyun hwp = VGAHWPTR(scrninfp);
1184*4882a593Smuzhiyun regp = &hwp->ModeReg;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /*
1187*4882a593Smuzhiyun * compute correct Hsync & Vsync polarity
1188*4882a593Smuzhiyun */
1189*4882a593Smuzhiyun if ((mode->Flags & (V_PHSYNC | V_NHSYNC))
1190*4882a593Smuzhiyun && (mode->Flags & (V_PVSYNC | V_NVSYNC))) {
1191*4882a593Smuzhiyun regp->MiscOutReg = 0x23;
1192*4882a593Smuzhiyun if (mode->Flags & V_NHSYNC)
1193*4882a593Smuzhiyun regp->MiscOutReg |= 0x40;
1194*4882a593Smuzhiyun if (mode->Flags & V_NVSYNC)
1195*4882a593Smuzhiyun regp->MiscOutReg |= 0x80;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun else {
1198*4882a593Smuzhiyun int VDisplay = mode->VDisplay;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun if (mode->Flags & V_DBLSCAN)
1201*4882a593Smuzhiyun VDisplay *= 2;
1202*4882a593Smuzhiyun if (mode->VScan > 1)
1203*4882a593Smuzhiyun VDisplay *= mode->VScan;
1204*4882a593Smuzhiyun if (VDisplay < 400)
1205*4882a593Smuzhiyun regp->MiscOutReg = 0xA3; /* +hsync -vsync */
1206*4882a593Smuzhiyun else if (VDisplay < 480)
1207*4882a593Smuzhiyun regp->MiscOutReg = 0x63; /* -hsync +vsync */
1208*4882a593Smuzhiyun else if (VDisplay < 768)
1209*4882a593Smuzhiyun regp->MiscOutReg = 0xE3; /* -hsync -vsync */
1210*4882a593Smuzhiyun else
1211*4882a593Smuzhiyun regp->MiscOutReg = 0x23; /* +hsync +vsync */
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun regp->MiscOutReg |= (mode->ClockIndex & 0x03) << 2;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun /*
1217*4882a593Smuzhiyun * Time Sequencer
1218*4882a593Smuzhiyun */
1219*4882a593Smuzhiyun if (depth == 4)
1220*4882a593Smuzhiyun regp->Sequencer[0] = 0x02;
1221*4882a593Smuzhiyun else
1222*4882a593Smuzhiyun regp->Sequencer[0] = 0x00;
1223*4882a593Smuzhiyun if (mode->Flags & V_CLKDIV2)
1224*4882a593Smuzhiyun regp->Sequencer[1] = 0x09;
1225*4882a593Smuzhiyun else
1226*4882a593Smuzhiyun regp->Sequencer[1] = 0x01;
1227*4882a593Smuzhiyun if (depth == 1)
1228*4882a593Smuzhiyun regp->Sequencer[2] = 1 << BIT_PLANE;
1229*4882a593Smuzhiyun else
1230*4882a593Smuzhiyun regp->Sequencer[2] = 0x0F;
1231*4882a593Smuzhiyun regp->Sequencer[3] = 0x00; /* Font select */
1232*4882a593Smuzhiyun if (depth < 8)
1233*4882a593Smuzhiyun regp->Sequencer[4] = 0x06; /* Misc */
1234*4882a593Smuzhiyun else
1235*4882a593Smuzhiyun regp->Sequencer[4] = 0x0E; /* Misc */
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun /*
1238*4882a593Smuzhiyun * CRTC Controller
1239*4882a593Smuzhiyun */
1240*4882a593Smuzhiyun regp->CRTC[0] = (mode->CrtcHTotal >> 3) - 5;
1241*4882a593Smuzhiyun regp->CRTC[1] = (mode->CrtcHDisplay >> 3) - 1;
1242*4882a593Smuzhiyun regp->CRTC[2] = (mode->CrtcHBlankStart >> 3) - 1;
1243*4882a593Smuzhiyun regp->CRTC[3] = (((mode->CrtcHBlankEnd >> 3) - 1) & 0x1F) | 0x80;
1244*4882a593Smuzhiyun i = (((mode->CrtcHSkew << 2) + 0x10) & ~0x1F);
1245*4882a593Smuzhiyun if (i < 0x80)
1246*4882a593Smuzhiyun regp->CRTC[3] |= i;
1247*4882a593Smuzhiyun regp->CRTC[4] = (mode->CrtcHSyncStart >> 3);
1248*4882a593Smuzhiyun regp->CRTC[5] = ((((mode->CrtcHBlankEnd >> 3) - 1) & 0x20) << 2)
1249*4882a593Smuzhiyun | (((mode->CrtcHSyncEnd >> 3)) & 0x1F);
1250*4882a593Smuzhiyun regp->CRTC[6] = (mode->CrtcVTotal - 2) & 0xFF;
1251*4882a593Smuzhiyun regp->CRTC[7] = (((mode->CrtcVTotal - 2) & 0x100) >> 8)
1252*4882a593Smuzhiyun | (((mode->CrtcVDisplay - 1) & 0x100) >> 7)
1253*4882a593Smuzhiyun | ((mode->CrtcVSyncStart & 0x100) >> 6)
1254*4882a593Smuzhiyun | (((mode->CrtcVBlankStart - 1) & 0x100) >> 5)
1255*4882a593Smuzhiyun | 0x10 | (((mode->CrtcVTotal - 2) & 0x200) >> 4)
1256*4882a593Smuzhiyun | (((mode->CrtcVDisplay - 1) & 0x200) >> 3)
1257*4882a593Smuzhiyun | ((mode->CrtcVSyncStart & 0x200) >> 2);
1258*4882a593Smuzhiyun regp->CRTC[8] = 0x00;
1259*4882a593Smuzhiyun regp->CRTC[9] = (((mode->CrtcVBlankStart - 1) & 0x200) >> 4) | 0x40;
1260*4882a593Smuzhiyun if (mode->Flags & V_DBLSCAN)
1261*4882a593Smuzhiyun regp->CRTC[9] |= 0x80;
1262*4882a593Smuzhiyun if (mode->VScan >= 32)
1263*4882a593Smuzhiyun regp->CRTC[9] |= 0x1F;
1264*4882a593Smuzhiyun else if (mode->VScan > 1)
1265*4882a593Smuzhiyun regp->CRTC[9] |= mode->VScan - 1;
1266*4882a593Smuzhiyun regp->CRTC[10] = 0x00;
1267*4882a593Smuzhiyun regp->CRTC[11] = 0x00;
1268*4882a593Smuzhiyun regp->CRTC[12] = 0x00;
1269*4882a593Smuzhiyun regp->CRTC[13] = 0x00;
1270*4882a593Smuzhiyun regp->CRTC[14] = 0x00;
1271*4882a593Smuzhiyun regp->CRTC[15] = 0x00;
1272*4882a593Smuzhiyun regp->CRTC[16] = mode->CrtcVSyncStart & 0xFF;
1273*4882a593Smuzhiyun regp->CRTC[17] = (mode->CrtcVSyncEnd & 0x0F) | 0x20;
1274*4882a593Smuzhiyun regp->CRTC[18] = (mode->CrtcVDisplay - 1) & 0xFF;
1275*4882a593Smuzhiyun regp->CRTC[19] = scrninfp->displayWidth >> 4; /* just a guess */
1276*4882a593Smuzhiyun regp->CRTC[20] = 0x00;
1277*4882a593Smuzhiyun regp->CRTC[21] = (mode->CrtcVBlankStart - 1) & 0xFF;
1278*4882a593Smuzhiyun regp->CRTC[22] = (mode->CrtcVBlankEnd - 1) & 0xFF;
1279*4882a593Smuzhiyun if (depth < 8)
1280*4882a593Smuzhiyun regp->CRTC[23] = 0xE3;
1281*4882a593Smuzhiyun else
1282*4882a593Smuzhiyun regp->CRTC[23] = 0xC3;
1283*4882a593Smuzhiyun regp->CRTC[24] = 0xFF;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun vgaHWHBlankKGA(mode, regp, 0, KGA_FIX_OVERSCAN | KGA_ENABLE_ON_ZERO);
1286*4882a593Smuzhiyun vgaHWVBlankKGA(mode, regp, 0, KGA_FIX_OVERSCAN | KGA_ENABLE_ON_ZERO);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /*
1289*4882a593Smuzhiyun * Theory resumes here....
1290*4882a593Smuzhiyun */
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /*
1293*4882a593Smuzhiyun * Graphics Display Controller
1294*4882a593Smuzhiyun */
1295*4882a593Smuzhiyun regp->Graphics[0] = 0x00;
1296*4882a593Smuzhiyun regp->Graphics[1] = 0x00;
1297*4882a593Smuzhiyun regp->Graphics[2] = 0x00;
1298*4882a593Smuzhiyun regp->Graphics[3] = 0x00;
1299*4882a593Smuzhiyun if (depth == 1) {
1300*4882a593Smuzhiyun regp->Graphics[4] = BIT_PLANE;
1301*4882a593Smuzhiyun regp->Graphics[5] = 0x00;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun else {
1304*4882a593Smuzhiyun regp->Graphics[4] = 0x00;
1305*4882a593Smuzhiyun if (depth == 4)
1306*4882a593Smuzhiyun regp->Graphics[5] = 0x02;
1307*4882a593Smuzhiyun else
1308*4882a593Smuzhiyun regp->Graphics[5] = 0x40;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun regp->Graphics[6] = 0x05; /* only map 64k VGA memory !!!! */
1311*4882a593Smuzhiyun regp->Graphics[7] = 0x0F;
1312*4882a593Smuzhiyun regp->Graphics[8] = 0xFF;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun if (depth == 1) {
1315*4882a593Smuzhiyun /* Initialise the Mono map according to which bit-plane gets used */
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun Bool flipPixels = xf86GetFlipPixels();
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun for (i = 0; i < 16; i++)
1320*4882a593Smuzhiyun if (((i & (1 << BIT_PLANE)) != 0) != flipPixels)
1321*4882a593Smuzhiyun regp->Attribute[i] = WHITE_VALUE;
1322*4882a593Smuzhiyun else
1323*4882a593Smuzhiyun regp->Attribute[i] = BLACK_VALUE;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun regp->Attribute[16] = 0x01; /* -VGA2- *//* wrong for the ET4000 */
1326*4882a593Smuzhiyun if (!hwp->ShowOverscan)
1327*4882a593Smuzhiyun regp->Attribute[OVERSCAN] = OVERSCAN_VALUE; /* -VGA2- */
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun else {
1330*4882a593Smuzhiyun regp->Attribute[0] = 0x00; /* standard colormap translation */
1331*4882a593Smuzhiyun regp->Attribute[1] = 0x01;
1332*4882a593Smuzhiyun regp->Attribute[2] = 0x02;
1333*4882a593Smuzhiyun regp->Attribute[3] = 0x03;
1334*4882a593Smuzhiyun regp->Attribute[4] = 0x04;
1335*4882a593Smuzhiyun regp->Attribute[5] = 0x05;
1336*4882a593Smuzhiyun regp->Attribute[6] = 0x06;
1337*4882a593Smuzhiyun regp->Attribute[7] = 0x07;
1338*4882a593Smuzhiyun regp->Attribute[8] = 0x08;
1339*4882a593Smuzhiyun regp->Attribute[9] = 0x09;
1340*4882a593Smuzhiyun regp->Attribute[10] = 0x0A;
1341*4882a593Smuzhiyun regp->Attribute[11] = 0x0B;
1342*4882a593Smuzhiyun regp->Attribute[12] = 0x0C;
1343*4882a593Smuzhiyun regp->Attribute[13] = 0x0D;
1344*4882a593Smuzhiyun regp->Attribute[14] = 0x0E;
1345*4882a593Smuzhiyun regp->Attribute[15] = 0x0F;
1346*4882a593Smuzhiyun if (depth == 4)
1347*4882a593Smuzhiyun regp->Attribute[16] = 0x81; /* wrong for the ET4000 */
1348*4882a593Smuzhiyun else
1349*4882a593Smuzhiyun regp->Attribute[16] = 0x41; /* wrong for the ET4000 */
1350*4882a593Smuzhiyun /* Attribute[17] (overscan) initialised in vgaHWGetHWRec() */
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun regp->Attribute[18] = 0x0F;
1353*4882a593Smuzhiyun regp->Attribute[19] = 0x00;
1354*4882a593Smuzhiyun regp->Attribute[20] = 0x00;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun return TRUE;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun /*
1360*4882a593Smuzhiyun * OK, so much for theory. Now, let's deal with the >real< world...
1361*4882a593Smuzhiyun *
1362*4882a593Smuzhiyun * The above CRTC settings are precise in theory, except that many, if not
1363*4882a593Smuzhiyun * most, VGA clones fail to reset the blanking signal when the character or
1364*4882a593Smuzhiyun * line counter reaches [HV]Total. In this case, the signal is only
1365*4882a593Smuzhiyun * unblanked when the counter reaches [HV]BlankEnd (mod 64, 128 or 256 as
1366*4882a593Smuzhiyun * the case may be) at the start of the >next< scanline or frame, which
1367*4882a593Smuzhiyun * means only part of the screen shows. This affects how null overscans
1368*4882a593Smuzhiyun * are to be implemented on such adapters.
1369*4882a593Smuzhiyun *
1370*4882a593Smuzhiyun * Henceforth, VGA cores that implement this broken, but unfortunately
1371*4882a593Smuzhiyun * common, behaviour are to be designated as KGA's, in honour of Koen
1372*4882a593Smuzhiyun * Gadeyne, whose zeal to eliminate overscans (read: fury) set in motion
1373*4882a593Smuzhiyun * a series of events that led to the discovery of this problem.
1374*4882a593Smuzhiyun *
1375*4882a593Smuzhiyun * Some VGA's are KGA's only in the horizontal, or only in the vertical,
1376*4882a593Smuzhiyun * some in both, others in neither. Don't let anyone tell you there is
1377*4882a593Smuzhiyun * such a thing as a VGA "standard"... And, thank the Creator for the fact
1378*4882a593Smuzhiyun * that Hilbert spaces are not yet implemented in this industry.
1379*4882a593Smuzhiyun *
1380*4882a593Smuzhiyun * The following implements a trick suggested by David Dawes. This sets
1381*4882a593Smuzhiyun * [HV]BlankEnd to zero if the blanking interval does not already contain a
1382*4882a593Smuzhiyun * 0-point, and decrements it by one otherwise. In the latter case, this
1383*4882a593Smuzhiyun * will produce a left and/or top overscan which the colourmap code will
1384*4882a593Smuzhiyun * (still) need to ensure is as close to black as possible. This will make
1385*4882a593Smuzhiyun * the behaviour consistent across all chipsets, while allowing all
1386*4882a593Smuzhiyun * chipsets to display the entire screen. Non-KGA drivers can ignore the
1387*4882a593Smuzhiyun * following in their own copy of this code.
1388*4882a593Smuzhiyun *
1389*4882a593Smuzhiyun * -- TSI @ UQV, 1998.08.21
1390*4882a593Smuzhiyun */
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun CARD32
vgaHWHBlankKGA(DisplayModePtr mode,vgaRegPtr regp,int nBits,unsigned int Flags)1393*4882a593Smuzhiyun vgaHWHBlankKGA(DisplayModePtr mode, vgaRegPtr regp, int nBits,
1394*4882a593Smuzhiyun unsigned int Flags)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun int nExtBits = (nBits < 6) ? 0 : nBits - 6;
1397*4882a593Smuzhiyun CARD32 ExtBits;
1398*4882a593Smuzhiyun CARD32 ExtBitMask = ((1 << nExtBits) - 1) << 6;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun regp->CRTC[3] = (regp->CRTC[3] & ~0x1F)
1401*4882a593Smuzhiyun | (((mode->CrtcHBlankEnd >> 3) - 1) & 0x1F);
1402*4882a593Smuzhiyun regp->CRTC[5] = (regp->CRTC[5] & ~0x80)
1403*4882a593Smuzhiyun | ((((mode->CrtcHBlankEnd >> 3) - 1) & 0x20) << 2);
1404*4882a593Smuzhiyun ExtBits = ((mode->CrtcHBlankEnd >> 3) - 1) & ExtBitMask;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun /* First the horizontal case */
1407*4882a593Smuzhiyun if ((Flags & KGA_FIX_OVERSCAN)
1408*4882a593Smuzhiyun && ((mode->CrtcHBlankEnd >> 3) == (mode->CrtcHTotal >> 3))) {
1409*4882a593Smuzhiyun int i = (regp->CRTC[3] & 0x1F)
1410*4882a593Smuzhiyun | ((regp->CRTC[5] & 0x80) >> 2)
1411*4882a593Smuzhiyun | ExtBits;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun if (Flags & KGA_ENABLE_ON_ZERO) {
1414*4882a593Smuzhiyun if ((i-- > (((mode->CrtcHBlankStart >> 3) - 1)
1415*4882a593Smuzhiyun & (0x3F | ExtBitMask)))
1416*4882a593Smuzhiyun && (mode->CrtcHBlankEnd == mode->CrtcHTotal))
1417*4882a593Smuzhiyun i = 0;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun else if (Flags & KGA_BE_TOT_DEC)
1420*4882a593Smuzhiyun i--;
1421*4882a593Smuzhiyun regp->CRTC[3] = (regp->CRTC[3] & ~0x1F) | (i & 0x1F);
1422*4882a593Smuzhiyun regp->CRTC[5] = (regp->CRTC[5] & ~0x80) | ((i << 2) & 0x80);
1423*4882a593Smuzhiyun ExtBits = i & ExtBitMask;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun return ExtBits >> 6;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /*
1429*4882a593Smuzhiyun * The vertical case is a little trickier. Some VGA's ignore bit 0x80 of
1430*4882a593Smuzhiyun * CRTC[22]. Also, in some cases, a zero CRTC[22] will still blank the
1431*4882a593Smuzhiyun * very first scanline in a double- or multi-scanned mode. This last case
1432*4882a593Smuzhiyun * needs further investigation.
1433*4882a593Smuzhiyun */
1434*4882a593Smuzhiyun CARD32
vgaHWVBlankKGA(DisplayModePtr mode,vgaRegPtr regp,int nBits,unsigned int Flags)1435*4882a593Smuzhiyun vgaHWVBlankKGA(DisplayModePtr mode, vgaRegPtr regp, int nBits,
1436*4882a593Smuzhiyun unsigned int Flags)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun CARD32 ExtBits;
1439*4882a593Smuzhiyun CARD32 nExtBits = (nBits < 8) ? 0 : (nBits - 8);
1440*4882a593Smuzhiyun CARD32 ExtBitMask = ((1 << nExtBits) - 1) << 8;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* If width is not known nBits should be 0. In this
1443*4882a593Smuzhiyun * case BitMask is set to 0 so we can check for it. */
1444*4882a593Smuzhiyun CARD32 BitMask = (nBits < 7) ? 0 : ((1 << nExtBits) - 1);
1445*4882a593Smuzhiyun int VBlankStart = (mode->CrtcVBlankStart - 1) & 0xFF;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun regp->CRTC[22] = (mode->CrtcVBlankEnd - 1) & 0xFF;
1448*4882a593Smuzhiyun ExtBits = (mode->CrtcVBlankEnd - 1) & ExtBitMask;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun if ((Flags & KGA_FIX_OVERSCAN)
1451*4882a593Smuzhiyun && (mode->CrtcVBlankEnd == mode->CrtcVTotal))
1452*4882a593Smuzhiyun /* Null top overscan */
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun int i = regp->CRTC[22] | ExtBits;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if (Flags & KGA_ENABLE_ON_ZERO) {
1457*4882a593Smuzhiyun if (((BitMask && ((i & BitMask) > (VBlankStart & BitMask)))
1458*4882a593Smuzhiyun || ((i > VBlankStart) && /* 8-bit case */
1459*4882a593Smuzhiyun ((i & 0x7F) > (VBlankStart & 0x7F)))) && /* 7-bit case */
1460*4882a593Smuzhiyun !(regp->CRTC[9] & 0x9F)) /* 1 scanline/row */
1461*4882a593Smuzhiyun i = 0;
1462*4882a593Smuzhiyun else
1463*4882a593Smuzhiyun i = (i - 1);
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun else if (Flags & KGA_BE_TOT_DEC)
1466*4882a593Smuzhiyun i = (i - 1);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun regp->CRTC[22] = i & 0xFF;
1469*4882a593Smuzhiyun ExtBits = i & 0xFF00;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun return ExtBits >> 8;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun /*
1475*4882a593Smuzhiyun * these are some more hardware specific helpers, formerly in vga.c
1476*4882a593Smuzhiyun */
1477*4882a593Smuzhiyun static void
vgaHWGetHWRecPrivate(void)1478*4882a593Smuzhiyun vgaHWGetHWRecPrivate(void)
1479*4882a593Smuzhiyun {
1480*4882a593Smuzhiyun if (vgaHWPrivateIndex < 0)
1481*4882a593Smuzhiyun vgaHWPrivateIndex = xf86AllocateScrnInfoPrivateIndex();
1482*4882a593Smuzhiyun return;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun static void
vgaHWFreeRegs(vgaRegPtr regp)1486*4882a593Smuzhiyun vgaHWFreeRegs(vgaRegPtr regp)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun free(regp->CRTC);
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun regp->CRTC = regp->Sequencer = regp->Graphics = regp->Attribute = NULL;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun regp->numCRTC =
1493*4882a593Smuzhiyun regp->numSequencer = regp->numGraphics = regp->numAttribute = 0;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun static Bool
vgaHWAllocRegs(vgaRegPtr regp)1497*4882a593Smuzhiyun vgaHWAllocRegs(vgaRegPtr regp)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun unsigned char *buf;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun if ((regp->numCRTC + regp->numSequencer + regp->numGraphics +
1502*4882a593Smuzhiyun regp->numAttribute) == 0)
1503*4882a593Smuzhiyun return FALSE;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun buf = calloc(regp->numCRTC +
1506*4882a593Smuzhiyun regp->numSequencer +
1507*4882a593Smuzhiyun regp->numGraphics + regp->numAttribute, 1);
1508*4882a593Smuzhiyun if (!buf)
1509*4882a593Smuzhiyun return FALSE;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun regp->CRTC = buf;
1512*4882a593Smuzhiyun regp->Sequencer = regp->CRTC + regp->numCRTC;
1513*4882a593Smuzhiyun regp->Graphics = regp->Sequencer + regp->numSequencer;
1514*4882a593Smuzhiyun regp->Attribute = regp->Graphics + regp->numGraphics;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun return TRUE;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun Bool
vgaHWAllocDefaultRegs(vgaRegPtr regp)1520*4882a593Smuzhiyun vgaHWAllocDefaultRegs(vgaRegPtr regp)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun regp->numCRTC = VGA_NUM_CRTC;
1523*4882a593Smuzhiyun regp->numSequencer = VGA_NUM_SEQ;
1524*4882a593Smuzhiyun regp->numGraphics = VGA_NUM_GFX;
1525*4882a593Smuzhiyun regp->numAttribute = VGA_NUM_ATTR;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun return vgaHWAllocRegs(regp);
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun Bool
vgaHWSetRegCounts(ScrnInfoPtr scrp,int numCRTC,int numSequencer,int numGraphics,int numAttribute)1531*4882a593Smuzhiyun vgaHWSetRegCounts(ScrnInfoPtr scrp, int numCRTC, int numSequencer,
1532*4882a593Smuzhiyun int numGraphics, int numAttribute)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun #define VGAHWMINNUM(regtype) \
1535*4882a593Smuzhiyun ((newMode.num##regtype < regp->num##regtype) ? \
1536*4882a593Smuzhiyun (newMode.num##regtype) : (regp->num##regtype))
1537*4882a593Smuzhiyun #define VGAHWCOPYREGSET(regtype) \
1538*4882a593Smuzhiyun memcpy (newMode.regtype, regp->regtype, VGAHWMINNUM(regtype))
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun vgaRegRec newMode, newSaved;
1541*4882a593Smuzhiyun vgaRegPtr regp;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun regp = &VGAHWPTR(scrp)->ModeReg;
1544*4882a593Smuzhiyun memcpy(&newMode, regp, sizeof(vgaRegRec));
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* allocate space for new registers */
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun regp = &newMode;
1549*4882a593Smuzhiyun regp->numCRTC = numCRTC;
1550*4882a593Smuzhiyun regp->numSequencer = numSequencer;
1551*4882a593Smuzhiyun regp->numGraphics = numGraphics;
1552*4882a593Smuzhiyun regp->numAttribute = numAttribute;
1553*4882a593Smuzhiyun if (!vgaHWAllocRegs(regp))
1554*4882a593Smuzhiyun return FALSE;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun regp = &VGAHWPTR(scrp)->SavedReg;
1557*4882a593Smuzhiyun memcpy(&newSaved, regp, sizeof(vgaRegRec));
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun regp = &newSaved;
1560*4882a593Smuzhiyun regp->numCRTC = numCRTC;
1561*4882a593Smuzhiyun regp->numSequencer = numSequencer;
1562*4882a593Smuzhiyun regp->numGraphics = numGraphics;
1563*4882a593Smuzhiyun regp->numAttribute = numAttribute;
1564*4882a593Smuzhiyun if (!vgaHWAllocRegs(regp)) {
1565*4882a593Smuzhiyun vgaHWFreeRegs(&newMode);
1566*4882a593Smuzhiyun return FALSE;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun /* allocations succeeded, copy register data into new space */
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun regp = &VGAHWPTR(scrp)->ModeReg;
1572*4882a593Smuzhiyun VGAHWCOPYREGSET(CRTC);
1573*4882a593Smuzhiyun VGAHWCOPYREGSET(Sequencer);
1574*4882a593Smuzhiyun VGAHWCOPYREGSET(Graphics);
1575*4882a593Smuzhiyun VGAHWCOPYREGSET(Attribute);
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun regp = &VGAHWPTR(scrp)->SavedReg;
1578*4882a593Smuzhiyun VGAHWCOPYREGSET(CRTC);
1579*4882a593Smuzhiyun VGAHWCOPYREGSET(Sequencer);
1580*4882a593Smuzhiyun VGAHWCOPYREGSET(Graphics);
1581*4882a593Smuzhiyun VGAHWCOPYREGSET(Attribute);
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun /* free old register arrays */
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun regp = &VGAHWPTR(scrp)->ModeReg;
1586*4882a593Smuzhiyun vgaHWFreeRegs(regp);
1587*4882a593Smuzhiyun memcpy(regp, &newMode, sizeof(vgaRegRec));
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun regp = &VGAHWPTR(scrp)->SavedReg;
1590*4882a593Smuzhiyun vgaHWFreeRegs(regp);
1591*4882a593Smuzhiyun memcpy(regp, &newSaved, sizeof(vgaRegRec));
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun return TRUE;
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun #undef VGAHWMINNUM
1596*4882a593Smuzhiyun #undef VGAHWCOPYREGSET
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun Bool
vgaHWCopyReg(vgaRegPtr dst,vgaRegPtr src)1600*4882a593Smuzhiyun vgaHWCopyReg(vgaRegPtr dst, vgaRegPtr src)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun vgaHWFreeRegs(dst);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun memcpy(dst, src, sizeof(vgaRegRec));
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun if (!vgaHWAllocRegs(dst))
1607*4882a593Smuzhiyun return FALSE;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun memcpy(dst->CRTC, src->CRTC, src->numCRTC);
1610*4882a593Smuzhiyun memcpy(dst->Sequencer, src->Sequencer, src->numSequencer);
1611*4882a593Smuzhiyun memcpy(dst->Graphics, src->Graphics, src->numGraphics);
1612*4882a593Smuzhiyun memcpy(dst->Attribute, src->Attribute, src->numAttribute);
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun return TRUE;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun Bool
vgaHWGetHWRec(ScrnInfoPtr scrp)1618*4882a593Smuzhiyun vgaHWGetHWRec(ScrnInfoPtr scrp)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun vgaRegPtr regp;
1621*4882a593Smuzhiyun vgaHWPtr hwp;
1622*4882a593Smuzhiyun int i;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun /*
1625*4882a593Smuzhiyun * Let's make sure that the private exists and allocate one.
1626*4882a593Smuzhiyun */
1627*4882a593Smuzhiyun vgaHWGetHWRecPrivate();
1628*4882a593Smuzhiyun /*
1629*4882a593Smuzhiyun * New privates are always set to NULL, so we can check if the allocation
1630*4882a593Smuzhiyun * has already been done.
1631*4882a593Smuzhiyun */
1632*4882a593Smuzhiyun if (VGAHWPTR(scrp))
1633*4882a593Smuzhiyun return TRUE;
1634*4882a593Smuzhiyun hwp = VGAHWPTRLVAL(scrp) = xnfcalloc(sizeof(vgaHWRec), 1);
1635*4882a593Smuzhiyun regp = &VGAHWPTR(scrp)->ModeReg;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun if ((!vgaHWAllocDefaultRegs(&VGAHWPTR(scrp)->SavedReg)) ||
1638*4882a593Smuzhiyun (!vgaHWAllocDefaultRegs(&VGAHWPTR(scrp)->ModeReg))) {
1639*4882a593Smuzhiyun free(hwp);
1640*4882a593Smuzhiyun return FALSE;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun if (scrp->bitsPerPixel == 1) {
1644*4882a593Smuzhiyun rgb blackColour = scrp->display->blackColour,
1645*4882a593Smuzhiyun whiteColour = scrp->display->whiteColour;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun if (blackColour.red > 0x3F)
1648*4882a593Smuzhiyun blackColour.red = 0x3F;
1649*4882a593Smuzhiyun if (blackColour.green > 0x3F)
1650*4882a593Smuzhiyun blackColour.green = 0x3F;
1651*4882a593Smuzhiyun if (blackColour.blue > 0x3F)
1652*4882a593Smuzhiyun blackColour.blue = 0x3F;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun if (whiteColour.red > 0x3F)
1655*4882a593Smuzhiyun whiteColour.red = 0x3F;
1656*4882a593Smuzhiyun if (whiteColour.green > 0x3F)
1657*4882a593Smuzhiyun whiteColour.green = 0x3F;
1658*4882a593Smuzhiyun if (whiteColour.blue > 0x3F)
1659*4882a593Smuzhiyun whiteColour.blue = 0x3F;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun if ((blackColour.red == whiteColour.red) &&
1662*4882a593Smuzhiyun (blackColour.green == whiteColour.green) &&
1663*4882a593Smuzhiyun (blackColour.blue == whiteColour.blue)) {
1664*4882a593Smuzhiyun blackColour.red ^= 0x3F;
1665*4882a593Smuzhiyun blackColour.green ^= 0x3F;
1666*4882a593Smuzhiyun blackColour.blue ^= 0x3F;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun /*
1670*4882a593Smuzhiyun * initialize default colormap for monochrome
1671*4882a593Smuzhiyun */
1672*4882a593Smuzhiyun for (i = 0; i < 3; i++)
1673*4882a593Smuzhiyun regp->DAC[i] = 0x00;
1674*4882a593Smuzhiyun for (i = 3; i < 768; i++)
1675*4882a593Smuzhiyun regp->DAC[i] = 0x3F;
1676*4882a593Smuzhiyun i = BLACK_VALUE * 3;
1677*4882a593Smuzhiyun regp->DAC[i++] = blackColour.red;
1678*4882a593Smuzhiyun regp->DAC[i++] = blackColour.green;
1679*4882a593Smuzhiyun regp->DAC[i] = blackColour.blue;
1680*4882a593Smuzhiyun i = WHITE_VALUE * 3;
1681*4882a593Smuzhiyun regp->DAC[i++] = whiteColour.red;
1682*4882a593Smuzhiyun regp->DAC[i++] = whiteColour.green;
1683*4882a593Smuzhiyun regp->DAC[i] = whiteColour.blue;
1684*4882a593Smuzhiyun i = OVERSCAN_VALUE * 3;
1685*4882a593Smuzhiyun regp->DAC[i++] = 0x00;
1686*4882a593Smuzhiyun regp->DAC[i++] = 0x00;
1687*4882a593Smuzhiyun regp->DAC[i] = 0x00;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun else {
1690*4882a593Smuzhiyun /* Set all colours to black */
1691*4882a593Smuzhiyun for (i = 0; i < 768; i++)
1692*4882a593Smuzhiyun regp->DAC[i] = 0x00;
1693*4882a593Smuzhiyun /* ... and the overscan */
1694*4882a593Smuzhiyun if (scrp->depth >= 4)
1695*4882a593Smuzhiyun regp->Attribute[OVERSCAN] = 0xFF;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun if (xf86FindOption(scrp->confScreen->options, "ShowOverscan")) {
1698*4882a593Smuzhiyun xf86MarkOptionUsedByName(scrp->confScreen->options, "ShowOverscan");
1699*4882a593Smuzhiyun xf86DrvMsg(scrp->scrnIndex, X_CONFIG, "Showing overscan area\n");
1700*4882a593Smuzhiyun regp->DAC[765] = 0x3F;
1701*4882a593Smuzhiyun regp->DAC[766] = 0x00;
1702*4882a593Smuzhiyun regp->DAC[767] = 0x3F;
1703*4882a593Smuzhiyun regp->Attribute[OVERSCAN] = 0xFF;
1704*4882a593Smuzhiyun hwp->ShowOverscan = TRUE;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun else
1707*4882a593Smuzhiyun hwp->ShowOverscan = FALSE;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun hwp->paletteEnabled = FALSE;
1710*4882a593Smuzhiyun hwp->cmapSaved = FALSE;
1711*4882a593Smuzhiyun hwp->MapSize = 0;
1712*4882a593Smuzhiyun hwp->pScrn = scrp;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun hwp->dev = xf86GetPciInfoForEntity(scrp->entityList[0]);
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun return TRUE;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun void
vgaHWFreeHWRec(ScrnInfoPtr scrp)1720*4882a593Smuzhiyun vgaHWFreeHWRec(ScrnInfoPtr scrp)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun if (vgaHWPrivateIndex >= 0) {
1723*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(scrp);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun if (!hwp)
1726*4882a593Smuzhiyun return;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun pci_device_close_io(hwp->dev, hwp->io);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun free(hwp->FontInfo1);
1731*4882a593Smuzhiyun free(hwp->FontInfo2);
1732*4882a593Smuzhiyun free(hwp->TextInfo);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun vgaHWFreeRegs(&hwp->ModeReg);
1735*4882a593Smuzhiyun vgaHWFreeRegs(&hwp->SavedReg);
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun free(hwp);
1738*4882a593Smuzhiyun VGAHWPTRLVAL(scrp) = NULL;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun Bool
vgaHWMapMem(ScrnInfoPtr scrp)1743*4882a593Smuzhiyun vgaHWMapMem(ScrnInfoPtr scrp)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(scrp);
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun if (hwp->Base)
1748*4882a593Smuzhiyun return TRUE;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun /* If not set, initialise with the defaults */
1751*4882a593Smuzhiyun if (hwp->MapSize == 0)
1752*4882a593Smuzhiyun hwp->MapSize = VGA_DEFAULT_MEM_SIZE;
1753*4882a593Smuzhiyun if (hwp->MapPhys == 0)
1754*4882a593Smuzhiyun hwp->MapPhys = VGA_DEFAULT_PHYS_ADDR;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun /*
1757*4882a593Smuzhiyun * Map as VIDMEM_MMIO_32BIT because WC
1758*4882a593Smuzhiyun * is bad when there is page flipping.
1759*4882a593Smuzhiyun * XXX This is not correct but we do it
1760*4882a593Smuzhiyun * for now.
1761*4882a593Smuzhiyun */
1762*4882a593Smuzhiyun DebugF("Mapping VGAMem\n");
1763*4882a593Smuzhiyun pci_device_map_legacy(hwp->dev, hwp->MapPhys, hwp->MapSize,
1764*4882a593Smuzhiyun PCI_DEV_MAP_FLAG_WRITABLE, &hwp->Base);
1765*4882a593Smuzhiyun return hwp->Base != NULL;
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun void
vgaHWUnmapMem(ScrnInfoPtr scrp)1769*4882a593Smuzhiyun vgaHWUnmapMem(ScrnInfoPtr scrp)
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(scrp);
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun if (hwp->Base == NULL)
1774*4882a593Smuzhiyun return;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun DebugF("Unmapping VGAMem\n");
1777*4882a593Smuzhiyun pci_device_unmap_legacy(hwp->dev, hwp->Base, hwp->MapSize);
1778*4882a593Smuzhiyun hwp->Base = NULL;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun int
vgaHWGetIndex(void)1782*4882a593Smuzhiyun vgaHWGetIndex(void)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun return vgaHWPrivateIndex;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun void
vgaHWGetIOBase(vgaHWPtr hwp)1788*4882a593Smuzhiyun vgaHWGetIOBase(vgaHWPtr hwp)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun hwp->IOBase = (hwp->readMiscOut(hwp) & 0x01) ?
1791*4882a593Smuzhiyun VGA_IOBASE_COLOR : VGA_IOBASE_MONO;
1792*4882a593Smuzhiyun xf86DrvMsgVerb(hwp->pScrn->scrnIndex, X_INFO, 3,
1793*4882a593Smuzhiyun "vgaHWGetIOBase: hwp->IOBase is 0x%04x\n", hwp->IOBase);
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun void
vgaHWLock(vgaHWPtr hwp)1797*4882a593Smuzhiyun vgaHWLock(vgaHWPtr hwp)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun /* Protect CRTC[0-7] */
1800*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x11, hwp->readCrtc(hwp, 0x11) | 0x80);
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun void
vgaHWUnlock(vgaHWPtr hwp)1804*4882a593Smuzhiyun vgaHWUnlock(vgaHWPtr hwp)
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun /* Unprotect CRTC[0-7] */
1807*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x11, hwp->readCrtc(hwp, 0x11) & ~0x80);
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun void
vgaHWEnable(vgaHWPtr hwp)1811*4882a593Smuzhiyun vgaHWEnable(vgaHWPtr hwp)
1812*4882a593Smuzhiyun {
1813*4882a593Smuzhiyun hwp->writeEnable(hwp, hwp->readEnable(hwp) | 0x01);
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun void
vgaHWDisable(vgaHWPtr hwp)1817*4882a593Smuzhiyun vgaHWDisable(vgaHWPtr hwp)
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun hwp->writeEnable(hwp, hwp->readEnable(hwp) & ~0x01);
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun static void
vgaHWLoadPalette(ScrnInfoPtr pScrn,int numColors,int * indices,LOCO * colors,VisualPtr pVisual)1823*4882a593Smuzhiyun vgaHWLoadPalette(ScrnInfoPtr pScrn, int numColors, int *indices, LOCO * colors,
1824*4882a593Smuzhiyun VisualPtr pVisual)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(pScrn);
1827*4882a593Smuzhiyun int i, index;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun for (i = 0; i < numColors; i++) {
1830*4882a593Smuzhiyun index = indices[i];
1831*4882a593Smuzhiyun hwp->writeDacWriteAddr(hwp, index);
1832*4882a593Smuzhiyun DACDelay(hwp);
1833*4882a593Smuzhiyun hwp->writeDacData(hwp, colors[index].red);
1834*4882a593Smuzhiyun DACDelay(hwp);
1835*4882a593Smuzhiyun hwp->writeDacData(hwp, colors[index].green);
1836*4882a593Smuzhiyun DACDelay(hwp);
1837*4882a593Smuzhiyun hwp->writeDacData(hwp, colors[index].blue);
1838*4882a593Smuzhiyun DACDelay(hwp);
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun /* This shouldn't be necessary, but we'll play safe. */
1842*4882a593Smuzhiyun hwp->disablePalette(hwp);
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun static void
vgaHWSetOverscan(ScrnInfoPtr pScrn,int overscan)1846*4882a593Smuzhiyun vgaHWSetOverscan(ScrnInfoPtr pScrn, int overscan)
1847*4882a593Smuzhiyun {
1848*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(pScrn);
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun if (overscan < 0 || overscan > 255)
1851*4882a593Smuzhiyun return;
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun hwp->enablePalette(hwp);
1854*4882a593Smuzhiyun hwp->writeAttr(hwp, OVERSCAN, overscan);
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun #ifdef DEBUGOVERSCAN
1857*4882a593Smuzhiyun {
1858*4882a593Smuzhiyun int ov = hwp->readAttr(hwp, OVERSCAN);
1859*4882a593Smuzhiyun int red, green, blue;
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun hwp->writeDacReadAddr(hwp, ov);
1862*4882a593Smuzhiyun red = hwp->readDacData(hwp);
1863*4882a593Smuzhiyun green = hwp->readDacData(hwp);
1864*4882a593Smuzhiyun blue = hwp->readDacData(hwp);
1865*4882a593Smuzhiyun ErrorF("Overscan index is 0x%02x, colours are #%02x%02x%02x\n",
1866*4882a593Smuzhiyun ov, red, green, blue);
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun #endif
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun hwp->disablePalette(hwp);
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun Bool
vgaHWHandleColormaps(ScreenPtr pScreen)1874*4882a593Smuzhiyun vgaHWHandleColormaps(ScreenPtr pScreen)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen);
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun if (pScrn->depth > 1 && pScrn->depth <= 8) {
1879*4882a593Smuzhiyun return xf86HandleColormaps(pScreen, 1 << pScrn->depth,
1880*4882a593Smuzhiyun pScrn->rgbBits, vgaHWLoadPalette,
1881*4882a593Smuzhiyun pScrn->depth > 4 ? vgaHWSetOverscan : NULL,
1882*4882a593Smuzhiyun CMAP_RELOAD_ON_MODE_SWITCH);
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun return TRUE;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun /* ----------------------- DDC support ------------------------*/
1888*4882a593Smuzhiyun /*
1889*4882a593Smuzhiyun * Adjust v_active, v_blank, v_sync, v_sync_end, v_blank_end, v_total
1890*4882a593Smuzhiyun * to read out EDID at a faster rate. Allowed maximum is 25kHz with
1891*4882a593Smuzhiyun * 20 usec v_sync active. Set positive v_sync polarity, turn off lightpen
1892*4882a593Smuzhiyun * readback, enable access to cr00-cr07.
1893*4882a593Smuzhiyun */
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun /* vertical timings */
1896*4882a593Smuzhiyun #define DISPLAY_END 0x04
1897*4882a593Smuzhiyun #define BLANK_START DISPLAY_END
1898*4882a593Smuzhiyun #define SYNC_START BLANK_START
1899*4882a593Smuzhiyun #define SYNC_END 0x09
1900*4882a593Smuzhiyun #define BLANK_END SYNC_END
1901*4882a593Smuzhiyun #define V_TOTAL BLANK_END
1902*4882a593Smuzhiyun /* this function doesn't have to be reentrant for our purposes */
1903*4882a593Smuzhiyun struct _vgaDdcSave {
1904*4882a593Smuzhiyun unsigned char cr03;
1905*4882a593Smuzhiyun unsigned char cr06;
1906*4882a593Smuzhiyun unsigned char cr07;
1907*4882a593Smuzhiyun unsigned char cr09;
1908*4882a593Smuzhiyun unsigned char cr10;
1909*4882a593Smuzhiyun unsigned char cr11;
1910*4882a593Smuzhiyun unsigned char cr12;
1911*4882a593Smuzhiyun unsigned char cr15;
1912*4882a593Smuzhiyun unsigned char cr16;
1913*4882a593Smuzhiyun unsigned char msr;
1914*4882a593Smuzhiyun };
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun void
vgaHWddc1SetSpeed(ScrnInfoPtr pScrn,xf86ddcSpeed speed)1917*4882a593Smuzhiyun vgaHWddc1SetSpeed(ScrnInfoPtr pScrn, xf86ddcSpeed speed)
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(pScrn);
1920*4882a593Smuzhiyun unsigned char tmp;
1921*4882a593Smuzhiyun struct _vgaDdcSave *save;
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun switch (speed) {
1924*4882a593Smuzhiyun case DDC_FAST:
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun if (hwp->ddc != NULL)
1927*4882a593Smuzhiyun break;
1928*4882a593Smuzhiyun hwp->ddc = xnfcalloc(sizeof(struct _vgaDdcSave), 1);
1929*4882a593Smuzhiyun save = (struct _vgaDdcSave *) hwp->ddc;
1930*4882a593Smuzhiyun /* Lightpen register disable - allow access to cr10 & 11; just in case */
1931*4882a593Smuzhiyun save->cr03 = hwp->readCrtc(hwp, 0x03);
1932*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x03, (save->cr03 | 0x80));
1933*4882a593Smuzhiyun save->cr12 = hwp->readCrtc(hwp, 0x12);
1934*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x12, DISPLAY_END);
1935*4882a593Smuzhiyun save->cr15 = hwp->readCrtc(hwp, 0x15);
1936*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x15, BLANK_START);
1937*4882a593Smuzhiyun save->cr10 = hwp->readCrtc(hwp, 0x10);
1938*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x10, SYNC_START);
1939*4882a593Smuzhiyun save->cr11 = hwp->readCrtc(hwp, 0x11);
1940*4882a593Smuzhiyun /* unprotect group 1 registers; just in case ... */
1941*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x11, ((save->cr11 & 0x70) | SYNC_END));
1942*4882a593Smuzhiyun save->cr16 = hwp->readCrtc(hwp, 0x16);
1943*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x16, BLANK_END);
1944*4882a593Smuzhiyun save->cr06 = hwp->readCrtc(hwp, 0x06);
1945*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x06, V_TOTAL);
1946*4882a593Smuzhiyun /* all values have less than 8 bit - mask out 9th and 10th bits */
1947*4882a593Smuzhiyun save->cr09 = hwp->readCrtc(hwp, 0x09);
1948*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x09, (save->cr09 & 0xDF));
1949*4882a593Smuzhiyun save->cr07 = hwp->readCrtc(hwp, 0x07);
1950*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x07, (save->cr07 & 0x10));
1951*4882a593Smuzhiyun /* vsync polarity negativ & ensure a 25MHz clock */
1952*4882a593Smuzhiyun save->msr = hwp->readMiscOut(hwp);
1953*4882a593Smuzhiyun hwp->writeMiscOut(hwp, ((save->msr & 0xF3) | 0x80));
1954*4882a593Smuzhiyun break;
1955*4882a593Smuzhiyun case DDC_SLOW:
1956*4882a593Smuzhiyun if (hwp->ddc == NULL)
1957*4882a593Smuzhiyun break;
1958*4882a593Smuzhiyun save = (struct _vgaDdcSave *) hwp->ddc;
1959*4882a593Smuzhiyun hwp->writeMiscOut(hwp, save->msr);
1960*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x07, save->cr07);
1961*4882a593Smuzhiyun tmp = hwp->readCrtc(hwp, 0x09);
1962*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x09, ((save->cr09 & 0x20) | (tmp & 0xDF)));
1963*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x06, save->cr06);
1964*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x16, save->cr16);
1965*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x11, save->cr11);
1966*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x10, save->cr10);
1967*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x15, save->cr15);
1968*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x12, save->cr12);
1969*4882a593Smuzhiyun hwp->writeCrtc(hwp, 0x03, save->cr03);
1970*4882a593Smuzhiyun free(save);
1971*4882a593Smuzhiyun hwp->ddc = NULL;
1972*4882a593Smuzhiyun break;
1973*4882a593Smuzhiyun default:
1974*4882a593Smuzhiyun break;
1975*4882a593Smuzhiyun }
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun DDC1SetSpeedProc
vgaHWddc1SetSpeedWeak(void)1979*4882a593Smuzhiyun vgaHWddc1SetSpeedWeak(void)
1980*4882a593Smuzhiyun {
1981*4882a593Smuzhiyun return vgaHWddc1SetSpeed;
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun SaveScreenProcPtr
vgaHWSaveScreenWeak(void)1985*4882a593Smuzhiyun vgaHWSaveScreenWeak(void)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun return vgaHWSaveScreen;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun /*
1991*4882a593Smuzhiyun * xf86GetClocks -- get the dot-clocks via a BIG BAD hack ...
1992*4882a593Smuzhiyun */
1993*4882a593Smuzhiyun void
xf86GetClocks(ScrnInfoPtr pScrn,int num,Bool (* ClockFunc)(ScrnInfoPtr,int),void (* ProtectRegs)(ScrnInfoPtr,Bool),void (* BlankScreen)(ScrnInfoPtr,Bool),unsigned long vertsyncreg,int maskval,int knownclkindex,int knownclkvalue)1994*4882a593Smuzhiyun xf86GetClocks(ScrnInfoPtr pScrn, int num, Bool (*ClockFunc) (ScrnInfoPtr, int),
1995*4882a593Smuzhiyun void (*ProtectRegs) (ScrnInfoPtr, Bool),
1996*4882a593Smuzhiyun void (*BlankScreen) (ScrnInfoPtr, Bool),
1997*4882a593Smuzhiyun unsigned long vertsyncreg, int maskval, int knownclkindex,
1998*4882a593Smuzhiyun int knownclkvalue)
1999*4882a593Smuzhiyun {
2000*4882a593Smuzhiyun register int status = vertsyncreg;
2001*4882a593Smuzhiyun unsigned long i, cnt, rcnt, sync;
2002*4882a593Smuzhiyun vgaHWPtr hwp = VGAHWPTR(pScrn);
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun /* First save registers that get written on */
2005*4882a593Smuzhiyun (*ClockFunc) (pScrn, CLK_REG_SAVE);
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun if (num > MAXCLOCKS)
2008*4882a593Smuzhiyun num = MAXCLOCKS;
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun for (i = 0; i < num; i++) {
2011*4882a593Smuzhiyun if (ProtectRegs)
2012*4882a593Smuzhiyun (*ProtectRegs) (pScrn, TRUE);
2013*4882a593Smuzhiyun if (!(*ClockFunc) (pScrn, i)) {
2014*4882a593Smuzhiyun pScrn->clock[i] = -1;
2015*4882a593Smuzhiyun continue;
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun if (ProtectRegs)
2018*4882a593Smuzhiyun (*ProtectRegs) (pScrn, FALSE);
2019*4882a593Smuzhiyun if (BlankScreen)
2020*4882a593Smuzhiyun (*BlankScreen) (pScrn, FALSE);
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun usleep(50000); /* let VCO stabilise */
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun cnt = 0;
2025*4882a593Smuzhiyun sync = 200000;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun while ((pci_io_read8(hwp->io, status) & maskval) == 0x00)
2028*4882a593Smuzhiyun if (sync-- == 0)
2029*4882a593Smuzhiyun goto finish;
2030*4882a593Smuzhiyun /* Something appears to be happening, so reset sync count */
2031*4882a593Smuzhiyun sync = 200000;
2032*4882a593Smuzhiyun while ((pci_io_read8(hwp->io, status) & maskval) == maskval)
2033*4882a593Smuzhiyun if (sync-- == 0)
2034*4882a593Smuzhiyun goto finish;
2035*4882a593Smuzhiyun /* Something appears to be happening, so reset sync count */
2036*4882a593Smuzhiyun sync = 200000;
2037*4882a593Smuzhiyun while ((pci_io_read8(hwp->io, status) & maskval) == 0x00)
2038*4882a593Smuzhiyun if (sync-- == 0)
2039*4882a593Smuzhiyun goto finish;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun for (rcnt = 0; rcnt < 5; rcnt++) {
2042*4882a593Smuzhiyun while (!(pci_io_read8(hwp->io, status) & maskval))
2043*4882a593Smuzhiyun cnt++;
2044*4882a593Smuzhiyun while ((pci_io_read8(hwp->io, status) & maskval))
2045*4882a593Smuzhiyun cnt++;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun finish:
2049*4882a593Smuzhiyun pScrn->clock[i] = cnt ? cnt : -1;
2050*4882a593Smuzhiyun if (BlankScreen)
2051*4882a593Smuzhiyun (*BlankScreen) (pScrn, TRUE);
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun for (i = 0; i < num; i++) {
2055*4882a593Smuzhiyun if (i != knownclkindex) {
2056*4882a593Smuzhiyun if (pScrn->clock[i] == -1) {
2057*4882a593Smuzhiyun pScrn->clock[i] = 0;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun else {
2060*4882a593Smuzhiyun pScrn->clock[i] = (int) (0.5 +
2061*4882a593Smuzhiyun (((float) knownclkvalue) *
2062*4882a593Smuzhiyun pScrn->clock[knownclkindex]) /
2063*4882a593Smuzhiyun (pScrn->clock[i]));
2064*4882a593Smuzhiyun /* Round to nearest 10KHz */
2065*4882a593Smuzhiyun pScrn->clock[i] += 5;
2066*4882a593Smuzhiyun pScrn->clock[i] /= 10;
2067*4882a593Smuzhiyun pScrn->clock[i] *= 10;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun pScrn->clock[knownclkindex] = knownclkvalue;
2073*4882a593Smuzhiyun pScrn->numClocks = num;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun /* Restore registers that were written on */
2076*4882a593Smuzhiyun (*ClockFunc) (pScrn, CLK_REG_RESTORE);
2077*4882a593Smuzhiyun }
2078