xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8852be/phl/phl_sw_cap.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2019 Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *****************************************************************************/
15*4882a593Smuzhiyun #include "phl_headers.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static void
_phl_sw_cap_para_init(struct rtw_phl_com_t * phl_com,struct rtw_para_info_t * para_info)18*4882a593Smuzhiyun _phl_sw_cap_para_init(
19*4882a593Smuzhiyun 	struct rtw_phl_com_t* phl_com, struct rtw_para_info_t *para_info)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	para_info->para_src = RTW_PARA_SRC_INTNAL;
22*4882a593Smuzhiyun 	para_info->para_data = NULL;
23*4882a593Smuzhiyun 	para_info->para_data_len = 0;
24*4882a593Smuzhiyun 	para_info->hal_phy_folder = NULL;
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static void
_phl_sw_cap_para_free(struct rtw_phl_com_t * phl_com,struct rtw_para_info_t * para_info)28*4882a593Smuzhiyun _phl_sw_cap_para_free(
29*4882a593Smuzhiyun 	struct rtw_phl_com_t* phl_com, struct rtw_para_info_t *para_info)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	u32 buf_sz = MAX_HWCONFIG_FILE_CONTENT;
32*4882a593Smuzhiyun 	void *drv = phl_com->drv_priv;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	if(para_info->para_data)
35*4882a593Smuzhiyun 		_os_mem_free(drv, para_info->para_data, buf_sz * sizeof(u32));
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	para_info->para_data = NULL;
38*4882a593Smuzhiyun 	para_info->para_data_len = 0;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static void
_phl_pwrlmt_para_init(struct rtw_phl_com_t * phl_com,struct rtw_para_pwrlmt_info_t * para_info)42*4882a593Smuzhiyun _phl_pwrlmt_para_init(
43*4882a593Smuzhiyun 	struct rtw_phl_com_t* phl_com, struct rtw_para_pwrlmt_info_t *para_info)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	para_info->para_src = RTW_PARA_SRC_INTNAL;
46*4882a593Smuzhiyun 	para_info->para_data = NULL;
47*4882a593Smuzhiyun 	para_info->para_data_len = 0;
48*4882a593Smuzhiyun 	para_info->ext_regd_arridx = 0;
49*4882a593Smuzhiyun 	para_info->ext_reg_map_num = 0;
50*4882a593Smuzhiyun 	para_info->hal_phy_folder = NULL;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static void
_phl_pwrlmt_para_free(struct rtw_phl_com_t * phl_com,struct rtw_para_pwrlmt_info_t * para_info)54*4882a593Smuzhiyun _phl_pwrlmt_para_free(
55*4882a593Smuzhiyun 	struct rtw_phl_com_t* phl_com, struct rtw_para_pwrlmt_info_t *para_info)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	u32 file_buf_sz = MAX_HWCONFIG_FILE_CONTENT;
58*4882a593Smuzhiyun 	u32 buf_sz = MAX_LINES_HWCONFIG_TXT;
59*4882a593Smuzhiyun 	void *drv = phl_com->drv_priv;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if(para_info->para_data)
62*4882a593Smuzhiyun 		_os_mem_free(drv, para_info->para_data, file_buf_sz * sizeof(u32));
63*4882a593Smuzhiyun 	para_info->para_data = NULL;
64*4882a593Smuzhiyun 	para_info->para_data_len = 0;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if(para_info->ext_reg_codemap)
67*4882a593Smuzhiyun 		_os_mem_free(drv, para_info->ext_reg_codemap, buf_sz * sizeof(u8));
68*4882a593Smuzhiyun 	para_info->ext_reg_codemap = NULL;
69*4882a593Smuzhiyun 	para_info->ext_reg_map_num = 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
_phl_sw_cap_get_hi_bw(struct phy_cap_t * phy_cap)72*4882a593Smuzhiyun enum channel_width _phl_sw_cap_get_hi_bw(struct phy_cap_t *phy_cap)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	enum channel_width bw = CHANNEL_WIDTH_20;
75*4882a593Smuzhiyun 	do {
76*4882a593Smuzhiyun 		if (phy_cap->bw_sup & BW_CAP_80_80M) {
77*4882a593Smuzhiyun 			bw = CHANNEL_WIDTH_80_80;
78*4882a593Smuzhiyun 			break;
79*4882a593Smuzhiyun 		} else if (phy_cap->bw_sup & BW_CAP_160M) {
80*4882a593Smuzhiyun 			bw = CHANNEL_WIDTH_160;
81*4882a593Smuzhiyun 			break;
82*4882a593Smuzhiyun 		} else if (phy_cap->bw_sup & BW_CAP_80M) {
83*4882a593Smuzhiyun 			bw = CHANNEL_WIDTH_80;
84*4882a593Smuzhiyun 			break;
85*4882a593Smuzhiyun 		} else if (phy_cap->bw_sup & BW_CAP_40M) {
86*4882a593Smuzhiyun 			bw = CHANNEL_WIDTH_40;
87*4882a593Smuzhiyun 			break;
88*4882a593Smuzhiyun 		} else if (phy_cap->bw_sup & BW_CAP_20M) {
89*4882a593Smuzhiyun 			bw = CHANNEL_WIDTH_20;
90*4882a593Smuzhiyun 			break;
91*4882a593Smuzhiyun 		}
92*4882a593Smuzhiyun 	} while (0);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return bw;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun enum rtw_phl_status
phl_sw_cap_init(struct rtw_phl_com_t * phl_com)98*4882a593Smuzhiyun phl_sw_cap_init(struct rtw_phl_com_t* phl_com)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun #ifdef CONFIG_LOAD_PHY_PARA_FROM_FILE
101*4882a593Smuzhiyun 	struct phy_sw_cap_t *phy_sw_cap = NULL;
102*4882a593Smuzhiyun 	u8	idx=0;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	for(idx=0; idx < 2 ; idx++)
105*4882a593Smuzhiyun 	{
106*4882a593Smuzhiyun 		phy_sw_cap = &phl_com->phy_sw_cap[idx];
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		_phl_sw_cap_para_init(phl_com, &phy_sw_cap->mac_reg_info);
109*4882a593Smuzhiyun 		_phl_sw_cap_para_init(phl_com, &phy_sw_cap->bb_phy_reg_info);
110*4882a593Smuzhiyun 		_phl_sw_cap_para_init(phl_com, &phy_sw_cap->bb_phy_reg_mp_info);
111*4882a593Smuzhiyun 		_phl_sw_cap_para_init(phl_com, &phy_sw_cap->bb_phy_reg_gain_info);
112*4882a593Smuzhiyun 		_phl_sw_cap_para_init(phl_com, &phy_sw_cap->rf_radio_a_info);
113*4882a593Smuzhiyun 		_phl_sw_cap_para_init(phl_com, &phy_sw_cap->rf_radio_b_info);
114*4882a593Smuzhiyun 		_phl_sw_cap_para_init(phl_com, &phy_sw_cap->rf_txpwr_byrate_info);
115*4882a593Smuzhiyun 		_phl_sw_cap_para_init(phl_com, &phy_sw_cap->rf_txpwrtrack_info);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 		_phl_pwrlmt_para_init(phl_com, &phy_sw_cap->rf_txpwrlmt_info);
118*4882a593Smuzhiyun 		_phl_pwrlmt_para_init(phl_com, &phy_sw_cap->rf_txpwrlmt_ru_info);
119*4882a593Smuzhiyun 		phy_sw_cap->bfreed_para = false;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 	phl_com->dev_sw_cap.bfree_para_info = false; /* Default keep Phy file param info*/
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 	phl_com->dev_sw_cap.fw_cap.fw_src = RTW_FW_SRC_INTNAL;
124*4882a593Smuzhiyun 	phl_com->dev_sw_cap.btc_mode = BTC_MODE_NORMAL;
125*4882a593Smuzhiyun 	phl_com->dev_sw_cap.bypass_rfe_chk = false;
126*4882a593Smuzhiyun 	phl_com->dev_sw_cap.rf_board_opt = PHL_UNDEFINED_SW_CAP;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return RTW_PHL_STATUS_SUCCESS;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun enum rtw_phl_status
phl_sw_cap_deinit(struct rtw_phl_com_t * phl_com)132*4882a593Smuzhiyun phl_sw_cap_deinit(struct rtw_phl_com_t* phl_com)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun #ifdef CONFIG_LOAD_PHY_PARA_FROM_FILE
135*4882a593Smuzhiyun 	struct phy_sw_cap_t *phy_sw_cap = NULL;
136*4882a593Smuzhiyun 	u8	idx=0;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	for (idx = 0; idx < 2; idx++) {
139*4882a593Smuzhiyun 		phy_sw_cap = &phl_com->phy_sw_cap[idx];
140*4882a593Smuzhiyun 		if (phy_sw_cap->bfreed_para == true) {
141*4882a593Smuzhiyun 			PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "already bfreed para_info->para_data\n");
142*4882a593Smuzhiyun 			return RTW_PHL_STATUS_SUCCESS;
143*4882a593Smuzhiyun 		}
144*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "To free para_info->para_data phy %d\n", idx);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		_phl_sw_cap_para_free(phl_com, &phy_sw_cap->mac_reg_info);
147*4882a593Smuzhiyun 		_phl_sw_cap_para_free(phl_com, &phy_sw_cap->bb_phy_reg_info);
148*4882a593Smuzhiyun 		_phl_sw_cap_para_free(phl_com, &phy_sw_cap->bb_phy_reg_mp_info);
149*4882a593Smuzhiyun 		_phl_sw_cap_para_free(phl_com, &phy_sw_cap->bb_phy_reg_gain_info);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 		_phl_sw_cap_para_free(phl_com, &phy_sw_cap->rf_radio_a_info);
152*4882a593Smuzhiyun 		_phl_sw_cap_para_free(phl_com, &phy_sw_cap->rf_radio_b_info);
153*4882a593Smuzhiyun 		_phl_sw_cap_para_free(phl_com, &phy_sw_cap->rf_txpwr_byrate_info);
154*4882a593Smuzhiyun 		_phl_sw_cap_para_free(phl_com, &phy_sw_cap->rf_txpwrtrack_info);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		_phl_pwrlmt_para_free(phl_com, &phy_sw_cap->rf_txpwrlmt_info);
157*4882a593Smuzhiyun 		_phl_pwrlmt_para_free(phl_com, &phy_sw_cap->rf_txpwrlmt_ru_info);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		phy_sw_cap->bfreed_para = true;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return RTW_PHL_STATUS_SUCCESS;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
rtw_phl_init_free_para_buf(struct rtw_phl_com_t * phl_com)166*4882a593Smuzhiyun void rtw_phl_init_free_para_buf(struct rtw_phl_com_t *phl_com)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #ifdef CONFIG_LOAD_PHY_PARA_FROM_FILE
170*4882a593Smuzhiyun 	if (phl_com->dev_sw_cap.bfree_para_info == true)
171*4882a593Smuzhiyun 		phl_sw_cap_deinit(phl_com);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 
_phl_sw_role_cap_bf(enum role_type rtype)177*4882a593Smuzhiyun u16 _phl_sw_role_cap_bf(enum role_type rtype)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	u16 def_bf_cap = 0;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (PHL_RTYPE_AP == rtype) {
182*4882a593Smuzhiyun 		/* AP mode : no MU BFee */
183*4882a593Smuzhiyun 		def_bf_cap = (HW_CAP_BFEE_HT_SU | HW_CAP_BFER_HT_SU |
184*4882a593Smuzhiyun 			      HW_CAP_BFEE_VHT_SU | HW_CAP_BFER_VHT_SU |
185*4882a593Smuzhiyun 			      HW_CAP_BFER_VHT_MU |
186*4882a593Smuzhiyun 			      HW_CAP_BFEE_HE_SU | HW_CAP_BFER_HE_SU |
187*4882a593Smuzhiyun 			      HW_CAP_BFER_HE_MU |
188*4882a593Smuzhiyun 			      HW_CAP_HE_NON_TB_CQI | HW_CAP_HE_TB_CQI);
189*4882a593Smuzhiyun 	} else if (PHL_RTYPE_STATION == rtype) {
190*4882a593Smuzhiyun 		/* STA mode : no MU BFer */
191*4882a593Smuzhiyun 		def_bf_cap = (HW_CAP_BFEE_HT_SU | HW_CAP_BFER_HT_SU |
192*4882a593Smuzhiyun 			      HW_CAP_BFEE_VHT_SU | HW_CAP_BFER_VHT_SU |
193*4882a593Smuzhiyun 			      HW_CAP_BFEE_VHT_MU |
194*4882a593Smuzhiyun 			      HW_CAP_BFEE_HE_SU | HW_CAP_BFER_HE_SU |
195*4882a593Smuzhiyun 			      HW_CAP_BFEE_HE_MU |
196*4882a593Smuzhiyun 			      HW_CAP_HE_NON_TB_CQI | HW_CAP_HE_TB_CQI);
197*4882a593Smuzhiyun 	} else {
198*4882a593Smuzhiyun 		def_bf_cap = (HW_CAP_BFEE_HT_SU | HW_CAP_BFER_HT_SU |
199*4882a593Smuzhiyun 			      HW_CAP_BFEE_VHT_SU | HW_CAP_BFER_VHT_SU |
200*4882a593Smuzhiyun 			      HW_CAP_BFEE_VHT_MU | HW_CAP_BFER_VHT_MU |
201*4882a593Smuzhiyun 			      HW_CAP_BFEE_HE_SU | HW_CAP_BFER_HE_SU |
202*4882a593Smuzhiyun 			      HW_CAP_BFEE_HE_MU | HW_CAP_BFER_HE_MU |
203*4882a593Smuzhiyun 			      HW_CAP_HE_NON_TB_CQI | HW_CAP_HE_TB_CQI);
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return def_bf_cap;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
_phl_init_proto_bf_cap(struct phl_info_t * phl_info,u8 hw_band,enum role_type rtype,struct protocol_cap_t * role_cap)209*4882a593Smuzhiyun static void _phl_init_proto_bf_cap(struct phl_info_t *phl_info,
210*4882a593Smuzhiyun 		u8 hw_band, enum role_type rtype, struct protocol_cap_t *role_cap)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun #ifdef RTW_WKARD_PHY_CAP
213*4882a593Smuzhiyun 	struct rtw_phl_com_t *phl_com = phl_info->phl_com;
214*4882a593Smuzhiyun 	struct role_sw_cap_t *sw_role_cap = &phl_com->role_sw_cap;
215*4882a593Smuzhiyun 	struct protocol_cap_t proto_cap = {0};
216*4882a593Smuzhiyun 	u16 bfcap = sw_role_cap->bf_cap;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* First : compare and get the bf sw_proto_cap and hw_proto_cap .*/
219*4882a593Smuzhiyun 	if (RTW_HAL_STATUS_SUCCESS != rtw_hal_get_bf_proto_cap(
220*4882a593Smuzhiyun 						phl_com,
221*4882a593Smuzhiyun 						phl_info->hal,
222*4882a593Smuzhiyun 			 			hw_band,
223*4882a593Smuzhiyun 						&proto_cap)) {
224*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_ERR_,
225*4882a593Smuzhiyun 			  "%s : Get SW/HW BF Cap FAIL, disable all of the BF functions.\n", __func__);
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* Second : filter bf cap with 802.11 spec */
229*4882a593Smuzhiyun 	bfcap &= _phl_sw_role_cap_bf(rtype);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Final : Compare with sw_role_cap->bf_cap to judge the final wrole's BF CAP. */
232*4882a593Smuzhiyun 	PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "%s : sw_role_cap->bf_cap = 0x%x \n",
233*4882a593Smuzhiyun 		  __func__, sw_role_cap->bf_cap);
234*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFEE_HT_SU) &&
235*4882a593Smuzhiyun 	    (proto_cap.ht_su_bfme)) {
236*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HT SU BFEE by sw_role_cap.\n");
237*4882a593Smuzhiyun 		role_cap->ht_su_bfme = 0;
238*4882a593Smuzhiyun 	} else {
239*4882a593Smuzhiyun 		role_cap->ht_su_bfme = proto_cap.ht_su_bfme;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFER_HT_SU) &&
243*4882a593Smuzhiyun 	    (proto_cap.ht_su_bfmr)) {
244*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HT SU BFER by sw_role_cap.\n");
245*4882a593Smuzhiyun 		role_cap->ht_su_bfmr = 0;
246*4882a593Smuzhiyun 	} else {
247*4882a593Smuzhiyun 		role_cap->ht_su_bfmr = proto_cap.ht_su_bfmr;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFEE_VHT_SU) &&
251*4882a593Smuzhiyun 	    (proto_cap.vht_su_bfme)) {
252*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable VHT SU BFEE by sw_role_cap.\n");
253*4882a593Smuzhiyun 		role_cap->vht_su_bfme = 0;
254*4882a593Smuzhiyun 	} else {
255*4882a593Smuzhiyun 		role_cap->vht_su_bfme = proto_cap.vht_su_bfme;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFER_VHT_SU) &&
259*4882a593Smuzhiyun 	    (proto_cap.vht_su_bfmr)) {
260*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable VHT SU BFER by sw_role_cap.\n");
261*4882a593Smuzhiyun 		role_cap->vht_su_bfmr = 0;
262*4882a593Smuzhiyun 	} else {
263*4882a593Smuzhiyun 		role_cap->vht_su_bfmr = proto_cap.vht_su_bfmr;
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFEE_VHT_MU) &&
267*4882a593Smuzhiyun 	    (proto_cap.vht_mu_bfme)) {
268*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable VHT MU BFEE by sw_role_cap.\n");
269*4882a593Smuzhiyun 		role_cap->vht_mu_bfme = 0;
270*4882a593Smuzhiyun 	} else {
271*4882a593Smuzhiyun 		role_cap->vht_mu_bfme = proto_cap.vht_mu_bfme;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFER_VHT_MU) &&
275*4882a593Smuzhiyun 	    (proto_cap.vht_mu_bfmr)) {
276*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable VHT MU BFER by sw_role_cap.\n");
277*4882a593Smuzhiyun 		role_cap->vht_mu_bfmr = 0;
278*4882a593Smuzhiyun 	} else {
279*4882a593Smuzhiyun 		role_cap->vht_mu_bfmr = proto_cap.vht_mu_bfmr;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFEE_HE_SU) &&
283*4882a593Smuzhiyun 	    (proto_cap.he_su_bfme)) {
284*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HE SU BFEE by sw_role_cap.\n");
285*4882a593Smuzhiyun 		role_cap->he_su_bfme = 0;
286*4882a593Smuzhiyun 	} else {
287*4882a593Smuzhiyun 		role_cap->he_su_bfme = proto_cap.he_su_bfme;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFER_HE_SU) &&
291*4882a593Smuzhiyun 	    (proto_cap.he_su_bfmr)) {
292*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HE SU BFER by sw_role_cap.\n");
293*4882a593Smuzhiyun 		role_cap->he_su_bfmr = 0;
294*4882a593Smuzhiyun 	} else {
295*4882a593Smuzhiyun 		role_cap->he_su_bfmr = proto_cap.he_su_bfmr;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFEE_HE_MU) &&
299*4882a593Smuzhiyun 	    (proto_cap.he_mu_bfme)) {
300*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HE MU BFEE by sw_role_cap.\n");
301*4882a593Smuzhiyun 		role_cap->he_mu_bfme = 0;
302*4882a593Smuzhiyun 	} else {
303*4882a593Smuzhiyun 		role_cap->he_mu_bfme = proto_cap.he_mu_bfme;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_BFER_HE_MU) &&
307*4882a593Smuzhiyun 	    (proto_cap.he_mu_bfmr)) {
308*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HE MU BFER by sw_role_cap.\n");
309*4882a593Smuzhiyun 		role_cap->he_mu_bfmr = 0;
310*4882a593Smuzhiyun 	} else {
311*4882a593Smuzhiyun 		role_cap->he_mu_bfmr = proto_cap.he_mu_bfmr;
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_HE_NON_TB_CQI) &&
315*4882a593Smuzhiyun 	    (proto_cap.non_trig_cqi_fb)) {
316*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HE NON-TB CQI_FB by sw_role_cap.\n");
317*4882a593Smuzhiyun 		role_cap->non_trig_cqi_fb = 0;
318*4882a593Smuzhiyun 	} else {
319*4882a593Smuzhiyun 		role_cap->non_trig_cqi_fb = proto_cap.non_trig_cqi_fb;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (!(bfcap & HW_CAP_HE_TB_CQI) &&
323*4882a593Smuzhiyun 	    (proto_cap.trig_cqi_fb)) {
324*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HE TB CQI_FB by sw_role_cap.\n");
325*4882a593Smuzhiyun 		role_cap->trig_cqi_fb = 0;
326*4882a593Smuzhiyun 	} else {
327*4882a593Smuzhiyun 		role_cap->trig_cqi_fb = proto_cap.trig_cqi_fb;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
_phl_external_cap_limit(struct phl_info_t * phl_info,struct protocol_cap_t * proto_role_cap)333*4882a593Smuzhiyun static void _phl_external_cap_limit(struct phl_info_t *phl_info,
334*4882a593Smuzhiyun 	struct protocol_cap_t *proto_role_cap)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun #ifdef RTW_WKARD_BTC_STBC_CAP
337*4882a593Smuzhiyun 	struct rtw_hal_com_t *hal_com = rtw_hal_get_halcom(phl_info->hal);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if ((proto_role_cap->cap_option & EXT_CAP_LIMIT_2G_RX_STBC) &&
340*4882a593Smuzhiyun 		hal_com->btc_ctrl.disable_rx_stbc) {
341*4882a593Smuzhiyun 		proto_role_cap->stbc_he_rx = 0;
342*4882a593Smuzhiyun 		proto_role_cap->stbc_vht_rx = 0;
343*4882a593Smuzhiyun 		proto_role_cap->stbc_ht_rx = 0;
344*4882a593Smuzhiyun 		PHL_INFO("%s Disable STBC RX cap for BTC request\n", __func__);
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun #endif
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
_phl_init_proto_stbc_cap(struct phl_info_t * phl_info,u8 hw_band,struct protocol_cap_t * proto_role_cap)349*4882a593Smuzhiyun static void _phl_init_proto_stbc_cap(struct phl_info_t *phl_info,
350*4882a593Smuzhiyun 		u8 hw_band, struct protocol_cap_t *proto_role_cap)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	struct rtw_phl_com_t *phl_com = phl_info->phl_com;
353*4882a593Smuzhiyun 	struct role_sw_cap_t *sw_role_cap = &phl_com->role_sw_cap;
354*4882a593Smuzhiyun 	struct protocol_cap_t proto_cap = {0};
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* First : compare and get the stbc sw_proto_cap and hw_proto_cap .*/
357*4882a593Smuzhiyun 	if (RTW_HAL_STATUS_SUCCESS != rtw_hal_get_stbc_proto_cap(phl_com,
358*4882a593Smuzhiyun 								 phl_info->hal,
359*4882a593Smuzhiyun 			 					 hw_band,
360*4882a593Smuzhiyun 								 &proto_cap)) {
361*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_ERR_,
362*4882a593Smuzhiyun 			  "%s : Get SW/HW STBC proto_cap FAIL, disable all of the STBC functions.\n", __func__);
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* Final : Compare with sw_role_cap->stbc_cap to judge the final wrole's STBC CAP. */
366*4882a593Smuzhiyun 	PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "%s : sw_role_cap->stbc_cap = 0x%x \n",
367*4882a593Smuzhiyun 		__func__, sw_role_cap->stbc_cap);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun #ifdef RTW_WKARD_PHY_CAP
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	proto_role_cap->stbc_tx = 0; /* Removed later */
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Check sw role cap, if it is not support, set proto_role_cap->xxx to 0 */
374*4882a593Smuzhiyun 	if (!(sw_role_cap->stbc_cap & HW_CAP_STBC_HT_TX) &&
375*4882a593Smuzhiyun 	    (proto_cap.stbc_ht_tx)) {
376*4882a593Smuzhiyun 		proto_role_cap->stbc_ht_tx = 0;
377*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HT STBC Tx by sw_role_cap.\n");
378*4882a593Smuzhiyun 	} else {
379*4882a593Smuzhiyun 		proto_role_cap->stbc_ht_tx = proto_cap.stbc_ht_tx;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (!(sw_role_cap->stbc_cap & HW_CAP_STBC_VHT_TX) &&
383*4882a593Smuzhiyun 	    (proto_cap.stbc_vht_tx)) {
384*4882a593Smuzhiyun 		proto_role_cap->stbc_vht_tx = 0;
385*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable VHT STBC Tx by sw_role_cap.\n");
386*4882a593Smuzhiyun 	} else {
387*4882a593Smuzhiyun 		proto_role_cap->stbc_vht_tx = proto_cap.stbc_vht_tx;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	if (!(sw_role_cap->stbc_cap & HW_CAP_STBC_HE_TX) &&
391*4882a593Smuzhiyun 	    (proto_cap.stbc_he_tx)) {
392*4882a593Smuzhiyun 		proto_role_cap->stbc_he_tx = 0;
393*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HE STBC Tx by sw_role_cap.\n");
394*4882a593Smuzhiyun 	} else {
395*4882a593Smuzhiyun 		proto_role_cap->stbc_he_tx = proto_cap.stbc_he_tx;
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (!(sw_role_cap->stbc_cap & HW_CAP_STBC_HE_TX_GT_80M) &&
399*4882a593Smuzhiyun 	    (proto_cap.stbc_tx_greater_80mhz)) {
400*4882a593Smuzhiyun 		proto_role_cap->stbc_tx_greater_80mhz = 0;
401*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable STBC Tx (greater than 80M) by sw_role_cap.\n");
402*4882a593Smuzhiyun 	} else {
403*4882a593Smuzhiyun 		proto_role_cap->stbc_tx_greater_80mhz = proto_cap.stbc_tx_greater_80mhz;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (!(sw_role_cap->stbc_cap & HW_CAP_STBC_HT_RX) &&
407*4882a593Smuzhiyun 	    (proto_cap.stbc_ht_rx)) {
408*4882a593Smuzhiyun 		proto_role_cap->stbc_ht_rx = 0;
409*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HT STBC Rx by sw_role_cap.\n");
410*4882a593Smuzhiyun 	} else {
411*4882a593Smuzhiyun 		proto_role_cap->stbc_ht_rx = proto_cap.stbc_ht_rx;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (!(sw_role_cap->stbc_cap & HW_CAP_STBC_VHT_RX) &&
415*4882a593Smuzhiyun 	    (proto_cap.stbc_vht_rx)) {
416*4882a593Smuzhiyun 		proto_role_cap->stbc_vht_rx = 0;
417*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable VHT STBC Rx by sw_role_cap.\n");
418*4882a593Smuzhiyun 	} else {
419*4882a593Smuzhiyun 		proto_role_cap->stbc_vht_rx = proto_cap.stbc_vht_rx;
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	if (!(sw_role_cap->stbc_cap & HW_CAP_STBC_HE_RX) &&
423*4882a593Smuzhiyun 	    (proto_cap.stbc_he_rx)) {
424*4882a593Smuzhiyun 		proto_role_cap->stbc_he_rx = 0;
425*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HE STBC Rx by sw_role_cap.\n");
426*4882a593Smuzhiyun 	} else {
427*4882a593Smuzhiyun 		proto_role_cap->stbc_he_rx = proto_cap.stbc_he_rx;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (!(sw_role_cap->stbc_cap & HW_CAP_STBC_HE_RX_GT_80M) &&
431*4882a593Smuzhiyun 	    (proto_cap.stbc_rx_greater_80mhz)) {
432*4882a593Smuzhiyun 		proto_role_cap->stbc_rx_greater_80mhz = 0;
433*4882a593Smuzhiyun 		PHL_TRACE(COMP_PHL_DBG, _PHL_INFO_, "Disable HE STBC Rx (greater than 80M) by sw_role_cap.\n");
434*4882a593Smuzhiyun 	} else {
435*4882a593Smuzhiyun 		proto_role_cap->stbc_rx_greater_80mhz = proto_cap.stbc_rx_greater_80mhz;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun #endif
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	_phl_external_cap_limit(phl_info, proto_role_cap);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static enum rtw_phl_status
_phl_init_protocol_cap(struct phl_info_t * phl_info,u8 hw_band,enum role_type rtype,struct protocol_cap_t * proto_role_cap)443*4882a593Smuzhiyun _phl_init_protocol_cap(struct phl_info_t *phl_info,
444*4882a593Smuzhiyun 				u8 hw_band, enum role_type rtype,
445*4882a593Smuzhiyun 				struct protocol_cap_t *proto_role_cap)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct rtw_phl_com_t *phl_com = phl_info->phl_com;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* TODO: Get protocol cap from sw and hw cap*/
450*4882a593Smuzhiyun 	if (rtype == PHL_RTYPE_AP) {
451*4882a593Smuzhiyun 		proto_role_cap->num_ampdu = 128;
452*4882a593Smuzhiyun 		proto_role_cap->ampdu_density = 0;
453*4882a593Smuzhiyun 		proto_role_cap->ampdu_len_exp = 0xff;
454*4882a593Smuzhiyun 		proto_role_cap->amsdu_in_ampdu = 1;
455*4882a593Smuzhiyun 		proto_role_cap->max_amsdu_len =
456*4882a593Smuzhiyun 			phl_com->proto_sw_cap[hw_band].max_amsdu_len;
457*4882a593Smuzhiyun 		proto_role_cap->htc_rx = 1;
458*4882a593Smuzhiyun 		proto_role_cap->sm_ps = 0;
459*4882a593Smuzhiyun 		proto_role_cap->trig_padding = 0;
460*4882a593Smuzhiyun #ifdef CONFIG_PHL_TWT
461*4882a593Smuzhiyun 		proto_role_cap->twt =
462*4882a593Smuzhiyun 				phl_com->dev_cap.twt_sup & RTW_PHL_TWT_RSP_SUP;
463*4882a593Smuzhiyun #else
464*4882a593Smuzhiyun 		proto_role_cap->twt = 0;
465*4882a593Smuzhiyun #endif /* CONFIG_PHL_TWT */
466*4882a593Smuzhiyun 		proto_role_cap->all_ack = 1;
467*4882a593Smuzhiyun 		proto_role_cap->a_ctrl = 0xe;
468*4882a593Smuzhiyun 		proto_role_cap->ops = 1;
469*4882a593Smuzhiyun 		proto_role_cap->ht_vht_trig_rx = 0;
470*4882a593Smuzhiyun 		proto_role_cap->bsscolor = 0x0E; /* Default BSS Color */
471*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_BE].ac = RTW_AC_BE;
472*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_BE].param = 0xA42B;
473*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_BK].ac = RTW_AC_BK;
474*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_BK].param = 0xA549;
475*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_VI].ac = RTW_AC_VI;
476*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_VI].param = 0x5E4326;
477*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_VO].ac = RTW_AC_VO;
478*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_VO].param = 0x2F3224;
479*4882a593Smuzhiyun 		proto_role_cap->ht_ldpc = 1;
480*4882a593Smuzhiyun 		proto_role_cap->vht_ldpc = 1;
481*4882a593Smuzhiyun 		proto_role_cap->he_ldpc = 1;
482*4882a593Smuzhiyun 		proto_role_cap->sgi_20 = 1;
483*4882a593Smuzhiyun 		proto_role_cap->sgi_40 = 1;
484*4882a593Smuzhiyun 		proto_role_cap->sgi_80 = 1;
485*4882a593Smuzhiyun 		proto_role_cap->sgi_160 = 0;
486*4882a593Smuzhiyun 		switch (phl_com->phy_cap[hw_band].rxss) {
487*4882a593Smuzhiyun 			default:
488*4882a593Smuzhiyun 				break;
489*4882a593Smuzhiyun 			case 1:
490*4882a593Smuzhiyun 				proto_role_cap->ht_rx_mcs[0] = 0xff;
491*4882a593Smuzhiyun 				proto_role_cap->vht_rx_mcs[0] = 0xfe;
492*4882a593Smuzhiyun 				proto_role_cap->vht_rx_mcs[1] = 0xff;
493*4882a593Smuzhiyun 				proto_role_cap->he_rx_mcs[0] = 0xfe;
494*4882a593Smuzhiyun 				proto_role_cap->he_rx_mcs[1] = 0xff;
495*4882a593Smuzhiyun 				break;
496*4882a593Smuzhiyun 			case 2:
497*4882a593Smuzhiyun 				proto_role_cap->ht_rx_mcs[0] = 0xff;
498*4882a593Smuzhiyun 				proto_role_cap->ht_rx_mcs[1] = 0xff;
499*4882a593Smuzhiyun 				proto_role_cap->vht_rx_mcs[0] = 0xfa;
500*4882a593Smuzhiyun 				proto_role_cap->vht_rx_mcs[1] = 0xff;
501*4882a593Smuzhiyun 				proto_role_cap->he_rx_mcs[0] = 0xfa;
502*4882a593Smuzhiyun 				proto_role_cap->he_rx_mcs[1] = 0xff;
503*4882a593Smuzhiyun 				break;
504*4882a593Smuzhiyun 		}
505*4882a593Smuzhiyun 		switch (phl_com->phy_cap[hw_band].txss) {
506*4882a593Smuzhiyun 			default:
507*4882a593Smuzhiyun 				break;
508*4882a593Smuzhiyun 			case 1:
509*4882a593Smuzhiyun 				proto_role_cap->ht_tx_mcs[0] = 0xff;
510*4882a593Smuzhiyun 				proto_role_cap->vht_tx_mcs[0] = 0xfe;
511*4882a593Smuzhiyun 				proto_role_cap->vht_tx_mcs[1] = 0xff;
512*4882a593Smuzhiyun 				proto_role_cap->he_tx_mcs[0] = 0xfe;
513*4882a593Smuzhiyun 				proto_role_cap->he_tx_mcs[1] = 0xff;
514*4882a593Smuzhiyun 				break;
515*4882a593Smuzhiyun 			case 2:
516*4882a593Smuzhiyun 				proto_role_cap->ht_tx_mcs[0] = 0xff;
517*4882a593Smuzhiyun 				proto_role_cap->ht_tx_mcs[1] = 0xff;
518*4882a593Smuzhiyun 				proto_role_cap->vht_tx_mcs[0] = 0xfa;
519*4882a593Smuzhiyun 				proto_role_cap->vht_tx_mcs[1] = 0xff;
520*4882a593Smuzhiyun 				proto_role_cap->he_tx_mcs[0] = 0xfa;
521*4882a593Smuzhiyun 				proto_role_cap->he_tx_mcs[1] = 0xff;
522*4882a593Smuzhiyun 				break;
523*4882a593Smuzhiyun 		}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		proto_role_cap->ltf_gi = 0x3f;	// bit-x
526*4882a593Smuzhiyun 		proto_role_cap->doppler_tx = 1;
527*4882a593Smuzhiyun 		proto_role_cap->doppler_rx = 0;
528*4882a593Smuzhiyun 		proto_role_cap->dcm_max_const_tx = 0;
529*4882a593Smuzhiyun 		proto_role_cap->dcm_max_nss_tx = 0;
530*4882a593Smuzhiyun 		proto_role_cap->dcm_max_const_rx = 3;
531*4882a593Smuzhiyun 		proto_role_cap->dcm_max_nss_rx = 0;
532*4882a593Smuzhiyun 		proto_role_cap->partial_bw_su_in_mu = 1;
533*4882a593Smuzhiyun 		_phl_init_proto_stbc_cap(phl_info, hw_band, proto_role_cap);
534*4882a593Smuzhiyun 		_phl_init_proto_bf_cap(phl_info, hw_band, rtype, proto_role_cap);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		/* All of the HT/VHT/HE BFee */
537*4882a593Smuzhiyun 		if ((1 == proto_role_cap->ht_su_bfme) ||
538*4882a593Smuzhiyun 		    (1 == proto_role_cap->vht_su_bfme) ||
539*4882a593Smuzhiyun 		    (1 == proto_role_cap->vht_mu_bfme) ||
540*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_su_bfme) ||
541*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_mu_bfme) ||
542*4882a593Smuzhiyun 		    (1 == proto_role_cap->non_trig_cqi_fb)||
543*4882a593Smuzhiyun 		    (1 == proto_role_cap->trig_cqi_fb)) {
544*4882a593Smuzhiyun 			proto_role_cap->bfme_sts = 3;
545*4882a593Smuzhiyun 			proto_role_cap->bfme_sts_greater_80mhz = 0;
546*4882a593Smuzhiyun 			proto_role_cap->max_nc = 1;
547*4882a593Smuzhiyun 		} else {
548*4882a593Smuzhiyun 			proto_role_cap->bfme_sts = 0;
549*4882a593Smuzhiyun 			proto_role_cap->bfme_sts_greater_80mhz = 0;
550*4882a593Smuzhiyun 			proto_role_cap->max_nc = 0;
551*4882a593Smuzhiyun 		}
552*4882a593Smuzhiyun 		/* HE BFer */
553*4882a593Smuzhiyun 		if ((1 == proto_role_cap->he_su_bfmr) ||
554*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_mu_bfmr)) {
555*4882a593Smuzhiyun 			proto_role_cap->num_snd_dim = 1;
556*4882a593Smuzhiyun 			proto_role_cap->num_snd_dim_greater_80mhz = 0;
557*4882a593Smuzhiyun 		} else {
558*4882a593Smuzhiyun 			proto_role_cap->num_snd_dim = 0;
559*4882a593Smuzhiyun 			proto_role_cap->num_snd_dim_greater_80mhz = 0;
560*4882a593Smuzhiyun 		}
561*4882a593Smuzhiyun 		/* HE BFee */
562*4882a593Smuzhiyun 		if ((1 == proto_role_cap->he_su_bfme) ||
563*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_mu_bfme)) {
564*4882a593Smuzhiyun 			proto_role_cap->ng_16_su_fb = 1;
565*4882a593Smuzhiyun 			proto_role_cap->ng_16_mu_fb = 1;
566*4882a593Smuzhiyun 			proto_role_cap->cb_sz_su_fb = 1;
567*4882a593Smuzhiyun 			proto_role_cap->cb_sz_mu_fb = 1;
568*4882a593Smuzhiyun 			proto_role_cap->he_rx_ndp_4x32 = 1;
569*4882a593Smuzhiyun 		} else {
570*4882a593Smuzhiyun 			proto_role_cap->ng_16_su_fb = 0;
571*4882a593Smuzhiyun 			proto_role_cap->ng_16_mu_fb = 0;
572*4882a593Smuzhiyun 			proto_role_cap->cb_sz_su_fb = 0;
573*4882a593Smuzhiyun 			proto_role_cap->cb_sz_mu_fb = 0;
574*4882a593Smuzhiyun 			proto_role_cap->he_rx_ndp_4x32 = 0;
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		/*HE SU BFer or BFer*/
578*4882a593Smuzhiyun 		if ((1 == proto_role_cap->he_su_bfme) ||
579*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_su_bfmr)) {
580*4882a593Smuzhiyun 			proto_role_cap->trig_su_bfm_fb = 1;
581*4882a593Smuzhiyun 		} else {
582*4882a593Smuzhiyun 			proto_role_cap->trig_su_bfm_fb = 0;
583*4882a593Smuzhiyun 		}
584*4882a593Smuzhiyun 		/*HE MU BFer or BFer*/
585*4882a593Smuzhiyun 		if ((1 == proto_role_cap->he_mu_bfme) ||
586*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_mu_bfmr)) {
587*4882a593Smuzhiyun 			proto_role_cap->trig_mu_bfm_fb = 1;
588*4882a593Smuzhiyun 		} else {
589*4882a593Smuzhiyun 			proto_role_cap->trig_mu_bfm_fb = 0;
590*4882a593Smuzhiyun 		}
591*4882a593Smuzhiyun 		/* HT/VHT BFee */
592*4882a593Smuzhiyun 		if ((1 == proto_role_cap->vht_mu_bfme) ||
593*4882a593Smuzhiyun 		    (1 == proto_role_cap->vht_su_bfme) ||
594*4882a593Smuzhiyun 		    (1 == proto_role_cap->ht_su_bfme)) {
595*4882a593Smuzhiyun 			proto_role_cap->ht_vht_ng = 0; /* vht ng = 1 */
596*4882a593Smuzhiyun 			proto_role_cap->ht_vht_cb = 1; /* vht_mu{9,7}/vht_su{6,4}/ht{4,2} */
597*4882a593Smuzhiyun 		}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 		proto_role_cap->partial_bw_su_er = 1;
600*4882a593Smuzhiyun 		proto_role_cap->pkt_padding = 2;
601*4882a593Smuzhiyun 		proto_role_cap->pwr_bst_factor = 1;
602*4882a593Smuzhiyun 		proto_role_cap->dcm_max_ru = 2;
603*4882a593Smuzhiyun 		proto_role_cap->long_sigb_symbol = 1;
604*4882a593Smuzhiyun 		proto_role_cap->tx_1024q_ru = 0;
605*4882a593Smuzhiyun 		proto_role_cap->rx_1024q_ru = 1;
606*4882a593Smuzhiyun 		proto_role_cap->fbw_su_using_mu_cmprs_sigb = 1;
607*4882a593Smuzhiyun 		proto_role_cap->fbw_su_using_mu_non_cmprs_sigb = 1;
608*4882a593Smuzhiyun 		proto_role_cap->nss_tx =
609*4882a593Smuzhiyun 			phl_com->phy_cap[hw_band].txss;
610*4882a593Smuzhiyun 		proto_role_cap->nss_rx =
611*4882a593Smuzhiyun 			phl_com->phy_cap[hw_band].rxss;
612*4882a593Smuzhiyun 	} else if (rtype == PHL_RTYPE_STATION) {
613*4882a593Smuzhiyun 		proto_role_cap->num_ampdu = 128;
614*4882a593Smuzhiyun 		proto_role_cap->ampdu_density = 0;
615*4882a593Smuzhiyun 		proto_role_cap->ampdu_len_exp = 0xff;
616*4882a593Smuzhiyun 		proto_role_cap->amsdu_in_ampdu = 1;
617*4882a593Smuzhiyun 		proto_role_cap->max_amsdu_len =
618*4882a593Smuzhiyun 			phl_com->proto_sw_cap[hw_band].max_amsdu_len;
619*4882a593Smuzhiyun 		proto_role_cap->htc_rx = 1;
620*4882a593Smuzhiyun 		proto_role_cap->sm_ps = 3;
621*4882a593Smuzhiyun 		proto_role_cap->trig_padding = 2;
622*4882a593Smuzhiyun #ifdef CONFIG_PHL_TWT
623*4882a593Smuzhiyun 		proto_role_cap->twt =
624*4882a593Smuzhiyun 				phl_com->dev_cap.twt_sup & RTW_PHL_TWT_REQ_SUP;
625*4882a593Smuzhiyun #else
626*4882a593Smuzhiyun 		proto_role_cap->twt = 0;
627*4882a593Smuzhiyun #endif /* CONFIG_PHL_TWT */
628*4882a593Smuzhiyun 		proto_role_cap->all_ack = 1;
629*4882a593Smuzhiyun 		proto_role_cap->a_ctrl = 0x6;
630*4882a593Smuzhiyun 		proto_role_cap->ops = 1;
631*4882a593Smuzhiyun 		proto_role_cap->ht_vht_trig_rx = 1;
632*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_BE].ac = RTW_AC_BE;
633*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_BE].param = 0xA42B;
634*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_BK].ac = RTW_AC_BK;
635*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_BK].param = 0xA549;
636*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_VI].ac = RTW_AC_VI;
637*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_VI].param = 0x5E4326;
638*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_VO].ac = RTW_AC_VO;
639*4882a593Smuzhiyun 		proto_role_cap->edca[RTW_AC_VO].param = 0x2F3224;
640*4882a593Smuzhiyun 		proto_role_cap->ht_ldpc = 1;
641*4882a593Smuzhiyun 		proto_role_cap->vht_ldpc = 1;
642*4882a593Smuzhiyun 		proto_role_cap->he_ldpc = 1;
643*4882a593Smuzhiyun 		proto_role_cap->sgi_20 = 1;
644*4882a593Smuzhiyun 		proto_role_cap->sgi_40 = 1;
645*4882a593Smuzhiyun 		proto_role_cap->sgi_80 = 1;
646*4882a593Smuzhiyun 		proto_role_cap->sgi_160 = 0;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 		switch (phl_com->phy_cap[hw_band].rxss) {
649*4882a593Smuzhiyun 			default:
650*4882a593Smuzhiyun 				break;
651*4882a593Smuzhiyun 			case 1:
652*4882a593Smuzhiyun 				proto_role_cap->ht_rx_mcs[0] = 0xff;
653*4882a593Smuzhiyun 				proto_role_cap->vht_rx_mcs[0] = 0xfe;
654*4882a593Smuzhiyun 				proto_role_cap->vht_rx_mcs[1] = 0xff;
655*4882a593Smuzhiyun 				proto_role_cap->he_rx_mcs[0] = 0xfe;
656*4882a593Smuzhiyun 				proto_role_cap->he_rx_mcs[1] = 0xff;
657*4882a593Smuzhiyun 				break;
658*4882a593Smuzhiyun 			case 2:
659*4882a593Smuzhiyun 				proto_role_cap->ht_rx_mcs[0] = 0xff;
660*4882a593Smuzhiyun 				proto_role_cap->ht_rx_mcs[1] = 0xff;
661*4882a593Smuzhiyun 				proto_role_cap->vht_rx_mcs[0] = 0xfa;
662*4882a593Smuzhiyun 				proto_role_cap->vht_rx_mcs[1] = 0xff;
663*4882a593Smuzhiyun 				proto_role_cap->he_rx_mcs[0] = 0xfa;
664*4882a593Smuzhiyun 				proto_role_cap->he_rx_mcs[1] = 0xff;
665*4882a593Smuzhiyun 				break;
666*4882a593Smuzhiyun 		}
667*4882a593Smuzhiyun 		switch (phl_com->phy_cap[hw_band].txss) {
668*4882a593Smuzhiyun 			default:
669*4882a593Smuzhiyun 				break;
670*4882a593Smuzhiyun 			case 1:
671*4882a593Smuzhiyun 				proto_role_cap->ht_tx_mcs[0] = 0xff;
672*4882a593Smuzhiyun 				proto_role_cap->vht_tx_mcs[0] = 0xfe;
673*4882a593Smuzhiyun 				proto_role_cap->vht_tx_mcs[1] = 0xff;
674*4882a593Smuzhiyun 				proto_role_cap->he_tx_mcs[0] = 0xfe;
675*4882a593Smuzhiyun 				proto_role_cap->he_tx_mcs[1] = 0xff;
676*4882a593Smuzhiyun 				break;
677*4882a593Smuzhiyun 			case 2:
678*4882a593Smuzhiyun 				proto_role_cap->ht_tx_mcs[0] = 0xff;
679*4882a593Smuzhiyun 				proto_role_cap->ht_tx_mcs[1] = 0xff;
680*4882a593Smuzhiyun 				proto_role_cap->vht_tx_mcs[0] = 0xfa;
681*4882a593Smuzhiyun 				proto_role_cap->vht_tx_mcs[1] = 0xff;
682*4882a593Smuzhiyun 				proto_role_cap->he_tx_mcs[0] = 0xfa;
683*4882a593Smuzhiyun 				proto_role_cap->he_tx_mcs[1] = 0xff;
684*4882a593Smuzhiyun 				break;
685*4882a593Smuzhiyun 		}
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 		proto_role_cap->ltf_gi = 0x3f;	// bit-x
688*4882a593Smuzhiyun 		proto_role_cap->doppler_tx = 1;
689*4882a593Smuzhiyun 		proto_role_cap->doppler_rx = 0;
690*4882a593Smuzhiyun 		proto_role_cap->dcm_max_const_tx = 3;
691*4882a593Smuzhiyun 		proto_role_cap->dcm_max_nss_tx = 1;
692*4882a593Smuzhiyun 		proto_role_cap->dcm_max_const_rx = 3;
693*4882a593Smuzhiyun 		proto_role_cap->dcm_max_nss_rx = 0;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 		_phl_init_proto_stbc_cap(phl_info, hw_band, proto_role_cap);
696*4882a593Smuzhiyun 		_phl_init_proto_bf_cap(phl_info, hw_band, rtype, proto_role_cap);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		/* All of the HT/VHT/HE BFee */
699*4882a593Smuzhiyun 		if ((1 == proto_role_cap->ht_su_bfme) ||
700*4882a593Smuzhiyun 		    (1 == proto_role_cap->vht_su_bfme) ||
701*4882a593Smuzhiyun 		    (1 == proto_role_cap->vht_mu_bfme) ||
702*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_su_bfme) ||
703*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_mu_bfme) ||
704*4882a593Smuzhiyun 		    (1 == proto_role_cap->non_trig_cqi_fb) ||
705*4882a593Smuzhiyun 		    (1 == proto_role_cap->trig_cqi_fb)) {
706*4882a593Smuzhiyun 			proto_role_cap->bfme_sts = 3;
707*4882a593Smuzhiyun 			proto_role_cap->bfme_sts_greater_80mhz = 0;
708*4882a593Smuzhiyun 			proto_role_cap->max_nc = 1;
709*4882a593Smuzhiyun 		} else {
710*4882a593Smuzhiyun 			proto_role_cap->bfme_sts = 0;
711*4882a593Smuzhiyun 			proto_role_cap->bfme_sts_greater_80mhz = 0;
712*4882a593Smuzhiyun 			proto_role_cap->max_nc = 0;
713*4882a593Smuzhiyun 		}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		/* HE BFer */
716*4882a593Smuzhiyun 		if ((1 == proto_role_cap->he_su_bfmr) ||
717*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_mu_bfmr)) {
718*4882a593Smuzhiyun 			proto_role_cap->num_snd_dim = 1;
719*4882a593Smuzhiyun 			proto_role_cap->num_snd_dim_greater_80mhz = 0;
720*4882a593Smuzhiyun 		} else {
721*4882a593Smuzhiyun 			proto_role_cap->num_snd_dim = 0;
722*4882a593Smuzhiyun 			proto_role_cap->num_snd_dim_greater_80mhz = 0;
723*4882a593Smuzhiyun 		}
724*4882a593Smuzhiyun 		/* HE BFee */
725*4882a593Smuzhiyun 		if ((1 == proto_role_cap->he_su_bfme) ||
726*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_mu_bfme)) {
727*4882a593Smuzhiyun #ifdef RTW_WKARD_BFEE_DISABLE_NG16
728*4882a593Smuzhiyun 			proto_role_cap->ng_16_su_fb = 0;
729*4882a593Smuzhiyun 			proto_role_cap->ng_16_mu_fb = 0;
730*4882a593Smuzhiyun #else
731*4882a593Smuzhiyun 			proto_role_cap->ng_16_su_fb = 1;
732*4882a593Smuzhiyun 			proto_role_cap->ng_16_mu_fb = 1;
733*4882a593Smuzhiyun #endif
734*4882a593Smuzhiyun 			proto_role_cap->cb_sz_su_fb = 1;
735*4882a593Smuzhiyun 			proto_role_cap->cb_sz_mu_fb = 1;
736*4882a593Smuzhiyun 			proto_role_cap->he_rx_ndp_4x32 = 1;
737*4882a593Smuzhiyun 		} else {
738*4882a593Smuzhiyun 			proto_role_cap->ng_16_su_fb = 0;
739*4882a593Smuzhiyun 			proto_role_cap->ng_16_mu_fb = 0;
740*4882a593Smuzhiyun 			proto_role_cap->cb_sz_su_fb = 0;
741*4882a593Smuzhiyun 			proto_role_cap->cb_sz_mu_fb = 0;
742*4882a593Smuzhiyun 			proto_role_cap->he_rx_ndp_4x32 = 0;
743*4882a593Smuzhiyun 		}
744*4882a593Smuzhiyun 		/*HE SU BFer or BFer*/
745*4882a593Smuzhiyun 		if ((1 == proto_role_cap->he_su_bfme) ||
746*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_su_bfmr)) {
747*4882a593Smuzhiyun 			proto_role_cap->trig_su_bfm_fb = 1;
748*4882a593Smuzhiyun 		} else {
749*4882a593Smuzhiyun 			proto_role_cap->trig_su_bfm_fb = 0;
750*4882a593Smuzhiyun 		}
751*4882a593Smuzhiyun 		/*HE MU BFer or BFer*/
752*4882a593Smuzhiyun 		if ((1 == proto_role_cap->he_mu_bfme) ||
753*4882a593Smuzhiyun 		    (1 == proto_role_cap->he_mu_bfmr)) {
754*4882a593Smuzhiyun 			proto_role_cap->trig_mu_bfm_fb = 1;
755*4882a593Smuzhiyun 		} else {
756*4882a593Smuzhiyun 			proto_role_cap->trig_mu_bfm_fb = 0;
757*4882a593Smuzhiyun 		}
758*4882a593Smuzhiyun 		/* HT/VHT BFee */
759*4882a593Smuzhiyun 		if ((1 == proto_role_cap->vht_mu_bfme) ||
760*4882a593Smuzhiyun 		    (1 == proto_role_cap->vht_su_bfme) ||
761*4882a593Smuzhiyun 		    (1 == proto_role_cap->ht_su_bfme)) {
762*4882a593Smuzhiyun 			proto_role_cap->ht_vht_ng = 0; /* vht ng = 1 */
763*4882a593Smuzhiyun 			proto_role_cap->ht_vht_cb = 1; /* vht_mu{9,7}/vht_su{6,4}/ht{4,2} */
764*4882a593Smuzhiyun 		}
765*4882a593Smuzhiyun 		proto_role_cap->partial_bw_su_in_mu = 0;
766*4882a593Smuzhiyun 		proto_role_cap->partial_bw_su_er = 1;
767*4882a593Smuzhiyun 		proto_role_cap->pkt_padding = 2;
768*4882a593Smuzhiyun 		proto_role_cap->pwr_bst_factor = 1;
769*4882a593Smuzhiyun 		proto_role_cap->dcm_max_ru = 2;
770*4882a593Smuzhiyun 		proto_role_cap->long_sigb_symbol = 1;
771*4882a593Smuzhiyun 		proto_role_cap->tx_1024q_ru = 1;
772*4882a593Smuzhiyun 		proto_role_cap->rx_1024q_ru = 1;
773*4882a593Smuzhiyun 		proto_role_cap->fbw_su_using_mu_cmprs_sigb = 1;
774*4882a593Smuzhiyun 		proto_role_cap->fbw_su_using_mu_non_cmprs_sigb = 1;
775*4882a593Smuzhiyun 		proto_role_cap->nss_tx =
776*4882a593Smuzhiyun 			phl_com->phy_cap[hw_band].txss;
777*4882a593Smuzhiyun 		proto_role_cap->nss_rx =
778*4882a593Smuzhiyun 			phl_com->phy_cap[hw_band].rxss;
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 	return RTW_PHL_STATUS_SUCCESS;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun enum rtw_phl_status
phl_init_protocol_cap(struct phl_info_t * phl_info,struct rtw_wifi_role_t * wifi_role)784*4882a593Smuzhiyun phl_init_protocol_cap(struct phl_info_t *phl_info,
785*4882a593Smuzhiyun 			    struct rtw_wifi_role_t *wifi_role)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	enum rtw_phl_status ret = RTW_PHL_STATUS_SUCCESS;
789*4882a593Smuzhiyun 	struct protocol_cap_t *role_proto_cap = &wifi_role->proto_role_cap;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	_os_mem_set(phl_to_drvpriv(phl_info),
792*4882a593Smuzhiyun 		role_proto_cap, 0, sizeof(struct protocol_cap_t));
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	ret = _phl_init_protocol_cap(phl_info, wifi_role->hw_band, wifi_role->type,
795*4882a593Smuzhiyun 		role_proto_cap);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	if (ret == RTW_PHL_STATUS_FAILURE)
798*4882a593Smuzhiyun 		PHL_ERR("wrole:%d - %s failed\n", wifi_role->id, __func__);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	return ret;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun static enum rtw_phl_status
_phl_init_role_cap(struct phl_info_t * phl_info,u8 hw_band,struct role_cap_t * role_cap)804*4882a593Smuzhiyun _phl_init_role_cap(struct phl_info_t *phl_info,
805*4882a593Smuzhiyun 			u8 hw_band, struct role_cap_t *role_cap)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct rtw_phl_com_t *phl_com = phl_info->phl_com;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun #ifdef RTW_WKARD_PHY_CAP
810*4882a593Smuzhiyun 	role_cap->wmode = phl_com->phy_cap[hw_band].proto_sup;
811*4882a593Smuzhiyun 	role_cap->bw = _phl_sw_cap_get_hi_bw(&phl_com->phy_cap[hw_band]);
812*4882a593Smuzhiyun 	role_cap->rty_lmt = 0xFF; /* default follow CR */
813*4882a593Smuzhiyun 	role_cap->rty_lmt_rts = 0xFF; /* default follow CR */
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	role_cap->tx_htc = 1;
816*4882a593Smuzhiyun 	role_cap->tx_sgi = 1;
817*4882a593Smuzhiyun 	role_cap->tx_ht_ldpc = 1;
818*4882a593Smuzhiyun 	role_cap->tx_vht_ldpc = 1;
819*4882a593Smuzhiyun 	role_cap->tx_he_ldpc = 1;
820*4882a593Smuzhiyun 	role_cap->tx_ht_stbc = 1;
821*4882a593Smuzhiyun 	role_cap->tx_vht_stbc = 1;
822*4882a593Smuzhiyun 	role_cap->tx_he_stbc = 1;
823*4882a593Smuzhiyun #endif
824*4882a593Smuzhiyun 	return RTW_PHL_STATUS_SUCCESS;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun enum rtw_phl_status
phl_init_role_cap(struct phl_info_t * phl_info,struct rtw_wifi_role_t * wifi_role)828*4882a593Smuzhiyun phl_init_role_cap(struct phl_info_t *phl_info,
829*4882a593Smuzhiyun 		  struct rtw_wifi_role_t *wifi_role)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	struct role_cap_t *role_cap = &wifi_role->cap;
832*4882a593Smuzhiyun 	enum rtw_phl_status ret = RTW_PHL_STATUS_SUCCESS;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	_os_mem_set(phl_to_drvpriv(phl_info),
835*4882a593Smuzhiyun 		role_cap, 0, sizeof(struct role_cap_t));
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	ret = _phl_init_role_cap(phl_info, wifi_role->hw_band, role_cap);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	ret = phl_custom_init_role_cap(phl_info, wifi_role->hw_band, role_cap);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	return RTW_PHL_STATUS_SUCCESS;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun enum rtw_phl_status
rtw_phl_get_dft_proto_cap(void * phl,u8 hw_band,enum role_type rtype,struct protocol_cap_t * role_proto_cap)846*4882a593Smuzhiyun rtw_phl_get_dft_proto_cap(void *phl, u8 hw_band, enum role_type rtype,
847*4882a593Smuzhiyun 				struct protocol_cap_t *role_proto_cap)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	struct phl_info_t *phl_info = (struct phl_info_t *)phl;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	_os_mem_set(phl_to_drvpriv(phl_info),
852*4882a593Smuzhiyun 		role_proto_cap, 0, sizeof(struct protocol_cap_t));
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	return _phl_init_protocol_cap(phl_info, hw_band, rtype,
855*4882a593Smuzhiyun 		role_proto_cap);
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun enum rtw_phl_status
rtw_phl_get_dft_cap(void * phl,u8 hw_band,struct role_cap_t * role_cap)859*4882a593Smuzhiyun rtw_phl_get_dft_cap(void *phl, u8 hw_band, struct role_cap_t *role_cap)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct phl_info_t *phl_info = (struct phl_info_t *)phl;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	_os_mem_set(phl_to_drvpriv(phl_info),
864*4882a593Smuzhiyun 		role_cap, 0, sizeof(struct role_cap_t));
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	return _phl_init_role_cap(phl_info, hw_band, role_cap);
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 
rtw_phl_final_cap_decision(void * phl)870*4882a593Smuzhiyun void rtw_phl_final_cap_decision(void * phl)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	struct phl_info_t *phl_info = (struct phl_info_t *)phl;
873*4882a593Smuzhiyun 	struct rtw_phl_com_t *phl_com = phl_info->phl_com;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun #ifdef CONFIG_PHL_DFS
876*4882a593Smuzhiyun 	phl_com->dfs_info.region_domain = DFS_REGD_ETSI;
877*4882a593Smuzhiyun #endif
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	rtw_hal_final_cap_decision(phl_com, phl_info->hal);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
phl_init_proto_stbc_cap(struct rtw_wifi_role_t * role,struct phl_info_t * phl_info,struct protocol_cap_t * proto_role_cap)882*4882a593Smuzhiyun void phl_init_proto_stbc_cap(struct rtw_wifi_role_t *role,
883*4882a593Smuzhiyun 		struct phl_info_t *phl_info,
884*4882a593Smuzhiyun 		struct protocol_cap_t *proto_role_cap)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	if (role->chandef.band == BAND_ON_24G)
887*4882a593Smuzhiyun 		proto_role_cap->cap_option |= EXT_CAP_LIMIT_2G_RX_STBC;
888*4882a593Smuzhiyun 	else
889*4882a593Smuzhiyun 		proto_role_cap->cap_option &= ~(EXT_CAP_LIMIT_2G_RX_STBC);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	_phl_init_proto_stbc_cap(phl_info, role->hw_band, proto_role_cap);
892*4882a593Smuzhiyun }
893