1 /****************************************************************************** 2 * 3 * Copyright(c) 2007 - 2017 Realtek Corporation. 4 * 5 * This program is free software; you can redistribute it and/or modify it 6 * under the terms of version 2 of the GNU General Public License as 7 * published by the Free Software Foundation. 8 * 9 * This program is distributed in the hope that it will be useful, but WITHOUT 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12 * more details. 13 * 14 *****************************************************************************/ 15 #ifndef __INC_HAL8703BPHYREG_H__ 16 #define __INC_HAL8703BPHYREG_H__ 17 18 #define rSYM_WLBT_PAPE_SEL 0x64 19 /* 20 * BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF 21 * 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF 22 * 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 23 * 3. RF register 0x00-2E 24 * 4. Bit Mask for BB/RF register 25 * 5. Other defintion for BB/RF R/W 26 * */ 27 28 29 /* 30 * 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF 31 * 1. Page1(0x100) 32 * */ 33 #define rPMAC_Reset 0x100 34 #define rPMAC_TxStart 0x104 35 #define rPMAC_TxLegacySIG 0x108 36 #define rPMAC_TxHTSIG1 0x10c 37 #define rPMAC_TxHTSIG2 0x110 38 #define rPMAC_PHYDebug 0x114 39 #define rPMAC_TxPacketNum 0x118 40 #define rPMAC_TxIdle 0x11c 41 #define rPMAC_TxMACHeader0 0x120 42 #define rPMAC_TxMACHeader1 0x124 43 #define rPMAC_TxMACHeader2 0x128 44 #define rPMAC_TxMACHeader3 0x12c 45 #define rPMAC_TxMACHeader4 0x130 46 #define rPMAC_TxMACHeader5 0x134 47 #define rPMAC_TxDataType 0x138 48 #define rPMAC_TxRandomSeed 0x13c 49 #define rPMAC_CCKPLCPPreamble 0x140 50 #define rPMAC_CCKPLCPHeader 0x144 51 #define rPMAC_CCKCRC16 0x148 52 #define rPMAC_OFDMRxCRC32OK 0x170 53 #define rPMAC_OFDMRxCRC32Er 0x174 54 #define rPMAC_OFDMRxParityEr 0x178 55 #define rPMAC_OFDMRxCRC8Er 0x17c 56 #define rPMAC_CCKCRxRC16Er 0x180 57 #define rPMAC_CCKCRxRC32Er 0x184 58 #define rPMAC_CCKCRxRC32OK 0x188 59 #define rPMAC_TxStatus 0x18c 60 61 /* 62 * 2. Page2(0x200) 63 * 64 * The following two definition are only used for USB interface. */ 65 #define RF_BB_CMD_ADDR 0x02c0 /* RF/BB read/write command address. */ 66 #define RF_BB_CMD_DATA 0x02c4 /* RF/BB read/write command data. */ 67 68 /* 69 * 3. Page8(0x800) 70 * */ 71 #define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC */ /* RF BW Setting?? */ 72 73 #define rFPGA0_TxInfo 0x804 /* Status report?? */ 74 #define rFPGA0_PSDFunction 0x808 75 76 #define rFPGA0_TxGainStage 0x80c /* Set TX PWR init gain? */ 77 78 #define rFPGA0_RFTiming1 0x810 /* Useless now */ 79 #define rFPGA0_RFTiming2 0x814 80 81 #define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */ 82 #define rFPGA0_XA_HSSIParameter2 0x824 83 #define rFPGA0_XB_HSSIParameter1 0x828 84 #define rFPGA0_XB_HSSIParameter2 0x82c 85 #define rTxAGC_B_Rate18_06 0x830 86 #define rTxAGC_B_Rate54_24 0x834 87 #define rTxAGC_B_CCK1_55_Mcs32 0x838 88 #define rTxAGC_B_Mcs03_Mcs00 0x83c 89 90 #define rTxAGC_B_Mcs07_Mcs04 0x848 91 #define rTxAGC_B_Mcs11_Mcs08 0x84c 92 93 #define rFPGA0_XA_LSSIParameter 0x840 94 #define rFPGA0_XB_LSSIParameter 0x844 95 96 #define rFPGA0_RFWakeUpParameter 0x850 /* Useless now */ 97 #define rFPGA0_RFSleepUpParameter 0x854 98 99 #define rFPGA0_XAB_SwitchControl 0x858 /* RF Channel switch */ 100 #define rFPGA0_XCD_SwitchControl 0x85c 101 102 #define rFPGA0_XA_RFInterfaceOE 0x860 /* RF Channel switch */ 103 #define rFPGA0_XB_RFInterfaceOE 0x864 104 105 #define rTxAGC_B_Mcs15_Mcs12 0x868 106 #define rTxAGC_B_CCK11_A_CCK2_11 0x86c 107 108 #define rFPGA0_XAB_RFInterfaceSW 0x870 /* RF Interface Software Control */ 109 #define rFPGA0_XCD_RFInterfaceSW 0x874 110 111 #define rFPGA0_XAB_RFParameter 0x878 /* RF Parameter */ 112 #define rFPGA0_XCD_RFParameter 0x87c 113 114 #define rFPGA0_AnalogParameter1 0x880 /* Crystal cap setting RF-R/W protection for parameter4?? */ 115 #define rFPGA0_AnalogParameter2 0x884 116 #define rFPGA0_AnalogParameter3 0x888 /* Useless now */ 117 #define rFPGA0_AnalogParameter4 0x88c 118 119 #define rFPGA0_XA_LSSIReadBack 0x8a0 /* Tranceiver LSSI Readback */ 120 #define rFPGA0_XB_LSSIReadBack 0x8a4 121 #define rFPGA0_XC_LSSIReadBack 0x8a8 122 #define rFPGA0_XD_LSSIReadBack 0x8ac 123 124 #define rFPGA0_PSDReport 0x8b4 /* Useless now */ 125 #define TransceiverA_HSPI_Readback 0x8b8 /* Transceiver A HSPI Readback */ 126 #define TransceiverB_HSPI_Readback 0x8bc /* Transceiver B HSPI Readback */ 127 #define rFPGA0_XAB_RFInterfaceRB 0x8e0 /* Useless now */ /* RF Interface Readback Value */ 128 #define rFPGA0_XCD_RFInterfaceRB 0x8e4 /* Useless now */ 129 130 /* 131 * 4. Page9(0x900) 132 * */ 133 #define rFPGA1_RFMOD 0x900 /* RF mode & OFDM TxSC */ /* RF BW Setting?? */ 134 #define rFPGA1_TxBlock 0x904 /* Useless now */ 135 #define rFPGA1_DebugSelect 0x908 /* Useless now */ 136 #define rFPGA1_TxInfo 0x90c /* Useless now */ /* Status report?? */ 137 #define rDPDT_control 0x92c 138 #define rfe_ctrl_anta_src 0x930 139 #define rS0S1_PathSwitch 0x948 140 #define rBBrx_DFIR 0x954 141 142 /* 143 * 5. PageA(0xA00) 144 * 145 * Set Control channel to upper or lower. These settings are required only for 40MHz */ 146 #define rCCK0_System 0xa00 147 148 #define rCCK0_AFESetting 0xa04 /* Disable init gain now */ /* Select RX path by RSSI */ 149 #define rCCK0_CCA 0xa08 /* Disable init gain now */ /* Init gain */ 150 151 #define rCCK0_RxAGC1 0xa0c /* AGC default value, saturation level */ /* Antenna Diversity, RX AGC, LNA Threshold, RX LNA Threshold useless now. Not the same as 90 series */ 152 #define rCCK0_RxAGC2 0xa10 /* AGC & DAGC */ 153 154 #define rCCK0_RxHP 0xa14 155 156 #define rCCK0_DSPParameter1 0xa18 /* Timing recovery & Channel estimation threshold */ 157 #define rCCK0_DSPParameter2 0xa1c /* SQ threshold */ 158 159 #define rCCK0_TxFilter1 0xa20 160 #define rCCK0_TxFilter2 0xa24 161 #define rCCK0_DebugPort 0xa28 /* debug port and Tx filter3 */ 162 #define rCCK0_FalseAlarmReport 0xa2c /* 0xa2d useless now 0xa30-a4f channel report */ 163 #define rCCK0_TRSSIReport 0xa50 164 #define rCCK0_RxReport 0xa54 /* 0xa57 */ 165 #define rCCK0_FACounterLower 0xa5c /* 0xa5b */ 166 #define rCCK0_FACounterUpper 0xa58 /* 0xa5c */ 167 168 /* 169 * PageB(0xB00) 170 * */ 171 #define rPdp_AntA 0xb00 172 #define rPdp_AntA_4 0xb04 173 #define rPdp_AntA_8 0xb08 174 #define rPdp_AntA_C 0xb0c 175 #define rPdp_AntA_10 0xb10 176 #define rPdp_AntA_14 0xb14 177 #define rPdp_AntA_18 0xb18 178 #define rPdp_AntA_1C 0xb1c 179 #define rPdp_AntA_20 0xb20 180 #define rPdp_AntA_24 0xb24 181 182 #define rConfig_Pmpd_AntA 0xb28 183 #define rConfig_ram64x16 0xb2c 184 185 #define rBndA 0xb30 186 #define rHssiPar 0xb34 187 188 #define rConfig_AntA 0xb68 189 #define rConfig_AntB 0xb6c 190 191 #define rPdp_AntB 0xb70 192 #define rPdp_AntB_4 0xb74 193 #define rPdp_AntB_8 0xb78 194 #define rPdp_AntB_C 0xb7c 195 #define rPdp_AntB_10 0xb80 196 #define rPdp_AntB_14 0xb84 197 #define rPdp_AntB_18 0xb88 198 #define rPdp_AntB_1C 0xb8c 199 #define rPdp_AntB_20 0xb90 200 #define rPdp_AntB_24 0xb94 201 202 #define rConfig_Pmpd_AntB 0xb98 203 204 #define rBndB 0xba0 205 206 #define rAPK 0xbd8 207 #define rPm_Rx0_AntA 0xbdc 208 #define rPm_Rx1_AntA 0xbe0 209 #define rPm_Rx2_AntA 0xbe4 210 #define rPm_Rx3_AntA 0xbe8 211 #define rPm_Rx0_AntB 0xbec 212 #define rPm_Rx1_AntB 0xbf0 213 #define rPm_Rx2_AntB 0xbf4 214 #define rPm_Rx3_AntB 0xbf8 215 /* 216 * 6. PageC(0xC00) 217 * */ 218 #define rOFDM0_LSTF 0xc00 219 220 #define rOFDM0_TRxPathEnable 0xc04 221 #define rOFDM0_TRMuxPar 0xc08 222 #define rOFDM0_TRSWIsolation 0xc0c 223 224 #define rOFDM0_XARxAFE 0xc10 /* RxIQ DC offset, Rx digital filter, DC notch filter */ 225 #define rOFDM0_XARxIQImbalance 0xc14 /* RxIQ imblance matrix */ 226 #define rOFDM0_XBRxAFE 0xc18 227 #define rOFDM0_XBRxIQImbalance 0xc1c 228 #define rOFDM0_XCRxAFE 0xc20 229 #define rOFDM0_XCRxIQImbalance 0xc24 230 #define rOFDM0_XDRxAFE 0xc28 231 #define rOFDM0_XDRxIQImbalance 0xc2c 232 233 #define rOFDM0_RxDetector1 0xc30 /* PD, BW & SBD */ /* DM tune init gain */ 234 #define rOFDM0_RxDetector2 0xc34 /* SBD & Fame Sync. */ 235 #define rOFDM0_RxDetector3 0xc38 /* Frame Sync. */ 236 #define rOFDM0_RxDetector4 0xc3c /* PD, SBD, Frame Sync & Short-GI */ 237 238 #define rOFDM0_RxDSP 0xc40 /* Rx Sync Path */ 239 #define rOFDM0_CFOandDAGC 0xc44 /* CFO & DAGC */ 240 #define rOFDM0_CCADropThreshold 0xc48 /* CCA Drop threshold */ 241 #define rOFDM0_ECCAThreshold 0xc4c /* energy CCA */ 242 243 #define rOFDM0_XAAGCCore1 0xc50 /* DIG */ 244 #define rOFDM0_XAAGCCore2 0xc54 245 #define rOFDM0_XBAGCCore1 0xc58 246 #define rOFDM0_XBAGCCore2 0xc5c 247 #define rOFDM0_XCAGCCore1 0xc60 248 #define rOFDM0_XCAGCCore2 0xc64 249 #define rOFDM0_XDAGCCore1 0xc68 250 #define rOFDM0_XDAGCCore2 0xc6c 251 252 #define rOFDM0_AGCParameter1 0xc70 253 #define rOFDM0_AGCParameter2 0xc74 254 #define rOFDM0_AGCRSSITable 0xc78 255 #define rOFDM0_HTSTFAGC 0xc7c 256 257 #define rOFDM0_XATxIQImbalance 0xc80 /* TX PWR TRACK and DIG */ 258 #define rOFDM0_XATxAFE 0xc84 259 #define rOFDM0_XBTxIQImbalance 0xc88 260 #define rOFDM0_XBTxAFE 0xc8c 261 #define rOFDM0_XCTxIQImbalance 0xc90 262 #define rOFDM0_XCTxAFE 0xc94 263 #define rOFDM0_XDTxIQImbalance 0xc98 264 #define rOFDM0_XDTxAFE 0xc9c 265 266 #define rOFDM0_RxIQExtAnta 0xca0 267 #define rOFDM0_TxCoeff1 0xca4 268 #define rOFDM0_TxCoeff2 0xca8 269 #define rOFDM0_TxCoeff3 0xcac 270 #define rOFDM0_TxCoeff4 0xcb0 271 #define rOFDM0_TxCoeff5 0xcb4 272 #define rOFDM0_TxCoeff6 0xcb8 273 #define rOFDM0_RxHPParameter 0xce0 274 #define rOFDM0_TxPseudoNoiseWgt 0xce4 275 #define rOFDM0_FrameSync 0xcf0 276 #define rOFDM0_DFSReport 0xcf4 277 278 /* 279 * 7. PageD(0xD00) 280 * */ 281 #define rOFDM1_LSTF 0xd00 282 #define rOFDM1_TRxPathEnable 0xd04 283 284 #define rOFDM1_CFO 0xd08 /* No setting now */ 285 #define rOFDM1_CSI1 0xd10 286 #define rOFDM1_SBD 0xd14 287 #define rOFDM1_CSI2 0xd18 288 #define rOFDM1_CFOTracking 0xd2c 289 #define rOFDM1_TRxMesaure1 0xd34 290 #define rOFDM1_IntfDet 0xd3c 291 #define rOFDM1_PseudoNoiseStateAB 0xd50 292 #define rOFDM1_PseudoNoiseStateCD 0xd54 293 #define rOFDM1_RxPseudoNoiseWgt 0xd58 294 295 #define rOFDM_PHYCounter1 0xda0 /* cca, parity fail */ 296 #define rOFDM_PHYCounter2 0xda4 /* rate illegal, crc8 fail */ 297 #define rOFDM_PHYCounter3 0xda8 /* MCS not support */ 298 299 #define rOFDM_ShortCFOAB 0xdac /* No setting now */ 300 #define rOFDM_ShortCFOCD 0xdb0 301 #define rOFDM_LongCFOAB 0xdb4 302 #define rOFDM_LongCFOCD 0xdb8 303 #define rOFDM_TailCFOAB 0xdbc 304 #define rOFDM_TailCFOCD 0xdc0 305 #define rOFDM_PWMeasure1 0xdc4 306 #define rOFDM_PWMeasure2 0xdc8 307 #define rOFDM_BWReport 0xdcc 308 #define rOFDM_AGCReport 0xdd0 309 #define rOFDM_RxSNR 0xdd4 310 #define rOFDM_RxEVMCSI 0xdd8 311 #define rOFDM_SIGReport 0xddc 312 313 314 /* 315 * 8. PageE(0xE00) 316 * */ 317 #define rTxAGC_A_Rate18_06 0xe00 318 #define rTxAGC_A_Rate54_24 0xe04 319 #define rTxAGC_A_CCK1_Mcs32 0xe08 320 #define rTxAGC_A_Mcs03_Mcs00 0xe10 321 #define rTxAGC_A_Mcs07_Mcs04 0xe14 322 #define rTxAGC_A_Mcs11_Mcs08 0xe18 323 #define rTxAGC_A_Mcs15_Mcs12 0xe1c 324 325 #define rFPGA0_IQK 0xe28 326 #define rTx_IQK_Tone_A 0xe30 327 #define rRx_IQK_Tone_A 0xe34 328 #define rTx_IQK_PI_A 0xe38 329 #define rRx_IQK_PI_A 0xe3c 330 331 #define rTx_IQK 0xe40 332 #define rRx_IQK 0xe44 333 #define rIQK_AGC_Pts 0xe48 334 #define rIQK_AGC_Rsp 0xe4c 335 #define rTx_IQK_Tone_B 0xe50 336 #define rRx_IQK_Tone_B 0xe54 337 #define rTx_IQK_PI_B 0xe58 338 #define rRx_IQK_PI_B 0xe5c 339 #define rIQK_AGC_Cont 0xe60 340 341 #define rBlue_Tooth 0xe6c 342 #define rRx_Wait_CCA 0xe70 343 #define rTx_CCK_RFON 0xe74 344 #define rTx_CCK_BBON 0xe78 345 #define rTx_OFDM_RFON 0xe7c 346 #define rTx_OFDM_BBON 0xe80 347 #define rTx_To_Rx 0xe84 348 #define rTx_To_Tx 0xe88 349 #define rRx_CCK 0xe8c 350 351 #define rTx_Power_Before_IQK_A 0xe94 352 #define rTx_Power_After_IQK_A 0xe9c 353 354 #define rRx_Power_Before_IQK_A 0xea0 355 #define rRx_Power_Before_IQK_A_2 0xea4 356 #define rRx_Power_After_IQK_A 0xea8 357 #define rRx_Power_After_IQK_A_2 0xeac 358 359 #define rTx_Power_Before_IQK_B 0xeb4 360 #define rTx_Power_After_IQK_B 0xebc 361 362 #define rRx_Power_Before_IQK_B 0xec0 363 #define rRx_Power_Before_IQK_B_2 0xec4 364 #define rRx_Power_After_IQK_B 0xec8 365 #define rRx_Power_After_IQK_B_2 0xecc 366 367 #define rRx_OFDM 0xed0 368 #define rRx_Wait_RIFS 0xed4 369 #define rRx_TO_Rx 0xed8 370 #define rStandby 0xedc 371 #define rSleep 0xee0 372 #define rPMPD_ANAEN 0xeec 373 374 /* 375 * 7. RF Register 0x00-0x2E (RF 8256) 376 * RF-0222D 0x00-3F 377 * 378 * Zebra1 */ 379 #define rZebra1_HSSIEnable 0x0 /* Useless now */ 380 #define rZebra1_TRxEnable1 0x1 381 #define rZebra1_TRxEnable2 0x2 382 #define rZebra1_AGC 0x4 383 #define rZebra1_ChargePump 0x5 384 #define rZebra1_Channel 0x7 /* RF channel switch */ 385 386 /* #endif */ 387 #define rZebra1_TxGain 0x8 /* Useless now */ 388 #define rZebra1_TxLPF 0x9 389 #define rZebra1_RxLPF 0xb 390 #define rZebra1_RxHPFCorner 0xc 391 392 /* Zebra4 */ 393 #define rGlobalCtrl 0 /* Useless now */ 394 #define rRTL8256_TxLPF 19 395 #define rRTL8256_RxLPF 11 396 397 /* RTL8258 */ 398 #define rRTL8258_TxLPF 0x11 /* Useless now */ 399 #define rRTL8258_RxLPF 0x13 400 #define rRTL8258_RSSILPF 0xa 401 402 /* 403 * RL6052 Register definition 404 * */ 405 #define RF_AC 0x00 /* */ 406 407 #define RF_IQADJ_G1 0x01 /* */ 408 #define RF_IQADJ_G2 0x02 /* */ 409 #define RF_BS_PA_APSET_G1_G4 0x03 410 #define RF_BS_PA_APSET_G5_G8 0x04 411 #define RF_POW_TRSW 0x05 /* */ 412 413 #define RF_GAIN_RX 0x06 /* */ 414 #define RF_GAIN_TX 0x07 /* */ 415 416 #define RF_TXM_IDAC 0x08 /* */ 417 #define RF_IPA_G 0x09 /* */ 418 #define RF_TXBIAS_G 0x0A 419 #define RF_TXPA_AG 0x0B 420 #define RF_IPA_A 0x0C /* */ 421 #define RF_TXBIAS_A 0x0D 422 #define RF_BS_PA_APSET_G9_G11 0x0E 423 #define RF_BS_IQGEN 0x0F /* */ 424 425 #define RF_MODE1 0x10 /* */ 426 #define RF_MODE2 0x11 /* */ 427 428 #define RF_RX_AGC_HP 0x12 /* */ 429 #define RF_TX_AGC 0x13 /* */ 430 #define RF_BIAS 0x14 /* */ 431 #define RF_IPA 0x15 /* */ 432 #define RF_TXBIAS 0x16 433 #define RF_POW_ABILITY 0x17 /* */ 434 #define RF_MODE_AG 0x18 /* */ 435 #define rRfChannel 0x18 /* RF channel and BW switch */ 436 #define RF_CHNLBW 0x18 /* RF channel and BW switch */ 437 #define RF_TOP 0x19 /* */ 438 439 #define RF_RX_G1 0x1A /* */ 440 #define RF_RX_G2 0x1B /* */ 441 442 #define RF_RX_BB2 0x1C /* */ 443 #define RF_RX_BB1 0x1D /* */ 444 445 #define RF_RCK1 0x1E /* */ 446 #define RF_RCK2 0x1F /* */ 447 448 #define RF_TX_G1 0x20 /* */ 449 #define RF_TX_G2 0x21 /* */ 450 #define RF_TX_G3 0x22 /* */ 451 452 #define RF_TX_BB1 0x23 /* */ 453 454 #define RF_T_METER 0x24 /* */ 455 456 #define RF_SYN_G1 0x25 /* RF TX Power control */ 457 #define RF_SYN_G2 0x26 /* RF TX Power control */ 458 #define RF_SYN_G3 0x27 /* RF TX Power control */ 459 #define RF_SYN_G4 0x28 /* RF TX Power control */ 460 #define RF_SYN_G5 0x29 /* RF TX Power control */ 461 #define RF_SYN_G6 0x2A /* RF TX Power control */ 462 #define RF_SYN_G7 0x2B /* RF TX Power control */ 463 #define RF_SYN_G8 0x2C /* RF TX Power control */ 464 465 #define RF_RCK_OS 0x30 /* RF TX PA control */ 466 467 #define RF_TXPA_G1 0x31 /* RF TX PA control */ 468 #define RF_TXPA_G2 0x32 /* RF TX PA control */ 469 #define RF_TXPA_G3 0x33 /* RF TX PA control */ 470 #define RF_TX_BIAS_A 0x35 471 #define RF_TX_BIAS_D 0x36 472 #define RF_LOBF_9 0x38 473 #define RF_RXRF_A3 0x3C /* */ 474 #define RF_TRSW 0x3F 475 476 #define RF_TXRF_A2 0x41 477 #define RF_TXPA_G4 0x46 478 #define RF_TXPA_A4 0x4B 479 #define RF_0x52 0x52 480 #define RF_WE_LUT 0xEF 481 #define RF_S0S1 0xB0 482 483 /* 484 * Bit Mask 485 * 486 * 1. Page1(0x100) */ 487 #define bBBResetB 0x100 /* Useless now? */ 488 #define bGlobalResetB 0x200 489 #define bOFDMTxStart 0x4 490 #define bCCKTxStart 0x8 491 #define bCRC32Debug 0x100 492 #define bPMACLoopback 0x10 493 #define bTxLSIG 0xffffff 494 #define bOFDMTxRate 0xf 495 #define bOFDMTxReserved 0x10 496 #define bOFDMTxLength 0x1ffe0 497 #define bOFDMTxParity 0x20000 498 #define bTxHTSIG1 0xffffff 499 #define bTxHTMCSRate 0x7f 500 #define bTxHTBW 0x80 501 #define bTxHTLength 0xffff00 502 #define bTxHTSIG2 0xffffff 503 #define bTxHTSmoothing 0x1 504 #define bTxHTSounding 0x2 505 #define bTxHTReserved 0x4 506 #define bTxHTAggreation 0x8 507 #define bTxHTSTBC 0x30 508 #define bTxHTAdvanceCoding 0x40 509 #define bTxHTShortGI 0x80 510 #define bTxHTNumberHT_LTF 0x300 511 #define bTxHTCRC8 0x3fc00 512 #define bCounterReset 0x10000 513 #define bNumOfOFDMTx 0xffff 514 #define bNumOfCCKTx 0xffff0000 515 #define bTxIdleInterval 0xffff 516 #define bOFDMService 0xffff0000 517 #define bTxMACHeader 0xffffffff 518 #define bTxDataInit 0xff 519 #define bTxHTMode 0x100 520 #define bTxDataType 0x30000 521 #define bTxRandomSeed 0xffffffff 522 #define bCCKTxPreamble 0x1 523 #define bCCKTxSFD 0xffff0000 524 #define bCCKTxSIG 0xff 525 #define bCCKTxService 0xff00 526 #define bCCKLengthExt 0x8000 527 #define bCCKTxLength 0xffff0000 528 #define bCCKTxCRC16 0xffff 529 #define bCCKTxStatus 0x1 530 #define bOFDMTxStatus 0x2 531 532 #define IS_BB_REG_OFFSET_92S(_Offset) ((_Offset >= 0x800) && (_Offset <= 0xfff)) 533 #define RF_TX_GAIN_OFFSET_8703B(_val) (abs((_val)) | (((_val) > 0) ? BIT5 : 0)) 534 535 /* 2. Page8(0x800) */ 536 #define bRFMOD 0x1 /* Reg 0x800 rFPGA0_RFMOD */ 537 #define bJapanMode 0x2 538 #define bCCKTxSC 0x30 539 #define bCCKEn 0x1000000 540 #define bOFDMEn 0x2000000 541 542 #define bOFDMRxADCPhase 0x10000 /* Useless now */ 543 #define bOFDMTxDACPhase 0x40000 544 #define bXATxAGC 0x3f 545 546 #define bAntennaSelect 0x0300 547 548 #define bXBTxAGC 0xf00 /* Reg 80c rFPGA0_TxGainStage */ 549 #define bXCTxAGC 0xf000 550 #define bXDTxAGC 0xf0000 551 552 #define bPAStart 0xf0000000 /* Useless now */ 553 #define bTRStart 0x00f00000 554 #define bRFStart 0x0000f000 555 #define bBBStart 0x000000f0 556 #define bBBCCKStart 0x0000000f 557 #define bPAEnd 0xf /* Reg0x814 */ 558 #define bTREnd 0x0f000000 559 #define bRFEnd 0x000f0000 560 #define bCCAMask 0x000000f0 /* T2R */ 561 #define bR2RCCAMask 0x00000f00 562 #define bHSSI_R2TDelay 0xf8000000 563 #define bHSSI_T2RDelay 0xf80000 564 #define bContTxHSSI 0x400 /* chane gain at continue Tx */ 565 #define bIGFromCCK 0x200 566 #define bAGCAddress 0x3f 567 #define bRxHPTx 0x7000 568 #define bRxHPT2R 0x38000 569 #define bRxHPCCKIni 0xc0000 570 #define bAGCTxCode 0xc00000 571 #define bAGCRxCode 0x300000 572 573 #define b3WireDataLength 0x800 /* Reg 0x820~84f rFPGA0_XA_HSSIParameter1 */ 574 #define b3WireAddressLength 0x400 575 576 #define b3WireRFPowerDown 0x1 /* Useless now 577 * #define bHWSISelect 0x8 */ 578 #define b5GPAPEPolarity 0x40000000 579 #define b2GPAPEPolarity 0x80000000 580 #define bRFSW_TxDefaultAnt 0x3 581 #define bRFSW_TxOptionAnt 0x30 582 #define bRFSW_RxDefaultAnt 0x300 583 #define bRFSW_RxOptionAnt 0x3000 584 #define bRFSI_3WireData 0x1 585 #define bRFSI_3WireClock 0x2 586 #define bRFSI_3WireLoad 0x4 587 #define bRFSI_3WireRW 0x8 588 #define bRFSI_3Wire 0xf 589 590 #define bRFSI_RFENV 0x10 /* Reg 0x870 rFPGA0_XAB_RFInterfaceSW */ 591 592 #define bRFSI_TRSW 0x20 /* Useless now */ 593 #define bRFSI_TRSWB 0x40 594 #define bRFSI_ANTSW 0x100 595 #define bRFSI_ANTSWB 0x200 596 #define bRFSI_PAPE 0x400 597 #define bRFSI_PAPE5G 0x800 598 #define bBandSelect 0x1 599 #define bHTSIG2_GI 0x80 600 #define bHTSIG2_Smoothing 0x01 601 #define bHTSIG2_Sounding 0x02 602 #define bHTSIG2_Aggreaton 0x08 603 #define bHTSIG2_STBC 0x30 604 #define bHTSIG2_AdvCoding 0x40 605 #define bHTSIG2_NumOfHTLTF 0x300 606 #define bHTSIG2_CRC8 0x3fc 607 #define bHTSIG1_MCS 0x7f 608 #define bHTSIG1_BandWidth 0x80 609 #define bHTSIG1_HTLength 0xffff 610 #define bLSIG_Rate 0xf 611 #define bLSIG_Reserved 0x10 612 #define bLSIG_Length 0x1fffe 613 #define bLSIG_Parity 0x20 614 #define bCCKRxPhase 0x4 615 616 #define bLSSIReadAddress 0x7f800000 /* T65 RF */ 617 618 #define bLSSIReadEdge 0x80000000 /* LSSI "Read" edge signal */ 619 620 #define bLSSIReadBackData 0xfffff /* T65 RF */ 621 622 #define bLSSIReadOKFlag 0x1000 /* Useless now */ 623 #define bCCKSampleRate 0x8 /* 0: 44MHz, 1:88MHz */ 624 #define bRegulator0Standby 0x1 625 #define bRegulatorPLLStandby 0x2 626 #define bRegulator1Standby 0x4 627 #define bPLLPowerUp 0x8 628 #define bDPLLPowerUp 0x10 629 #define bDA10PowerUp 0x20 630 #define bAD7PowerUp 0x200 631 #define bDA6PowerUp 0x2000 632 #define bXtalPowerUp 0x4000 633 #define b40MDClkPowerUP 0x8000 634 #define bDA6DebugMode 0x20000 635 #define bDA6Swing 0x380000 636 637 #define bADClkPhase 0x4000000 /* Reg 0x880 rFPGA0_AnalogParameter1 20/40 CCK support switch 40/80 BB MHZ */ 638 639 #define b80MClkDelay 0x18000000 /* Useless */ 640 #define bAFEWatchDogEnable 0x20000000 641 642 #define bXtalCap01 0xc0000000 /* Reg 0x884 rFPGA0_AnalogParameter2 Crystal cap */ 643 #define bXtalCap23 0x3 644 #define bXtalCap92x 0x0f000000 645 #define bXtalCap 0x0f000000 646 647 #define bIntDifClkEnable 0x400 /* Useless */ 648 #define bExtSigClkEnable 0x800 649 #define bBandgapMbiasPowerUp 0x10000 650 #define bAD11SHGain 0xc0000 651 #define bAD11InputRange 0x700000 652 #define bAD11OPCurrent 0x3800000 653 #define bIPathLoopback 0x4000000 654 #define bQPathLoopback 0x8000000 655 #define bAFELoopback 0x10000000 656 #define bDA10Swing 0x7e0 657 #define bDA10Reverse 0x800 658 #define bDAClkSource 0x1000 659 #define bAD7InputRange 0x6000 660 #define bAD7Gain 0x38000 661 #define bAD7OutputCMMode 0x40000 662 #define bAD7InputCMMode 0x380000 663 #define bAD7Current 0xc00000 664 #define bRegulatorAdjust 0x7000000 665 #define bAD11PowerUpAtTx 0x1 666 #define bDA10PSAtTx 0x10 667 #define bAD11PowerUpAtRx 0x100 668 #define bDA10PSAtRx 0x1000 669 #define bCCKRxAGCFormat 0x200 670 #define bPSDFFTSamplepPoint 0xc000 671 #define bPSDAverageNum 0x3000 672 #define bIQPathControl 0xc00 673 #define bPSDFreq 0x3ff 674 #define bPSDAntennaPath 0x30 675 #define bPSDIQSwitch 0x40 676 #define bPSDRxTrigger 0x400000 677 #define bPSDTxTrigger 0x80000000 678 #define bPSDSineToneScale 0x7f000000 679 #define bPSDReport 0xffff 680 681 /* 3. Page9(0x900) */ 682 #define bOFDMTxSC 0x30000000 /* Useless */ 683 #define bCCKTxOn 0x1 684 #define bOFDMTxOn 0x2 685 #define bDebugPage 0xfff /* reset debug page and also HWord, LWord */ 686 #define bDebugItem 0xff /* reset debug page and LWord */ 687 #define bAntL 0x10 688 #define bAntNonHT 0x100 689 #define bAntHT1 0x1000 690 #define bAntHT2 0x10000 691 #define bAntHT1S1 0x100000 692 #define bAntNonHTS1 0x1000000 693 694 /* 4. PageA(0xA00) */ 695 #define bCCKBBMode 0x3 /* Useless */ 696 #define bCCKTxPowerSaving 0x80 697 #define bCCKRxPowerSaving 0x40 698 699 #define bCCKSideBand 0x10 /* Reg 0xa00 rCCK0_System 20/40 switch */ 700 701 #define bCCKScramble 0x8 /* Useless */ 702 #define bCCKAntDiversity 0x8000 703 #define bCCKCarrierRecovery 0x4000 704 #define bCCKTxRate 0x3000 705 #define bCCKDCCancel 0x0800 706 #define bCCKISICancel 0x0400 707 #define bCCKMatchFilter 0x0200 708 #define bCCKEqualizer 0x0100 709 #define bCCKPreambleDetect 0x800000 710 #define bCCKFastFalseCCA 0x400000 711 #define bCCKChEstStart 0x300000 712 #define bCCKCCACount 0x080000 713 #define bCCKcs_lim 0x070000 714 #define bCCKBistMode 0x80000000 715 #define bCCKCCAMask 0x40000000 716 #define bCCKTxDACPhase 0x4 717 #define bCCKRxADCPhase 0x20000000 /* r_rx_clk */ 718 #define bCCKr_cp_mode0 0x0100 719 #define bCCKTxDCOffset 0xf0 720 #define bCCKRxDCOffset 0xf 721 #define bCCKCCAMode 0xc000 722 #define bCCKFalseCS_lim 0x3f00 723 #define bCCKCS_ratio 0xc00000 724 #define bCCKCorgBit_sel 0x300000 725 #define bCCKPD_lim 0x0f0000 726 #define bCCKNewCCA 0x80000000 727 #define bCCKRxHPofIG 0x8000 728 #define bCCKRxIG 0x7f00 729 #define bCCKLNAPolarity 0x800000 730 #define bCCKRx1stGain 0x7f0000 731 #define bCCKRFExtend 0x20000000 /* CCK Rx Iinital gain polarity */ 732 #define bCCKRxAGCSatLevel 0x1f000000 733 #define bCCKRxAGCSatCount 0xe0 734 #define bCCKRxRFSettle 0x1f /* AGCsamp_dly */ 735 #define bCCKFixedRxAGC 0x8000 736 /* #define bCCKRxAGCFormat 0x4000 */ /* remove to HSSI register 0x824 */ 737 #define bCCKAntennaPolarity 0x2000 738 #define bCCKTxFilterType 0x0c00 739 #define bCCKRxAGCReportType 0x0300 740 #define bCCKRxDAGCEn 0x80000000 741 #define bCCKRxDAGCPeriod 0x20000000 742 #define bCCKRxDAGCSatLevel 0x1f000000 743 #define bCCKTimingRecovery 0x800000 744 #define bCCKTxC0 0x3f0000 745 #define bCCKTxC1 0x3f000000 746 #define bCCKTxC2 0x3f 747 #define bCCKTxC3 0x3f00 748 #define bCCKTxC4 0x3f0000 749 #define bCCKTxC5 0x3f000000 750 #define bCCKTxC6 0x3f 751 #define bCCKTxC7 0x3f00 752 #define bCCKDebugPort 0xff0000 753 #define bCCKDACDebug 0x0f000000 754 #define bCCKFalseAlarmEnable 0x8000 755 #define bCCKFalseAlarmRead 0x4000 756 #define bCCKTRSSI 0x7f 757 #define bCCKRxAGCReport 0xfe 758 #define bCCKRxReport_AntSel 0x80000000 759 #define bCCKRxReport_MFOff 0x40000000 760 #define bCCKRxRxReport_SQLoss 0x20000000 761 #define bCCKRxReport_Pktloss 0x10000000 762 #define bCCKRxReport_Lockedbit 0x08000000 763 #define bCCKRxReport_RateError 0x04000000 764 #define bCCKRxReport_RxRate 0x03000000 765 #define bCCKRxFACounterLower 0xff 766 #define bCCKRxFACounterUpper 0xff000000 767 #define bCCKRxHPAGCStart 0xe000 768 #define bCCKRxHPAGCFinal 0x1c00 769 #define bCCKRxFalseAlarmEnable 0x8000 770 #define bCCKFACounterFreeze 0x4000 771 #define bCCKTxPathSel 0x10000000 772 #define bCCKDefaultRxPath 0xc000000 773 #define bCCKOptionRxPath 0x3000000 774 775 /* 5. PageC(0xC00) */ 776 #define bNumOfSTF 0x3 /* Useless */ 777 #define bShift_L 0xc0 778 #define bGI_TH 0xc 779 #define bRxPathA 0x1 780 #define bRxPathB 0x2 781 #define bRxPathC 0x4 782 #define bRxPathD 0x8 783 #define bTxPathA 0x1 784 #define bTxPathB 0x2 785 #define bTxPathC 0x4 786 #define bTxPathD 0x8 787 #define bTRSSIFreq 0x200 788 #define bADCBackoff 0x3000 789 #define bDFIRBackoff 0xc000 790 #define bTRSSILatchPhase 0x10000 791 #define bRxIDCOffset 0xff 792 #define bRxQDCOffset 0xff00 793 #define bRxDFIRMode 0x1800000 794 #define bRxDCNFType 0xe000000 795 #define bRXIQImb_A 0x3ff 796 #define bRXIQImb_B 0xfc00 797 #define bRXIQImb_C 0x3f0000 798 #define bRXIQImb_D 0xffc00000 799 #define bDC_dc_Notch 0x60000 800 #define bRxNBINotch 0x1f000000 801 #define bPD_TH 0xf 802 #define bPD_TH_Opt2 0xc000 803 #define bPWED_TH 0x700 804 #define bIfMF_Win_L 0x800 805 #define bPD_Option 0x1000 806 #define bMF_Win_L 0xe000 807 #define bBW_Search_L 0x30000 808 #define bwin_enh_L 0xc0000 809 #define bBW_TH 0x700000 810 #define bED_TH2 0x3800000 811 #define bBW_option 0x4000000 812 #define bRatio_TH 0x18000000 813 #define bWindow_L 0xe0000000 814 #define bSBD_Option 0x1 815 #define bFrame_TH 0x1c 816 #define bFS_Option 0x60 817 #define bDC_Slope_check 0x80 818 #define bFGuard_Counter_DC_L 0xe00 819 #define bFrame_Weight_Short 0x7000 820 #define bSub_Tune 0xe00000 821 #define bFrame_DC_Length 0xe000000 822 #define bSBD_start_offset 0x30000000 823 #define bFrame_TH_2 0x7 824 #define bFrame_GI2_TH 0x38 825 #define bGI2_Sync_en 0x40 826 #define bSarch_Short_Early 0x300 827 #define bSarch_Short_Late 0xc00 828 #define bSarch_GI2_Late 0x70000 829 #define bCFOAntSum 0x1 830 #define bCFOAcc 0x2 831 #define bCFOStartOffset 0xc 832 #define bCFOLookBack 0x70 833 #define bCFOSumWeight 0x80 834 #define bDAGCEnable 0x10000 835 #define bTXIQImb_A 0x3ff 836 #define bTXIQImb_B 0xfc00 837 #define bTXIQImb_C 0x3f0000 838 #define bTXIQImb_D 0xffc00000 839 #define bTxIDCOffset 0xff 840 #define bTxQDCOffset 0xff00 841 #define bTxDFIRMode 0x10000 842 #define bTxPesudoNoiseOn 0x4000000 843 #define bTxPesudoNoise_A 0xff 844 #define bTxPesudoNoise_B 0xff00 845 #define bTxPesudoNoise_C 0xff0000 846 #define bTxPesudoNoise_D 0xff000000 847 #define bCCADropOption 0x20000 848 #define bCCADropThres 0xfff00000 849 #define bEDCCA_H 0xf 850 #define bEDCCA_L 0xf0 851 #define bLambda_ED 0x300 852 #define bRxInitialGain 0x7f 853 #define bRxAntDivEn 0x80 854 #define bRxAGCAddressForLNA 0x7f00 855 #define bRxHighPowerFlow 0x8000 856 #define bRxAGCFreezeThres 0xc0000 857 #define bRxFreezeStep_AGC1 0x300000 858 #define bRxFreezeStep_AGC2 0xc00000 859 #define bRxFreezeStep_AGC3 0x3000000 860 #define bRxFreezeStep_AGC0 0xc000000 861 #define bRxRssi_Cmp_En 0x10000000 862 #define bRxQuickAGCEn 0x20000000 863 #define bRxAGCFreezeThresMode 0x40000000 864 #define bRxOverFlowCheckType 0x80000000 865 #define bRxAGCShift 0x7f 866 #define bTRSW_Tri_Only 0x80 867 #define bPowerThres 0x300 868 #define bRxAGCEn 0x1 869 #define bRxAGCTogetherEn 0x2 870 #define bRxAGCMin 0x4 871 #define bRxHP_Ini 0x7 872 #define bRxHP_TRLNA 0x70 873 #define bRxHP_RSSI 0x700 874 #define bRxHP_BBP1 0x7000 875 #define bRxHP_BBP2 0x70000 876 #define bRxHP_BBP3 0x700000 877 #define bRSSI_H 0x7f0000 /* the threshold for high power */ 878 #define bRSSI_Gen 0x7f000000 /* the threshold for ant diversity */ 879 #define bRxSettle_TRSW 0x7 880 #define bRxSettle_LNA 0x38 881 #define bRxSettle_RSSI 0x1c0 882 #define bRxSettle_BBP 0xe00 883 #define bRxSettle_RxHP 0x7000 884 #define bRxSettle_AntSW_RSSI 0x38000 885 #define bRxSettle_AntSW 0xc0000 886 #define bRxProcessTime_DAGC 0x300000 887 #define bRxSettle_HSSI 0x400000 888 #define bRxProcessTime_BBPPW 0x800000 889 #define bRxAntennaPowerShift 0x3000000 890 #define bRSSITableSelect 0xc000000 891 #define bRxHP_Final 0x7000000 892 #define bRxHTSettle_BBP 0x7 893 #define bRxHTSettle_HSSI 0x8 894 #define bRxHTSettle_RxHP 0x70 895 #define bRxHTSettle_BBPPW 0x80 896 #define bRxHTSettle_Idle 0x300 897 #define bRxHTSettle_Reserved 0x1c00 898 #define bRxHTRxHPEn 0x8000 899 #define bRxHTAGCFreezeThres 0x30000 900 #define bRxHTAGCTogetherEn 0x40000 901 #define bRxHTAGCMin 0x80000 902 #define bRxHTAGCEn 0x100000 903 #define bRxHTDAGCEn 0x200000 904 #define bRxHTRxHP_BBP 0x1c00000 905 #define bRxHTRxHP_Final 0xe0000000 906 #define bRxPWRatioTH 0x3 907 #define bRxPWRatioEn 0x4 908 #define bRxMFHold 0x3800 909 #define bRxPD_Delay_TH1 0x38 910 #define bRxPD_Delay_TH2 0x1c0 911 #define bRxPD_DC_COUNT_MAX 0x600 912 /* #define bRxMF_Hold 0x3800 */ 913 #define bRxPD_Delay_TH 0x8000 914 #define bRxProcess_Delay 0xf0000 915 #define bRxSearchrange_GI2_Early 0x700000 916 #define bRxFrame_Guard_Counter_L 0x3800000 917 #define bRxSGI_Guard_L 0xc000000 918 #define bRxSGI_Search_L 0x30000000 919 #define bRxSGI_TH 0xc0000000 920 #define bDFSCnt0 0xff 921 #define bDFSCnt1 0xff00 922 #define bDFSFlag 0xf0000 923 #define bMFWeightSum 0x300000 924 #define bMinIdxTH 0x7f000000 925 #define bDAFormat 0x40000 926 #define bTxChEmuEnable 0x01000000 927 #define bTRSWIsolation_A 0x7f 928 #define bTRSWIsolation_B 0x7f00 929 #define bTRSWIsolation_C 0x7f0000 930 #define bTRSWIsolation_D 0x7f000000 931 #define bExtLNAGain 0x7c00 932 933 /* 6. PageE(0xE00) */ 934 #define bSTBCEn 0x4 /* Useless */ 935 #define bAntennaMapping 0x10 936 #define bNss 0x20 937 #define bCFOAntSumD 0x200 938 #define bPHYCounterReset 0x8000000 939 #define bCFOReportGet 0x4000000 940 #define bOFDMContinueTx 0x10000000 941 #define bOFDMSingleCarrier 0x20000000 942 #define bOFDMSingleTone 0x40000000 943 /* #define bRxPath1 0x01 */ 944 /* #define bRxPath2 0x02 */ 945 /* #define bRxPath3 0x04 */ 946 /* #define bRxPath4 0x08 */ 947 /* #define bTxPath1 0x10 */ 948 /* #define bTxPath2 0x20 */ 949 #define bHTDetect 0x100 950 #define bCFOEn 0x10000 951 #define bCFOValue 0xfff00000 952 #define bSigTone_Re 0x3f 953 #define bSigTone_Im 0x7f00 954 #define bCounter_CCA 0xffff 955 #define bCounter_ParityFail 0xffff0000 956 #define bCounter_RateIllegal 0xffff 957 #define bCounter_CRC8Fail 0xffff0000 958 #define bCounter_MCSNoSupport 0xffff 959 #define bCounter_FastSync 0xffff 960 #define bShortCFO 0xfff 961 #define bShortCFOTLength 12 /* total */ 962 #define bShortCFOFLength 11 /* fraction */ 963 #define bLongCFO 0x7ff 964 #define bLongCFOTLength 11 965 #define bLongCFOFLength 11 966 #define bTailCFO 0x1fff 967 #define bTailCFOTLength 13 968 #define bTailCFOFLength 12 969 #define bmax_en_pwdB 0xffff 970 #define bCC_power_dB 0xffff0000 971 #define bnoise_pwdB 0xffff 972 #define bPowerMeasTLength 10 973 #define bPowerMeasFLength 3 974 #define bRx_HT_BW 0x1 975 #define bRxSC 0x6 976 #define bRx_HT 0x8 977 #define bNB_intf_det_on 0x1 978 #define bIntf_win_len_cfg 0x30 979 #define bNB_Intf_TH_cfg 0x1c0 980 #define bRFGain 0x3f 981 #define bTableSel 0x40 982 #define bTRSW 0x80 983 #define bRxSNR_A 0xff 984 #define bRxSNR_B 0xff00 985 #define bRxSNR_C 0xff0000 986 #define bRxSNR_D 0xff000000 987 #define bSNREVMTLength 8 988 #define bSNREVMFLength 1 989 #define bCSI1st 0xff 990 #define bCSI2nd 0xff00 991 #define bRxEVM1st 0xff0000 992 #define bRxEVM2nd 0xff000000 993 #define bSIGEVM 0xff 994 #define bPWDB 0xff00 995 #define bSGIEN 0x10000 996 997 #define bSFactorQAM1 0xf /* Useless */ 998 #define bSFactorQAM2 0xf0 999 #define bSFactorQAM3 0xf00 1000 #define bSFactorQAM4 0xf000 1001 #define bSFactorQAM5 0xf0000 1002 #define bSFactorQAM6 0xf0000 1003 #define bSFactorQAM7 0xf00000 1004 #define bSFactorQAM8 0xf000000 1005 #define bSFactorQAM9 0xf0000000 1006 #define bCSIScheme 0x100000 1007 1008 #define bNoiseLvlTopSet 0x3 /* Useless */ 1009 #define bChSmooth 0x4 1010 #define bChSmoothCfg1 0x38 1011 #define bChSmoothCfg2 0x1c0 1012 #define bChSmoothCfg3 0xe00 1013 #define bChSmoothCfg4 0x7000 1014 #define bMRCMode 0x800000 1015 #define bTHEVMCfg 0x7000000 1016 1017 #define bLoopFitType 0x1 /* Useless */ 1018 #define bUpdCFO 0x40 1019 #define bUpdCFOOffData 0x80 1020 #define bAdvUpdCFO 0x100 1021 #define bAdvTimeCtrl 0x800 1022 #define bUpdClko 0x1000 1023 #define bFC 0x6000 1024 #define bTrackingMode 0x8000 1025 #define bPhCmpEnable 0x10000 1026 #define bUpdClkoLTF 0x20000 1027 #define bComChCFO 0x40000 1028 #define bCSIEstiMode 0x80000 1029 #define bAdvUpdEqz 0x100000 1030 #define bUChCfg 0x7000000 1031 #define bUpdEqz 0x8000000 1032 1033 /* Rx Pseduo noise */ 1034 #define bRxPesudoNoiseOn 0x20000000 /* Useless */ 1035 #define bRxPesudoNoise_A 0xff 1036 #define bRxPesudoNoise_B 0xff00 1037 #define bRxPesudoNoise_C 0xff0000 1038 #define bRxPesudoNoise_D 0xff000000 1039 #define bPesudoNoiseState_A 0xffff 1040 #define bPesudoNoiseState_B 0xffff0000 1041 #define bPesudoNoiseState_C 0xffff 1042 #define bPesudoNoiseState_D 0xffff0000 1043 1044 /* 7. RF Register 1045 * Zebra1 */ 1046 #define bZebra1_HSSIEnable 0x8 /* Useless */ 1047 #define bZebra1_TRxControl 0xc00 1048 #define bZebra1_TRxGainSetting 0x07f 1049 #define bZebra1_RxCorner 0xc00 1050 #define bZebra1_TxChargePump 0x38 1051 #define bZebra1_RxChargePump 0x7 1052 #define bZebra1_ChannelNum 0xf80 1053 #define bZebra1_TxLPFBW 0x400 1054 #define bZebra1_RxLPFBW 0x600 1055 1056 /* Zebra4 */ 1057 #define bRTL8256RegModeCtrl1 0x100 /* Useless */ 1058 #define bRTL8256RegModeCtrl0 0x40 1059 #define bRTL8256_TxLPFBW 0x18 1060 #define bRTL8256_RxLPFBW 0x600 1061 1062 /* RTL8258 */ 1063 #define bRTL8258_TxLPFBW 0xc /* Useless */ 1064 #define bRTL8258_RxLPFBW 0xc00 1065 #define bRTL8258_RSSILPFBW 0xc0 1066 1067 1068 /* 1069 * Other Definition 1070 * */ 1071 1072 /* byte endable for sb_write */ 1073 #define bByte0 0x1 /* Useless */ 1074 #define bByte1 0x2 1075 #define bByte2 0x4 1076 #define bByte3 0x8 1077 #define bWord0 0x3 1078 #define bWord1 0xc 1079 #define bDWord 0xf 1080 1081 /* for PutRegsetting & GetRegSetting BitMask */ 1082 #define bMaskByte0 0xff /* Reg 0xc50 rOFDM0_XAAGCCore~0xC6f */ 1083 #define bMaskByte1 0xff00 1084 #define bMaskByte2 0xff0000 1085 #define bMaskByte3 0xff000000 1086 #define bMaskHWord 0xffff0000 1087 #define bMaskLWord 0x0000ffff 1088 #define bMaskDWord 0xffffffff 1089 #define bMaskH3Bytes 0xffffff00 1090 #define bMask12Bits 0xfff 1091 #define bMaskH4Bits 0xf0000000 1092 #define bMaskOFDM_D 0xffc00000 1093 #define bMaskCCK 0x3f3f3f3f 1094 1095 1096 #define bEnable 0x1 /* Useless */ 1097 #define bDisable 0x0 1098 1099 #define LeftAntenna 0x0 /* Useless */ 1100 #define RightAntenna 0x1 1101 1102 #define tCheckTxStatus 500 /* 500ms */ /* Useless */ 1103 #define tUpdateRxCounter 100 /* 100ms */ 1104 1105 #define rateCCK 0 /* Useless */ 1106 #define rateOFDM 1 1107 #define rateHT 2 1108 1109 /* define Register-End */ 1110 #define bPMAC_End 0x1ff /* Useless */ 1111 #define bFPGAPHY0_End 0x8ff 1112 #define bFPGAPHY1_End 0x9ff 1113 #define bCCKPHY0_End 0xaff 1114 #define bOFDMPHY0_End 0xcff 1115 #define bOFDMPHY1_End 0xdff 1116 1117 /* define max debug item in each debug page 1118 * #define bMaxItem_FPGA_PHY0 0x9 1119 * #define bMaxItem_FPGA_PHY1 0x3 1120 * #define bMaxItem_PHY_11B 0x16 1121 * #define bMaxItem_OFDM_PHY0 0x29 1122 * #define bMaxItem_OFDM_PHY1 0x0 */ 1123 1124 #define bPMACControl 0x0 /* Useless */ 1125 #define bWMACControl 0x1 1126 #define bWNICControl 0x2 1127 1128 #define PathA 0x0 /* Useless */ 1129 #define PathB 0x1 1130 #define PathC 0x2 1131 #define PathD 0x3 1132 1133 #endif 1134