xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8822cs/hal/phydm/phydm_interface.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun  * include files
28*4882a593Smuzhiyun  ************************************************************/
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "mp_precomp.h"
31*4882a593Smuzhiyun #include "phydm_precomp.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*@
34*4882a593Smuzhiyun  * ODM IO Relative API.
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun 
odm_read_1byte(struct dm_struct * dm,u32 reg_addr)37*4882a593Smuzhiyun u8 odm_read_1byte(struct dm_struct *dm, u32 reg_addr)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
40*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
41*4882a593Smuzhiyun 	return RTL_R8(reg_addr);
42*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
43*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	return rtl_read_byte(rtlpriv, reg_addr);
46*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
47*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return rtw_read8(rtwdev, reg_addr);
50*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
51*4882a593Smuzhiyun 	void *adapter = dm->adapter;
52*4882a593Smuzhiyun 	return rtw_read8(adapter, reg_addr);
53*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
54*4882a593Smuzhiyun 	void *adapter = dm->adapter;
55*4882a593Smuzhiyun 	return PlatformEFIORead1Byte(adapter, reg_addr);
56*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
57*4882a593Smuzhiyun 	void *adapter = dm->adapter;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return rtw_read8(adapter, reg_addr);
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
odm_read_2byte(struct dm_struct * dm,u32 reg_addr)63*4882a593Smuzhiyun u16 odm_read_2byte(struct dm_struct *dm, u32 reg_addr)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
66*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
67*4882a593Smuzhiyun 	return RTL_R16(reg_addr);
68*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
69*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return rtl_read_word(rtlpriv, reg_addr);
72*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
73*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	return rtw_read16(rtwdev, reg_addr);
76*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
77*4882a593Smuzhiyun 	void *adapter = dm->adapter;
78*4882a593Smuzhiyun 	return rtw_read16(adapter, reg_addr);
79*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
80*4882a593Smuzhiyun 	void *adapter = dm->adapter;
81*4882a593Smuzhiyun 	return PlatformEFIORead2Byte(adapter, reg_addr);
82*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
83*4882a593Smuzhiyun 	void *adapter = dm->adapter;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return rtw_read16(adapter, reg_addr);
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
odm_read_4byte(struct dm_struct * dm,u32 reg_addr)89*4882a593Smuzhiyun u32 odm_read_4byte(struct dm_struct *dm, u32 reg_addr)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
92*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
93*4882a593Smuzhiyun 	return RTL_R32(reg_addr);
94*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
95*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	return rtl_read_dword(rtlpriv, reg_addr);
98*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
99*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return rtw_read32(rtwdev, reg_addr);
102*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
103*4882a593Smuzhiyun 	void *adapter = dm->adapter;
104*4882a593Smuzhiyun 	return rtw_read32(adapter, reg_addr);
105*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
106*4882a593Smuzhiyun 	void *adapter = dm->adapter;
107*4882a593Smuzhiyun 	return PlatformEFIORead4Byte(adapter, reg_addr);
108*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
109*4882a593Smuzhiyun 	void *adapter = dm->adapter;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return rtw_read32(adapter, reg_addr);
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
odm_write_1byte(struct dm_struct * dm,u32 reg_addr,u8 data)115*4882a593Smuzhiyun void odm_write_1byte(struct dm_struct *dm, u32 reg_addr, u8 data)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
118*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
119*4882a593Smuzhiyun 	RTL_W8(reg_addr, data);
120*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
121*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, reg_addr, data);
124*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
125*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	rtw_write8(rtwdev, reg_addr, data);
128*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
129*4882a593Smuzhiyun 	void *adapter = dm->adapter;
130*4882a593Smuzhiyun 	rtw_write8(adapter, reg_addr, data);
131*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
132*4882a593Smuzhiyun 	void *adapter = dm->adapter;
133*4882a593Smuzhiyun 	PlatformEFIOWrite1Byte(adapter, reg_addr, data);
134*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
135*4882a593Smuzhiyun 	void *adapter = dm->adapter;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	rtw_write8(adapter, reg_addr, data);
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (dm->en_reg_mntr_byte)
141*4882a593Smuzhiyun 		pr_debug("1byte:addr=0x%x, data=0x%x\n", reg_addr, data);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
odm_write_2byte(struct dm_struct * dm,u32 reg_addr,u16 data)144*4882a593Smuzhiyun void odm_write_2byte(struct dm_struct *dm, u32 reg_addr, u16 data)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
147*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
148*4882a593Smuzhiyun 	RTL_W16(reg_addr, data);
149*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
150*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, reg_addr, data);
153*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
154*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	rtw_write16(rtwdev, reg_addr, data);
157*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
158*4882a593Smuzhiyun 	void *adapter = dm->adapter;
159*4882a593Smuzhiyun 	rtw_write16(adapter, reg_addr, data);
160*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
161*4882a593Smuzhiyun 	void *adapter = dm->adapter;
162*4882a593Smuzhiyun 	PlatformEFIOWrite2Byte(adapter, reg_addr, data);
163*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
164*4882a593Smuzhiyun 	void *adapter = dm->adapter;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	rtw_write16(adapter, reg_addr, data);
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (dm->en_reg_mntr_byte)
170*4882a593Smuzhiyun 		pr_debug("2byte:addr=0x%x, data=0x%x\n", reg_addr, data);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
odm_write_4byte(struct dm_struct * dm,u32 reg_addr,u32 data)173*4882a593Smuzhiyun void odm_write_4byte(struct dm_struct *dm, u32 reg_addr, u32 data)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
176*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
177*4882a593Smuzhiyun 	RTL_W32(reg_addr, data);
178*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
179*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, reg_addr, data);
182*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
183*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	rtw_write32(rtwdev, reg_addr, data);
186*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
187*4882a593Smuzhiyun 	void *adapter = dm->adapter;
188*4882a593Smuzhiyun 	rtw_write32(adapter, reg_addr, data);
189*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
190*4882a593Smuzhiyun 	void *adapter = dm->adapter;
191*4882a593Smuzhiyun 	PlatformEFIOWrite4Byte(adapter, reg_addr, data);
192*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
193*4882a593Smuzhiyun 	void *adapter = dm->adapter;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	rtw_write32(adapter, reg_addr, data);
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (dm->en_reg_mntr_byte)
199*4882a593Smuzhiyun 		pr_debug("4byte:addr=0x%x, data=0x%x\n", reg_addr, data);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
odm_set_mac_reg(struct dm_struct * dm,u32 reg_addr,u32 bit_mask,u32 data)202*4882a593Smuzhiyun void odm_set_mac_reg(struct dm_struct *dm, u32 reg_addr, u32 bit_mask, u32 data)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
205*4882a593Smuzhiyun 	phy_set_bb_reg(dm->priv, reg_addr, bit_mask, data);
206*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
207*4882a593Smuzhiyun 	void *adapter = dm->adapter;
208*4882a593Smuzhiyun 	PHY_SetBBReg(adapter, reg_addr, bit_mask, data);
209*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
210*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	rtl_set_bbreg(rtlpriv->hw, reg_addr, bit_mask, data);
213*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
214*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	rtw_set_reg_with_mask(rtwdev, reg_addr, bit_mask, data);
217*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
218*4882a593Smuzhiyun 	phy_set_bb_reg(dm->adapter, reg_addr, bit_mask, data);
219*4882a593Smuzhiyun #else
220*4882a593Smuzhiyun 	phy_set_bb_reg(dm->adapter, reg_addr, bit_mask, data);
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if (dm->en_reg_mntr_mac)
224*4882a593Smuzhiyun 		pr_debug("MAC:addr=0x%x, mask=0x%x, data=0x%x\n",
225*4882a593Smuzhiyun 			 reg_addr, bit_mask, data);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
odm_get_mac_reg(struct dm_struct * dm,u32 reg_addr,u32 bit_mask)228*4882a593Smuzhiyun u32 odm_get_mac_reg(struct dm_struct *dm, u32 reg_addr, u32 bit_mask)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
231*4882a593Smuzhiyun 	return phy_query_bb_reg(dm->priv, reg_addr, bit_mask);
232*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
233*4882a593Smuzhiyun 	return PHY_QueryMacReg(dm->adapter, reg_addr, bit_mask);
234*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
235*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return rtl_get_bbreg(rtlpriv->hw, reg_addr, bit_mask);
238*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
239*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return rtw_get_reg_with_mask(rtwdev, reg_addr, bit_mask);
242*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
243*4882a593Smuzhiyun 	return phy_query_bb_reg(dm->adapter, reg_addr, bit_mask);
244*4882a593Smuzhiyun #else
245*4882a593Smuzhiyun 	return phy_query_mac_reg(dm->adapter, reg_addr, bit_mask);
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
odm_set_bb_reg(struct dm_struct * dm,u32 reg_addr,u32 bit_mask,u32 data)249*4882a593Smuzhiyun void odm_set_bb_reg(struct dm_struct *dm, u32 reg_addr, u32 bit_mask, u32 data)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
252*4882a593Smuzhiyun 	phy_set_bb_reg(dm->priv, reg_addr, bit_mask, data);
253*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
254*4882a593Smuzhiyun 	void *adapter = dm->adapter;
255*4882a593Smuzhiyun 	PHY_SetBBReg(adapter, reg_addr, bit_mask, data);
256*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
257*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	rtl_set_bbreg(rtlpriv->hw, reg_addr, bit_mask, data);
260*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
261*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	rtw_set_reg_with_mask(rtwdev, reg_addr, bit_mask, data);
264*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
265*4882a593Smuzhiyun 	phy_set_bb_reg(dm->adapter, reg_addr, bit_mask, data);
266*4882a593Smuzhiyun #else
267*4882a593Smuzhiyun 	phy_set_bb_reg(dm->adapter, reg_addr, bit_mask, data);
268*4882a593Smuzhiyun #endif
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (dm->en_reg_mntr_bb)
271*4882a593Smuzhiyun 		pr_debug("BB:addr=0x%x, mask=0x%x, data=0x%x\n",
272*4882a593Smuzhiyun 			 reg_addr, bit_mask, data);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
odm_get_bb_reg(struct dm_struct * dm,u32 reg_addr,u32 bit_mask)275*4882a593Smuzhiyun u32 odm_get_bb_reg(struct dm_struct *dm, u32 reg_addr, u32 bit_mask)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
278*4882a593Smuzhiyun 	return phy_query_bb_reg(dm->priv, reg_addr, bit_mask);
279*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
280*4882a593Smuzhiyun 	void *adapter = dm->adapter;
281*4882a593Smuzhiyun 	return PHY_QueryBBReg(adapter, reg_addr, bit_mask);
282*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
283*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return rtl_get_bbreg(rtlpriv->hw, reg_addr, bit_mask);
286*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
287*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return rtw_get_reg_with_mask(rtwdev, reg_addr, bit_mask);
290*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
291*4882a593Smuzhiyun 	return phy_query_bb_reg(dm->adapter, reg_addr, bit_mask);
292*4882a593Smuzhiyun #else
293*4882a593Smuzhiyun 	return phy_query_bb_reg(dm->adapter, reg_addr, bit_mask);
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
odm_set_rf_reg(struct dm_struct * dm,u8 e_rf_path,u32 reg_addr,u32 bit_mask,u32 data)297*4882a593Smuzhiyun void odm_set_rf_reg(struct dm_struct *dm, u8 e_rf_path, u32 reg_addr,
298*4882a593Smuzhiyun 		    u32 bit_mask, u32 data)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
301*4882a593Smuzhiyun 	phy_set_rf_reg(dm->priv, e_rf_path, reg_addr, bit_mask, data);
302*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
303*4882a593Smuzhiyun 	void *adapter = dm->adapter;
304*4882a593Smuzhiyun 	PHY_SetRFReg(adapter, e_rf_path, reg_addr, bit_mask, data);
305*4882a593Smuzhiyun 	ODM_delay_us(2);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
308*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	rtl_set_rfreg(rtlpriv->hw, e_rf_path, reg_addr, bit_mask, data);
311*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
312*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, e_rf_path, reg_addr, bit_mask, data);
315*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
316*4882a593Smuzhiyun 	phy_set_rf_reg(dm->adapter, e_rf_path, reg_addr, bit_mask, data);
317*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
318*4882a593Smuzhiyun 	phy_set_rf_reg(dm->adapter, e_rf_path, reg_addr, bit_mask, data);
319*4882a593Smuzhiyun 	ODM_delay_us(2);
320*4882a593Smuzhiyun #endif
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (dm->en_reg_mntr_rf)
323*4882a593Smuzhiyun 		pr_debug("RF:path=0x%x, addr=0x%x, mask=0x%x, data=0x%x\n",
324*4882a593Smuzhiyun 			 e_rf_path, reg_addr, bit_mask, data);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
odm_get_rf_reg(struct dm_struct * dm,u8 e_rf_path,u32 reg_addr,u32 bit_mask)327*4882a593Smuzhiyun u32 odm_get_rf_reg(struct dm_struct *dm, u8 e_rf_path, u32 reg_addr,
328*4882a593Smuzhiyun 		   u32 bit_mask)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
331*4882a593Smuzhiyun 	return phy_query_rf_reg(dm->priv, e_rf_path, reg_addr, bit_mask, 1);
332*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
333*4882a593Smuzhiyun 	void *adapter = dm->adapter;
334*4882a593Smuzhiyun 	return PHY_QueryRFReg(adapter, e_rf_path, reg_addr, bit_mask);
335*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
336*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return rtl_get_rfreg(rtlpriv->hw, e_rf_path, reg_addr, bit_mask);
339*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
340*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return rtw_read_rf(rtwdev, e_rf_path, reg_addr, bit_mask);
343*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
344*4882a593Smuzhiyun 	return phy_query_rf_reg(dm->adapter, e_rf_path, reg_addr, bit_mask);
345*4882a593Smuzhiyun #else
346*4882a593Smuzhiyun 	return phy_query_rf_reg(dm->adapter, e_rf_path, reg_addr, bit_mask);
347*4882a593Smuzhiyun #endif
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun enum hal_status
phydm_set_reg_by_fw(struct dm_struct * dm,enum phydm_halmac_param config_type,u32 offset,u32 data,u32 mask,enum rf_path e_rf_path,u32 delay_time)351*4882a593Smuzhiyun phydm_set_reg_by_fw(struct dm_struct *dm, enum phydm_halmac_param config_type,
352*4882a593Smuzhiyun 		    u32 offset, u32 data, u32 mask, enum rf_path e_rf_path,
353*4882a593Smuzhiyun 		    u32 delay_time)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
356*4882a593Smuzhiyun 	return HAL_MAC_Config_PHY_WriteNByte(dm,
357*4882a593Smuzhiyun 					     config_type,
358*4882a593Smuzhiyun 					     offset,
359*4882a593Smuzhiyun 					     data,
360*4882a593Smuzhiyun 					     mask,
361*4882a593Smuzhiyun 					     e_rf_path,
362*4882a593Smuzhiyun 					     delay_time);
363*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
364*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
365*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_CMN, "Not support for CE MAC80211 driver!\n");
366*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
367*4882a593Smuzhiyun 	return -ENOTSUPP;
368*4882a593Smuzhiyun #else
369*4882a593Smuzhiyun 	return rtw_phydm_cfg_phy_para(dm,
370*4882a593Smuzhiyun 				      config_type,
371*4882a593Smuzhiyun 				      offset,
372*4882a593Smuzhiyun 				      data,
373*4882a593Smuzhiyun 				      mask,
374*4882a593Smuzhiyun 				      e_rf_path,
375*4882a593Smuzhiyun 				      delay_time);
376*4882a593Smuzhiyun #endif
377*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
378*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_CMN, "Not support for CE MAC80211 driver!\n");
379*4882a593Smuzhiyun #endif
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /*@
383*4882a593Smuzhiyun  * ODM Memory relative API.
384*4882a593Smuzhiyun  */
odm_allocate_memory(struct dm_struct * dm,void ** ptr,u32 length)385*4882a593Smuzhiyun void odm_allocate_memory(struct dm_struct *dm, void **ptr, u32 length)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
388*4882a593Smuzhiyun 	*ptr = kmalloc(length, GFP_ATOMIC);
389*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
390*4882a593Smuzhiyun 	*ptr = kmalloc(length, GFP_ATOMIC);
391*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
392*4882a593Smuzhiyun 	*ptr = kmalloc(length, GFP_ATOMIC);
393*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
394*4882a593Smuzhiyun 	*ptr = rtw_zvmalloc(length);
395*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
396*4882a593Smuzhiyun 	void *adapter = dm->adapter;
397*4882a593Smuzhiyun 	PlatformAllocateMemory(adapter, ptr, length);
398*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
399*4882a593Smuzhiyun 	*ptr = rtw_zvmalloc(length);
400*4882a593Smuzhiyun #endif
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun /* @length could be ignored, used to detect memory leakage. */
odm_free_memory(struct dm_struct * dm,void * ptr,u32 length)404*4882a593Smuzhiyun void odm_free_memory(struct dm_struct *dm, void *ptr, u32 length)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
407*4882a593Smuzhiyun 	kfree(ptr);
408*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
409*4882a593Smuzhiyun 	kfree(ptr);
410*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
411*4882a593Smuzhiyun 	kfree(ptr);
412*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
413*4882a593Smuzhiyun 	rtw_vmfree(ptr, length);
414*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
415*4882a593Smuzhiyun 	/* struct void*    adapter = dm->adapter; */
416*4882a593Smuzhiyun 	PlatformFreeMemory(ptr, length);
417*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
418*4882a593Smuzhiyun 	rtw_vmfree(ptr, length);
419*4882a593Smuzhiyun #endif
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
odm_move_memory(struct dm_struct * dm,void * dest,void * src,u32 length)422*4882a593Smuzhiyun void odm_move_memory(struct dm_struct *dm, void *dest, void *src, u32 length)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
425*4882a593Smuzhiyun 	memcpy(dest, src, length);
426*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
427*4882a593Smuzhiyun 	memcpy(dest, src, length);
428*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
429*4882a593Smuzhiyun 	memcpy(dest, src, length);
430*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
431*4882a593Smuzhiyun 	_rtw_memcpy(dest, src, length);
432*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
433*4882a593Smuzhiyun 	PlatformMoveMemory(dest, src, length);
434*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
435*4882a593Smuzhiyun 	rtw_memcpy(dest, src, length);
436*4882a593Smuzhiyun #endif
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
odm_convert_to_le16(u16 value)439*4882a593Smuzhiyun u16 odm_convert_to_le16(u16 value)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
442*4882a593Smuzhiyun 	return cpu_to_le16(value);
443*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
444*4882a593Smuzhiyun 	return cpu_to_le16(value);
445*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
446*4882a593Smuzhiyun 	return cpu_to_le16(value);
447*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
448*4882a593Smuzhiyun 	return cpu_to_le16(value);
449*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
450*4882a593Smuzhiyun 	return value;
451*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
452*4882a593Smuzhiyun 	return cpu_to_le16(value);
453*4882a593Smuzhiyun #else
454*4882a593Smuzhiyun 	return value;
455*4882a593Smuzhiyun #endif
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
odm_convert_to_le32(u32 value)458*4882a593Smuzhiyun u32 odm_convert_to_le32(u32 value)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
461*4882a593Smuzhiyun 	return cpu_to_le32(value);
462*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
463*4882a593Smuzhiyun 	return cpu_to_le32(value);
464*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
465*4882a593Smuzhiyun 	return cpu_to_le32(value);
466*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
467*4882a593Smuzhiyun 	return cpu_to_le32(value);
468*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
469*4882a593Smuzhiyun 	return value;
470*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
471*4882a593Smuzhiyun 	return cpu_to_le32(value);
472*4882a593Smuzhiyun #else
473*4882a593Smuzhiyun 	return value;
474*4882a593Smuzhiyun #endif
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
odm_memory_set(struct dm_struct * dm,void * pbuf,s8 value,u32 length)477*4882a593Smuzhiyun void odm_memory_set(struct dm_struct *dm, void *pbuf, s8 value, u32 length)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
480*4882a593Smuzhiyun 	memset(pbuf, value, length);
481*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
482*4882a593Smuzhiyun 	memset(pbuf, value, length);
483*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
484*4882a593Smuzhiyun 	memset(pbuf, value, length);
485*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
486*4882a593Smuzhiyun 	_rtw_memset(pbuf, value, length);
487*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
488*4882a593Smuzhiyun 	PlatformFillMemory(pbuf, length, value);
489*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
490*4882a593Smuzhiyun 	rtw_memset(pbuf, value, length);
491*4882a593Smuzhiyun #endif
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
odm_compare_memory(struct dm_struct * dm,void * buf1,void * buf2,u32 length)494*4882a593Smuzhiyun s32 odm_compare_memory(struct dm_struct *dm, void *buf1, void *buf2, u32 length)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
497*4882a593Smuzhiyun 	return memcmp(buf1, buf2, length);
498*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
499*4882a593Smuzhiyun 	return memcmp(buf1, buf2, length);
500*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
501*4882a593Smuzhiyun 	return memcmp(buf1, buf2, length);
502*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
503*4882a593Smuzhiyun 	return _rtw_memcmp(buf1, buf2, length);
504*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
505*4882a593Smuzhiyun 	return PlatformCompareMemory(buf1, buf2, length);
506*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
507*4882a593Smuzhiyun 	return rtw_memcmp(buf1, buf2, length);
508*4882a593Smuzhiyun #endif
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /*@
512*4882a593Smuzhiyun  * ODM MISC relative API.
513*4882a593Smuzhiyun  */
odm_acquire_spin_lock(struct dm_struct * dm,enum rt_spinlock_type type)514*4882a593Smuzhiyun void odm_acquire_spin_lock(struct dm_struct *dm, enum rt_spinlock_type type)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
519*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	rtl_odm_acquirespinlock(rtlpriv, type);
522*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
523*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	spin_lock(&rtwdev->hal.dm_lock);
526*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
527*4882a593Smuzhiyun 	void *adapter = dm->adapter;
528*4882a593Smuzhiyun 	rtw_odm_acquirespinlock(adapter, type);
529*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
530*4882a593Smuzhiyun 	void *adapter = dm->adapter;
531*4882a593Smuzhiyun 	PlatformAcquireSpinLock(adapter, type);
532*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
533*4882a593Smuzhiyun 	void *adapter = dm->adapter;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	rtw_odm_acquirespinlock(adapter, type);
536*4882a593Smuzhiyun #endif
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
odm_release_spin_lock(struct dm_struct * dm,enum rt_spinlock_type type)539*4882a593Smuzhiyun void odm_release_spin_lock(struct dm_struct *dm, enum rt_spinlock_type type)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
544*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	rtl_odm_releasespinlock(rtlpriv, type);
547*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
548*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	spin_unlock(&rtwdev->hal.dm_lock);
551*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
552*4882a593Smuzhiyun 	void *adapter = dm->adapter;
553*4882a593Smuzhiyun 	rtw_odm_releasespinlock(adapter, type);
554*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
555*4882a593Smuzhiyun 	void *adapter = dm->adapter;
556*4882a593Smuzhiyun 	PlatformReleaseSpinLock(adapter, type);
557*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
558*4882a593Smuzhiyun 	void *adapter = dm->adapter;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	rtw_odm_releasespinlock(adapter, type);
561*4882a593Smuzhiyun #endif
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
565*4882a593Smuzhiyun /*@
566*4882a593Smuzhiyun  * Work item relative API. FOr MP driver only~!
567*4882a593Smuzhiyun  *   */
odm_initialize_work_item(struct dm_struct * dm,PRT_WORK_ITEM work_item,RT_WORKITEM_CALL_BACK callback,void * context,const char * id)568*4882a593Smuzhiyun void odm_initialize_work_item(
569*4882a593Smuzhiyun 	struct dm_struct *dm,
570*4882a593Smuzhiyun 	PRT_WORK_ITEM work_item,
571*4882a593Smuzhiyun 	RT_WORKITEM_CALL_BACK callback,
572*4882a593Smuzhiyun 	void *context,
573*4882a593Smuzhiyun 	const char *id)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
580*4882a593Smuzhiyun 	void *adapter = dm->adapter;
581*4882a593Smuzhiyun 	PlatformInitializeWorkItem(adapter, work_item, callback, context, id);
582*4882a593Smuzhiyun #endif
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
odm_start_work_item(PRT_WORK_ITEM p_rt_work_item)585*4882a593Smuzhiyun void odm_start_work_item(
586*4882a593Smuzhiyun 	PRT_WORK_ITEM p_rt_work_item)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
593*4882a593Smuzhiyun 	PlatformStartWorkItem(p_rt_work_item);
594*4882a593Smuzhiyun #endif
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
odm_stop_work_item(PRT_WORK_ITEM p_rt_work_item)597*4882a593Smuzhiyun void odm_stop_work_item(
598*4882a593Smuzhiyun 	PRT_WORK_ITEM p_rt_work_item)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
605*4882a593Smuzhiyun 	PlatformStopWorkItem(p_rt_work_item);
606*4882a593Smuzhiyun #endif
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
odm_free_work_item(PRT_WORK_ITEM p_rt_work_item)609*4882a593Smuzhiyun void odm_free_work_item(
610*4882a593Smuzhiyun 	PRT_WORK_ITEM p_rt_work_item)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
617*4882a593Smuzhiyun 	PlatformFreeWorkItem(p_rt_work_item);
618*4882a593Smuzhiyun #endif
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
odm_schedule_work_item(PRT_WORK_ITEM p_rt_work_item)621*4882a593Smuzhiyun void odm_schedule_work_item(
622*4882a593Smuzhiyun 	PRT_WORK_ITEM p_rt_work_item)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
629*4882a593Smuzhiyun 	PlatformScheduleWorkItem(p_rt_work_item);
630*4882a593Smuzhiyun #endif
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun boolean
odm_is_work_item_scheduled(PRT_WORK_ITEM p_rt_work_item)634*4882a593Smuzhiyun odm_is_work_item_scheduled(
635*4882a593Smuzhiyun 	PRT_WORK_ITEM p_rt_work_item)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
642*4882a593Smuzhiyun 	return PlatformIsWorkItemScheduled(p_rt_work_item);
643*4882a593Smuzhiyun #endif
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun #endif
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun /*@
648*4882a593Smuzhiyun  * ODM Timer relative API.
649*4882a593Smuzhiyun  */
650*4882a593Smuzhiyun 
ODM_delay_ms(u32 ms)651*4882a593Smuzhiyun void ODM_delay_ms(u32 ms)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
654*4882a593Smuzhiyun 	delay_ms(ms);
655*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
656*4882a593Smuzhiyun 	mdelay(ms);
657*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
658*4882a593Smuzhiyun 	mdelay(ms);
659*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
660*4882a593Smuzhiyun 	rtw_mdelay_os(ms);
661*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
662*4882a593Smuzhiyun 	delay_ms(ms);
663*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
664*4882a593Smuzhiyun 	rtw_mdelay_os(ms);
665*4882a593Smuzhiyun #endif
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
ODM_delay_us(u32 us)668*4882a593Smuzhiyun void ODM_delay_us(u32 us)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
671*4882a593Smuzhiyun 	delay_us(us);
672*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
673*4882a593Smuzhiyun 	udelay(us);
674*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
675*4882a593Smuzhiyun 	udelay(us);
676*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
677*4882a593Smuzhiyun 	rtw_udelay_os(us);
678*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
679*4882a593Smuzhiyun 	PlatformStallExecution(us);
680*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
681*4882a593Smuzhiyun 	rtw_udelay_os(us);
682*4882a593Smuzhiyun #endif
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
ODM_sleep_ms(u32 ms)685*4882a593Smuzhiyun void ODM_sleep_ms(u32 ms)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
688*4882a593Smuzhiyun 	delay_ms(ms);
689*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
690*4882a593Smuzhiyun 	msleep(ms);
691*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
692*4882a593Smuzhiyun 	msleep(ms);
693*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
694*4882a593Smuzhiyun 	rtw_msleep_os(ms);
695*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
696*4882a593Smuzhiyun 	delay_ms(ms);
697*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
698*4882a593Smuzhiyun 	rtw_msleep_os(ms);
699*4882a593Smuzhiyun #endif
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
ODM_sleep_us(u32 us)702*4882a593Smuzhiyun void ODM_sleep_us(u32 us)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
705*4882a593Smuzhiyun 	delay_us(us);
706*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
707*4882a593Smuzhiyun 	usleep_range(us, us + 1);
708*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
709*4882a593Smuzhiyun 	usleep_range(us, us + 1);
710*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
711*4882a593Smuzhiyun 	rtw_usleep_os(us);
712*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
713*4882a593Smuzhiyun 	PlatformStallExecution(us);
714*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
715*4882a593Smuzhiyun 	rtw_usleep_os(us);
716*4882a593Smuzhiyun #endif
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
odm_set_timer(struct dm_struct * dm,struct phydm_timer_list * timer,u32 ms_delay)719*4882a593Smuzhiyun void odm_set_timer(struct dm_struct *dm, struct phydm_timer_list *timer,
720*4882a593Smuzhiyun 		   u32 ms_delay)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
723*4882a593Smuzhiyun 	mod_timer(timer, jiffies + RTL_MILISECONDS_TO_JIFFIES(ms_delay));
724*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
725*4882a593Smuzhiyun 	mod_timer(timer, jiffies + msecs_to_jiffies(ms_delay));
726*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
727*4882a593Smuzhiyun 	mod_timer(&timer->timer, jiffies + msecs_to_jiffies(ms_delay));
728*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
729*4882a593Smuzhiyun 	_set_timer(timer, ms_delay); /* @ms */
730*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
731*4882a593Smuzhiyun 	void *adapter = dm->adapter;
732*4882a593Smuzhiyun 	PlatformSetTimer(adapter, timer, ms_delay);
733*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
734*4882a593Smuzhiyun 	rtw_set_timer(timer, ms_delay); /* @ms */
735*4882a593Smuzhiyun #endif
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
odm_initialize_timer(struct dm_struct * dm,struct phydm_timer_list * timer,void * call_back_func,void * context,const char * sz_id)738*4882a593Smuzhiyun void odm_initialize_timer(struct dm_struct *dm, struct phydm_timer_list *timer,
739*4882a593Smuzhiyun 			  void *call_back_func, void *context,
740*4882a593Smuzhiyun 			  const char *sz_id)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
743*4882a593Smuzhiyun 	init_timer(timer);
744*4882a593Smuzhiyun 	timer->function = call_back_func;
745*4882a593Smuzhiyun 	timer->data = (unsigned long)dm;
746*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
747*4882a593Smuzhiyun 	timer_setup(timer, call_back_func, 0);
748*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
749*4882a593Smuzhiyun 	struct _ADAPTER *adapter = dm->adapter;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	_init_timer(timer, adapter->pnetdev, call_back_func, dm);
752*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
753*4882a593Smuzhiyun 	void *adapter = dm->adapter;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	PlatformInitializeTimer(adapter, timer, (RT_TIMER_CALL_BACK)call_back_func, context, sz_id);
756*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
757*4882a593Smuzhiyun 	struct _ADAPTER *adapter = dm->adapter;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	rtw_init_timer(timer, adapter->pnetdev, (TIMER_FUN)call_back_func, dm, NULL);
760*4882a593Smuzhiyun #endif
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
odm_cancel_timer(struct dm_struct * dm,struct phydm_timer_list * timer)763*4882a593Smuzhiyun void odm_cancel_timer(struct dm_struct *dm, struct phydm_timer_list *timer)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
766*4882a593Smuzhiyun 	del_timer(timer);
767*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
768*4882a593Smuzhiyun 	del_timer(timer);
769*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
770*4882a593Smuzhiyun 	del_timer(&timer->timer);
771*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
772*4882a593Smuzhiyun 	_cancel_timer_ex(timer);
773*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
774*4882a593Smuzhiyun 	void *adapter = dm->adapter;
775*4882a593Smuzhiyun 	PlatformCancelTimer(adapter, timer);
776*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
777*4882a593Smuzhiyun 	rtw_cancel_timer(timer);
778*4882a593Smuzhiyun #endif
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
odm_release_timer(struct dm_struct * dm,struct phydm_timer_list * timer)781*4882a593Smuzhiyun void odm_release_timer(struct dm_struct *dm, struct phydm_timer_list *timer)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	void *adapter = dm->adapter;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/* @<20120301, Kordan> If the initilization fails,
792*4882a593Smuzhiyun 	 * InitializeAdapterXxx will return regardless of InitHalDm.
793*4882a593Smuzhiyun 	 * Hence, uninitialized timers cause BSOD when the driver
794*4882a593Smuzhiyun 	 * releases resources since the init fail.
795*4882a593Smuzhiyun 	 */
796*4882a593Smuzhiyun 	if (timer == 0) {
797*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_INIT,
798*4882a593Smuzhiyun 			  "[%s] Timer is NULL! Please check!\n", __func__);
799*4882a593Smuzhiyun 		return;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	PlatformReleaseTimer(adapter, timer);
803*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
804*4882a593Smuzhiyun 	rtw_del_timer(timer);
805*4882a593Smuzhiyun #endif
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
phydm_trans_h2c_id(struct dm_struct * dm,u8 phydm_h2c_id)808*4882a593Smuzhiyun u8 phydm_trans_h2c_id(struct dm_struct *dm, u8 phydm_h2c_id)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	u8 platform_h2c_id = phydm_h2c_id;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	switch (phydm_h2c_id) {
813*4882a593Smuzhiyun 	/* @1 [0] */
814*4882a593Smuzhiyun 	case ODM_H2C_RSSI_REPORT:
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
817*4882a593Smuzhiyun 		#if (RTL8188E_SUPPORT == 1)
818*4882a593Smuzhiyun 		if (dm->support_ic_type == ODM_RTL8188E)
819*4882a593Smuzhiyun 			platform_h2c_id = H2C_88E_RSSI_REPORT;
820*4882a593Smuzhiyun 		else
821*4882a593Smuzhiyun 		#endif
822*4882a593Smuzhiyun 			platform_h2c_id = H2C_RSSI_REPORT;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
825*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
826*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
827*4882a593Smuzhiyun 		platform_h2c_id = H2C_RSSI_SETTING;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
830*4882a593Smuzhiyun #if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1) || (RTL8192F_SUPPORT == 1)) /*@jj add 20170822*/
831*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8881A | ODM_RTL8192E | ODM_RTL8192F | PHYDM_IC_3081_SERIES))
832*4882a593Smuzhiyun 			platform_h2c_id = H2C_88XX_RSSI_REPORT;
833*4882a593Smuzhiyun 		else
834*4882a593Smuzhiyun #endif
835*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
836*4882a593Smuzhiyun 			if (dm->support_ic_type == ODM_RTL8812)
837*4882a593Smuzhiyun 			platform_h2c_id = H2C_8812_RSSI_REPORT;
838*4882a593Smuzhiyun 		else
839*4882a593Smuzhiyun #endif
840*4882a593Smuzhiyun 		{
841*4882a593Smuzhiyun 		}
842*4882a593Smuzhiyun #endif
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 		break;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	/* @1 [3] */
847*4882a593Smuzhiyun 	case ODM_H2C_WIFI_CALIBRATION:
848*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
849*4882a593Smuzhiyun 		platform_h2c_id = H2C_WIFI_CALIBRATION;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
852*4882a593Smuzhiyun #if (RTL8723B_SUPPORT == 1)
853*4882a593Smuzhiyun 		platform_h2c_id = H2C_8723B_BT_WLAN_CALIBRATION;
854*4882a593Smuzhiyun #endif
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
857*4882a593Smuzhiyun #endif
858*4882a593Smuzhiyun 		break;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/* @1 [4] */
861*4882a593Smuzhiyun 	case ODM_H2C_IQ_CALIBRATION:
862*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
863*4882a593Smuzhiyun 		platform_h2c_id = H2C_IQ_CALIBRATION;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
866*4882a593Smuzhiyun #if ((RTL8812A_SUPPORT == 1) || (RTL8821A_SUPPORT == 1))
867*4882a593Smuzhiyun 		platform_h2c_id = H2C_8812_IQ_CALIBRATION;
868*4882a593Smuzhiyun #endif
869*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
870*4882a593Smuzhiyun #endif
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 		break;
873*4882a593Smuzhiyun 	/* @1 [5] */
874*4882a593Smuzhiyun 	case ODM_H2C_RA_PARA_ADJUST:
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
877*4882a593Smuzhiyun 		platform_h2c_id = H2C_RA_PARA_ADJUST;
878*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
879*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
880*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
881*4882a593Smuzhiyun #if ((RTL8812A_SUPPORT == 1) || (RTL8821A_SUPPORT == 1))
882*4882a593Smuzhiyun 		platform_h2c_id = H2C_8812_RA_PARA_ADJUST;
883*4882a593Smuzhiyun #elif ((RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1))
884*4882a593Smuzhiyun 		platform_h2c_id = H2C_RA_PARA_ADJUST;
885*4882a593Smuzhiyun #elif (RTL8192E_SUPPORT == 1)
886*4882a593Smuzhiyun 		platform_h2c_id = H2C_8192E_RA_PARA_ADJUST;
887*4882a593Smuzhiyun #elif (RTL8723B_SUPPORT == 1)
888*4882a593Smuzhiyun 		platform_h2c_id = H2C_8723B_RA_PARA_ADJUST;
889*4882a593Smuzhiyun #endif
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
892*4882a593Smuzhiyun #if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1) || (RTL8192F_SUPPORT == 1)) /*@jj add 20170822*/
893*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8881A | ODM_RTL8192E | ODM_RTL8192F | PHYDM_IC_3081_SERIES))
894*4882a593Smuzhiyun 			platform_h2c_id = H2C_88XX_RA_PARA_ADJUST;
895*4882a593Smuzhiyun 		else
896*4882a593Smuzhiyun #endif
897*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
898*4882a593Smuzhiyun 			if (dm->support_ic_type == ODM_RTL8812)
899*4882a593Smuzhiyun 			platform_h2c_id = H2C_8812_RA_PARA_ADJUST;
900*4882a593Smuzhiyun 		else
901*4882a593Smuzhiyun #endif
902*4882a593Smuzhiyun 		{
903*4882a593Smuzhiyun 		}
904*4882a593Smuzhiyun #endif
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 		break;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/* @1 [6] */
909*4882a593Smuzhiyun 	case PHYDM_H2C_DYNAMIC_TX_PATH:
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
912*4882a593Smuzhiyun 	#if (RTL8814A_SUPPORT == 1)
913*4882a593Smuzhiyun 		if (dm->support_ic_type == ODM_RTL8814A)
914*4882a593Smuzhiyun 			platform_h2c_id = H2C_8814A_DYNAMIC_TX_PATH;
915*4882a593Smuzhiyun 	#endif
916*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
917*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1)
918*4882a593Smuzhiyun 		if (dm->support_ic_type == ODM_RTL8814A)
919*4882a593Smuzhiyun 			platform_h2c_id = H2C_DYNAMIC_TX_PATH;
920*4882a593Smuzhiyun #endif
921*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
922*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1)
923*4882a593Smuzhiyun 		if (dm->support_ic_type == ODM_RTL8814A)
924*4882a593Smuzhiyun 			platform_h2c_id = H2C_88XX_DYNAMIC_TX_PATH;
925*4882a593Smuzhiyun #endif
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun #endif
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 		break;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/* @[7]*/
932*4882a593Smuzhiyun 	case PHYDM_H2C_FW_TRACE_EN:
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 		platform_h2c_id = H2C_FW_TRACE_EN;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 		platform_h2c_id = 0x49;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
943*4882a593Smuzhiyun #if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1) || (RTL8192F_SUPPORT == 1)) /*@jj add 20170822*/
944*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8881A | ODM_RTL8192E | ODM_RTL8192F | PHYDM_IC_3081_SERIES))
945*4882a593Smuzhiyun 			platform_h2c_id = H2C_88XX_FW_TRACE_EN;
946*4882a593Smuzhiyun 		else
947*4882a593Smuzhiyun #endif
948*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
949*4882a593Smuzhiyun 		if (dm->support_ic_type == ODM_RTL8812)
950*4882a593Smuzhiyun 			platform_h2c_id = H2C_8812_FW_TRACE_EN;
951*4882a593Smuzhiyun 		else
952*4882a593Smuzhiyun #endif
953*4882a593Smuzhiyun 		{
954*4882a593Smuzhiyun 		}
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun #endif
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 		break;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	case PHYDM_H2C_TXBF:
961*4882a593Smuzhiyun #if ((RTL8192E_SUPPORT == 1) || (RTL8812A_SUPPORT == 1))
962*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8192E | ODM_RTL8812))
963*4882a593Smuzhiyun 			platform_h2c_id = 0x41; /*@H2C_TxBF*/
964*4882a593Smuzhiyun #endif
965*4882a593Smuzhiyun 		break;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	case PHYDM_H2C_MU:
968*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
969*4882a593Smuzhiyun 		platform_h2c_id = 0x4a; /*@H2C_MU*/
970*4882a593Smuzhiyun #endif
971*4882a593Smuzhiyun 		break;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	default:
974*4882a593Smuzhiyun 		platform_h2c_id = phydm_h2c_id;
975*4882a593Smuzhiyun 		break;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	return platform_h2c_id;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun /*@ODM FW relative API.*/
982*4882a593Smuzhiyun 
odm_fill_h2c_cmd(struct dm_struct * dm,u8 phydm_h2c_id,u32 cmd_len,u8 * cmd_buf)983*4882a593Smuzhiyun void odm_fill_h2c_cmd(struct dm_struct *dm, u8 phydm_h2c_id, u32 cmd_len,
984*4882a593Smuzhiyun 		      u8 *cmd_buf)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
987*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
988*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
989*4882a593Smuzhiyun 	struct rtw_dev *rtwdev = dm->adapter;
990*4882a593Smuzhiyun 	u8 cmd_id, cmd_class;
991*4882a593Smuzhiyun 	u8 h2c_pkt[8];
992*4882a593Smuzhiyun #else
993*4882a593Smuzhiyun 	void *adapter = dm->adapter;
994*4882a593Smuzhiyun #endif
995*4882a593Smuzhiyun 	u8 h2c_id = phydm_trans_h2c_id(dm, phydm_h2c_id);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_RA, "[H2C]  h2c_id=((0x%x))\n", h2c_id);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1000*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8188E) {
1001*4882a593Smuzhiyun 		if (!dm->ra_support88e)
1002*4882a593Smuzhiyun 			FillH2CCmd88E(adapter, h2c_id, cmd_len, cmd_buf);
1003*4882a593Smuzhiyun 	} else if (dm->support_ic_type == ODM_RTL8814A)
1004*4882a593Smuzhiyun 		FillH2CCmd8814A(adapter, h2c_id, cmd_len, cmd_buf);
1005*4882a593Smuzhiyun 	else if (dm->support_ic_type == ODM_RTL8822B)
1006*4882a593Smuzhiyun 		FillH2CCmd8822B(adapter, h2c_id, cmd_len, cmd_buf);
1007*4882a593Smuzhiyun 	else
1008*4882a593Smuzhiyun 		FillH2CCmd(adapter, h2c_id, cmd_len, cmd_buf);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	#ifdef DM_ODM_CE_MAC80211
1013*4882a593Smuzhiyun 	rtlpriv->cfg->ops->fill_h2c_cmd(rtlpriv->hw, h2c_id, cmd_len, cmd_buf);
1014*4882a593Smuzhiyun 	#elif defined(DM_ODM_CE_MAC80211_V2)
1015*4882a593Smuzhiyun 	cmd_id = phydm_h2c_id & 0x1f;
1016*4882a593Smuzhiyun 	cmd_class = (phydm_h2c_id >> RTW_H2C_CLASS_OFFSET) & 0x7;
1017*4882a593Smuzhiyun 	memcpy(h2c_pkt + 1, cmd_buf, 7);
1018*4882a593Smuzhiyun 	h2c_pkt[0] = phydm_h2c_id;
1019*4882a593Smuzhiyun 	rtw_fw_send_h2c_packet(rtwdev, h2c_pkt, cmd_id, cmd_class);
1020*4882a593Smuzhiyun 	/* TODO: implement fill h2c command for rtwlan */
1021*4882a593Smuzhiyun 	#else
1022*4882a593Smuzhiyun 	rtw_hal_fill_h2c_cmd(adapter, h2c_id, cmd_len, cmd_buf);
1023*4882a593Smuzhiyun 	#endif
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	#if (RTL8812A_SUPPORT == 1)
1028*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8812) {
1029*4882a593Smuzhiyun 		fill_h2c_cmd8812(dm->priv, h2c_id, cmd_len, cmd_buf);
1030*4882a593Smuzhiyun 	} else
1031*4882a593Smuzhiyun 	#endif
1032*4882a593Smuzhiyun 	{
1033*4882a593Smuzhiyun 		GET_HAL_INTERFACE(dm->priv)->fill_h2c_cmd_handler(dm->priv, h2c_id, cmd_len, cmd_buf);
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
1037*4882a593Smuzhiyun 	rtw_hal_fill_h2c_cmd(adapter, h2c_id, cmd_len, cmd_buf);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun #endif
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
phydm_c2H_content_parsing(void * dm_void,u8 c2h_cmd_id,u8 c2h_cmd_len,u8 * tmp_buf)1042*4882a593Smuzhiyun u8 phydm_c2H_content_parsing(void *dm_void, u8 c2h_cmd_id, u8 c2h_cmd_len,
1043*4882a593Smuzhiyun 			     u8 *tmp_buf)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1046*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
1047*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1048*4882a593Smuzhiyun #endif
1049*4882a593Smuzhiyun 	u8 extend_c2h_sub_id = 0;
1050*4882a593Smuzhiyun 	u8 find_c2h_cmd = true;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	if (c2h_cmd_len > 12 || c2h_cmd_len == 0) {
1053*4882a593Smuzhiyun 		pr_debug("[Warning] Error C2H ID=%d, len=%d\n",
1054*4882a593Smuzhiyun 			 c2h_cmd_id, c2h_cmd_len);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 		find_c2h_cmd = false;
1057*4882a593Smuzhiyun 		return find_c2h_cmd;
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	switch (c2h_cmd_id) {
1061*4882a593Smuzhiyun 	case PHYDM_C2H_DBG:
1062*4882a593Smuzhiyun 		phydm_fw_trace_handler(dm, tmp_buf, c2h_cmd_len);
1063*4882a593Smuzhiyun 		break;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	case PHYDM_C2H_RA_RPT:
1066*4882a593Smuzhiyun 		phydm_c2h_ra_report_handler(dm, tmp_buf, c2h_cmd_len);
1067*4882a593Smuzhiyun 		break;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	case PHYDM_C2H_RA_PARA_RPT:
1070*4882a593Smuzhiyun 		odm_c2h_ra_para_report_handler(dm, tmp_buf, c2h_cmd_len);
1071*4882a593Smuzhiyun 		break;
1072*4882a593Smuzhiyun #ifdef CONFIG_PATH_DIVERSITY
1073*4882a593Smuzhiyun 	case PHYDM_C2H_DYNAMIC_TX_PATH_RPT:
1074*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8814A))
1075*4882a593Smuzhiyun 			phydm_c2h_dtp_handler(dm, tmp_buf, c2h_cmd_len);
1076*4882a593Smuzhiyun 		break;
1077*4882a593Smuzhiyun #endif
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	case PHYDM_C2H_IQK_FINISH:
1080*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8812 | ODM_RTL8821)) {
1083*4882a593Smuzhiyun 			RT_TRACE(COMP_MP, DBG_LOUD, ("== FW IQK Finish ==\n"));
1084*4882a593Smuzhiyun 			odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
1085*4882a593Smuzhiyun 			dm->rf_calibrate_info.is_iqk_in_progress = false;
1086*4882a593Smuzhiyun 			odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
1087*4882a593Smuzhiyun 			dm->rf_calibrate_info.iqk_progressing_time = 0;
1088*4882a593Smuzhiyun 			dm->rf_calibrate_info.iqk_progressing_time = odm_get_progressing_time(dm, dm->rf_calibrate_info.iqk_start_time);
1089*4882a593Smuzhiyun 		}
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun #endif
1092*4882a593Smuzhiyun 		break;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	case PHYDM_C2H_CLM_MONITOR:
1095*4882a593Smuzhiyun 		phydm_clm_c2h_report_handler(dm, tmp_buf, c2h_cmd_len);
1096*4882a593Smuzhiyun 		break;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	case PHYDM_C2H_DBG_CODE:
1099*4882a593Smuzhiyun 		phydm_fw_trace_handler_code(dm, tmp_buf, c2h_cmd_len);
1100*4882a593Smuzhiyun 		break;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	case PHYDM_C2H_EXTEND:
1103*4882a593Smuzhiyun 		extend_c2h_sub_id = tmp_buf[0];
1104*4882a593Smuzhiyun 		if (extend_c2h_sub_id == PHYDM_EXTEND_C2H_DBG_PRINT)
1105*4882a593Smuzhiyun 			phydm_fw_trace_handler_8051(dm, tmp_buf, c2h_cmd_len);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 		break;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	default:
1110*4882a593Smuzhiyun 		find_c2h_cmd = false;
1111*4882a593Smuzhiyun 		break;
1112*4882a593Smuzhiyun 	}
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	return find_c2h_cmd;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun 
odm_get_current_time(struct dm_struct * dm)1117*4882a593Smuzhiyun u64 odm_get_current_time(struct dm_struct *dm)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
1120*4882a593Smuzhiyun 	return (u64)rtw_get_current_time();
1121*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
1122*4882a593Smuzhiyun 	return jiffies;
1123*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
1124*4882a593Smuzhiyun 	return jiffies;
1125*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1126*4882a593Smuzhiyun 	return rtw_get_current_time();
1127*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1128*4882a593Smuzhiyun 	return PlatformGetCurrentTime();
1129*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
1130*4882a593Smuzhiyun 	return rtw_get_current_time();
1131*4882a593Smuzhiyun #endif
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
odm_get_progressing_time(struct dm_struct * dm,u64 start_time)1134*4882a593Smuzhiyun u64 odm_get_progressing_time(struct dm_struct *dm, u64 start_time)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
1137*4882a593Smuzhiyun 	return rtw_get_passing_time_ms((u32)start_time);
1138*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
1139*4882a593Smuzhiyun 	return jiffies_to_msecs(jiffies - start_time);
1140*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
1141*4882a593Smuzhiyun 	return jiffies_to_msecs(jiffies - start_time);
1142*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1143*4882a593Smuzhiyun 	return rtw_get_passing_time_ms((systime)start_time);
1144*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1145*4882a593Smuzhiyun 	return ((PlatformGetCurrentTime() - start_time) >> 10);
1146*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
1147*4882a593Smuzhiyun 	return rtw_get_passing_time_ms(start_time);
1148*4882a593Smuzhiyun #endif
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE)) && \
1152*4882a593Smuzhiyun 	(!defined(DM_ODM_CE_MAC80211) && !defined(DM_ODM_CE_MAC80211_V2))
1153*4882a593Smuzhiyun 
phydm_set_hw_reg_handler_interface(struct dm_struct * dm,u8 RegName,u8 * val)1154*4882a593Smuzhiyun void phydm_set_hw_reg_handler_interface(struct dm_struct *dm, u8 RegName,
1155*4882a593Smuzhiyun 					u8 *val)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1158*4882a593Smuzhiyun 	struct _ADAPTER *adapter = dm->adapter;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1161*4882a593Smuzhiyun 	((PADAPTER)adapter)->HalFunc.SetHwRegHandler(adapter, RegName, val);
1162*4882a593Smuzhiyun #else
1163*4882a593Smuzhiyun 	adapter->hal_func.set_hw_reg_handler(adapter, RegName, val);
1164*4882a593Smuzhiyun #endif
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun #endif
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun 
phydm_get_hal_def_var_handler_interface(struct dm_struct * dm,enum _HAL_DEF_VARIABLE e_variable,void * value)1169*4882a593Smuzhiyun void phydm_get_hal_def_var_handler_interface(struct dm_struct *dm,
1170*4882a593Smuzhiyun 					     enum _HAL_DEF_VARIABLE e_variable,
1171*4882a593Smuzhiyun 					     void *value)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1174*4882a593Smuzhiyun 	struct _ADAPTER *adapter = dm->adapter;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1177*4882a593Smuzhiyun 	((PADAPTER)adapter)->HalFunc.GetHalDefVarHandler(adapter, e_variable, value);
1178*4882a593Smuzhiyun #else
1179*4882a593Smuzhiyun 	adapter->hal_func.get_hal_def_var_handler(adapter, e_variable, value);
1180*4882a593Smuzhiyun #endif
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun #endif
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun #endif
1186*4882a593Smuzhiyun 
odm_set_tx_power_index_by_rate_section(struct dm_struct * dm,enum rf_path path,u8 ch,u8 section)1187*4882a593Smuzhiyun void odm_set_tx_power_index_by_rate_section(struct dm_struct *dm,
1188*4882a593Smuzhiyun 					    enum rf_path path, u8 ch,
1189*4882a593Smuzhiyun 					    u8 section)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1192*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1193*4882a593Smuzhiyun 	PHY_SetTxPowerIndexByRateSection(adapter, path, ch, section);
1194*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == ODM_CE) && defined(DM_ODM_CE_MAC80211)
1195*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	phy_set_tx_power_index_by_rs(adapter, ch, path, section);
1198*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
1199*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1200*4882a593Smuzhiyun 	phy_set_tx_power_index_by_rate_section(dm->adapter, path, ch, section);
1201*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
1202*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	PHY_SetTxPowerIndexByRateSection(adapter, path, ch, section);
1205*4882a593Smuzhiyun #endif
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun 
odm_get_tx_power_index(struct dm_struct * dm,enum rf_path path,u8 rate,u8 bw,u8 ch)1208*4882a593Smuzhiyun u8 odm_get_tx_power_index(struct dm_struct *dm, enum rf_path path, u8 rate,
1209*4882a593Smuzhiyun 			  u8 bw, u8 ch)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1212*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	return PHY_GetTxPowerIndex(dm->adapter, path, rate, (CHANNEL_WIDTH)bw, ch);
1215*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
1216*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	return phy_get_tx_power_index(adapter, path, rate, bw, ch);
1219*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
1220*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	return phy_get_tx_power_index(adapter, path, rate, bw, ch);
1223*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1224*4882a593Smuzhiyun 	return phy_get_tx_power_index(dm->adapter, path, rate, bw, ch);
1225*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
1226*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	return PHY_GetTxPowerIndex(dm->adapter, path, rate, bw, ch);
1229*4882a593Smuzhiyun #endif
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
odm_efuse_one_byte_read(struct dm_struct * dm,u16 addr,u8 * data,boolean b_pseu_do_test)1232*4882a593Smuzhiyun u8 odm_efuse_one_byte_read(struct dm_struct *dm, u16 addr, u8 *data,
1233*4882a593Smuzhiyun 			   boolean b_pseu_do_test)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1236*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	return (u8)EFUSE_OneByteRead(adapter, addr, data, b_pseu_do_test);
1239*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
1240*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	return rtl_efuse_onebyte_read(adapter, addr, data, b_pseu_do_test);
1243*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
1244*4882a593Smuzhiyun 	return -1;
1245*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1246*4882a593Smuzhiyun 	return efuse_onebyte_read(dm->adapter, addr, data, b_pseu_do_test);
1247*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
1248*4882a593Smuzhiyun 	return Efuse_OneByteRead(dm, addr, data);
1249*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
1250*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	return (u8)efuse_OneByteRead(adapter, addr, data, b_pseu_do_test);
1253*4882a593Smuzhiyun #endif
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
odm_efuse_logical_map_read(struct dm_struct * dm,u8 type,u16 offset,u32 * data)1256*4882a593Smuzhiyun void odm_efuse_logical_map_read(struct dm_struct *dm, u8 type, u16 offset,
1257*4882a593Smuzhiyun 				u32 *data)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1260*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	EFUSE_ShadowRead(adapter, type, offset, data);
1263*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
1264*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	rtl_efuse_logical_map_read(adapter, type, offset, data);
1267*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
1268*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1269*4882a593Smuzhiyun 	efuse_logical_map_read(dm->adapter, type, offset, data);
1270*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
1271*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	EFUSE_ShadowRead(adapter, type, offset, data);
1274*4882a593Smuzhiyun #endif
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun enum hal_status
odm_iq_calibrate_by_fw(struct dm_struct * dm,u8 clear,u8 segment)1278*4882a593Smuzhiyun odm_iq_calibrate_by_fw(struct dm_struct *dm, u8 clear, u8 segment)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun 	enum hal_status iqk_result = HAL_STATUS_FAILURE;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1283*4882a593Smuzhiyun 	struct _ADAPTER *adapter = dm->adapter;
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	if (HAL_MAC_FWIQK_Trigger(&GET_HAL_MAC_INFO(adapter), clear, segment) == 0)
1286*4882a593Smuzhiyun 		iqk_result = HAL_STATUS_SUCCESS;
1287*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1288*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
1289*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	iqk_result = rtl_phydm_fw_iqk(adapter, clear, segment);
1292*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
1293*4882a593Smuzhiyun #else
1294*4882a593Smuzhiyun 	iqk_result = rtw_phydm_fw_iqk(dm, clear, segment);
1295*4882a593Smuzhiyun #endif
1296*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
1297*4882a593Smuzhiyun 	iqk_result = rtw_phydm_fw_iqk(dm, clear, segment);
1298*4882a593Smuzhiyun #endif
1299*4882a593Smuzhiyun 	return iqk_result;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun enum hal_status
odm_dpk_by_fw(struct dm_struct * dm)1303*4882a593Smuzhiyun odm_dpk_by_fw(struct dm_struct *dm)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	enum hal_status dpk_result = HAL_STATUS_FAILURE;
1306*4882a593Smuzhiyun #if 0
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1309*4882a593Smuzhiyun 	struct _ADAPTER *adapter = dm->adapter;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	if (hal_mac_fwdpk_trigger(&GET_HAL_MAC_INFO(adapter)) == 0)
1312*4882a593Smuzhiyun 		dpk_result = HAL_STATUS_SUCCESS;
1313*4882a593Smuzhiyun #else
1314*4882a593Smuzhiyun 	dpk_result = rtw_phydm_fw_dpk(dm);
1315*4882a593Smuzhiyun #endif
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun #endif
1318*4882a593Smuzhiyun 	return dpk_result;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
phydm_cmn_sta_info_hook(struct dm_struct * dm,u8 mac_id,struct cmn_sta_info * pcmn_sta_info)1321*4882a593Smuzhiyun void phydm_cmn_sta_info_hook(struct dm_struct *dm, u8 mac_id,
1322*4882a593Smuzhiyun 			     struct cmn_sta_info *pcmn_sta_info)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun 	dm->phydm_sta_info[mac_id] = pcmn_sta_info;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	if (is_sta_active(pcmn_sta_info))
1327*4882a593Smuzhiyun 		dm->phydm_macid_table[pcmn_sta_info->mac_id] = mac_id;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun 
phydm_macid2sta_idx_table(struct dm_struct * dm,u8 entry_idx,struct cmn_sta_info * pcmn_sta_info)1330*4882a593Smuzhiyun void phydm_macid2sta_idx_table(struct dm_struct *dm, u8 entry_idx,
1331*4882a593Smuzhiyun 			       struct cmn_sta_info *pcmn_sta_info)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	if (is_sta_active(pcmn_sta_info))
1334*4882a593Smuzhiyun 		dm->phydm_macid_table[pcmn_sta_info->mac_id] = entry_idx;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
phydm_add_interrupt_mask_handler(struct dm_struct * dm,u8 interrupt_type)1337*4882a593Smuzhiyun void phydm_add_interrupt_mask_handler(struct dm_struct *dm, u8 interrupt_type)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
1340*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == ODM_AP)
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	#if IS_EXIST_PCI || IS_EXIST_EMBEDDED
1345*4882a593Smuzhiyun 	if (dm->support_interface == ODM_ITRF_PCIE)
1346*4882a593Smuzhiyun 		GET_HAL_INTERFACE(priv)->AddInterruptMaskHandler(priv,
1347*4882a593Smuzhiyun 								 interrupt_type)
1348*4882a593Smuzhiyun 								 ;
1349*4882a593Smuzhiyun 	#endif
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == ODM_CE)
1352*4882a593Smuzhiyun #endif
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun 
phydm_enable_rx_related_interrupt_handler(struct dm_struct * dm)1355*4882a593Smuzhiyun void phydm_enable_rx_related_interrupt_handler(struct dm_struct *dm)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
1358*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == ODM_AP)
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	#if IS_EXIST_PCI || IS_EXIST_EMBEDDED
1363*4882a593Smuzhiyun 	if (dm->support_interface == ODM_ITRF_PCIE)
1364*4882a593Smuzhiyun 		GET_HAL_INTERFACE(priv)->EnableRxRelatedInterruptHandler(priv);
1365*4882a593Smuzhiyun 	#endif
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == ODM_CE)
1368*4882a593Smuzhiyun #endif
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun 
phydm_iqk_wait(struct dm_struct * dm,u32 timeout)1371*4882a593Smuzhiyun void phydm_iqk_wait(struct dm_struct *dm, u32 timeout)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
1374*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
1375*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_CMN, "Not support for CE MAC80211 driver!\n");
1376*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211_V2)
1377*4882a593Smuzhiyun #else
1378*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	rtl8812_iqk_wait(adapter, timeout);
1381*4882a593Smuzhiyun #endif
1382*4882a593Smuzhiyun #endif
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun 
phydm_get_hwrate_to_mrate(struct dm_struct * dm,u8 rate)1385*4882a593Smuzhiyun u8 phydm_get_hwrate_to_mrate(struct dm_struct *dm, u8 rate)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_IOT)
1388*4882a593Smuzhiyun 	return HwRateToMRate(rate);
1389*4882a593Smuzhiyun #endif
1390*4882a593Smuzhiyun 	return 0;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun 
phydm_set_crystalcap(struct dm_struct * dm,u8 crystal_cap)1393*4882a593Smuzhiyun void phydm_set_crystalcap(struct dm_struct *dm, u8 crystal_cap)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_IOT)
1396*4882a593Smuzhiyun 	ROM_odm_SetCrystalCap(dm, crystal_cap);
1397*4882a593Smuzhiyun #endif
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun 
phydm_run_in_thread_cmd(struct dm_struct * dm,void (* func)(void *),void * context)1400*4882a593Smuzhiyun void phydm_run_in_thread_cmd(struct dm_struct *dm, void (*func)(void *),
1401*4882a593Smuzhiyun 			     void *context)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
1404*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_CMN, "Not support for CE MAC80211 driver!\n");
1405*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1406*4882a593Smuzhiyun 	void *adapter = dm->adapter;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	rtw_run_in_thread_cmd(adapter, func, context);
1409*4882a593Smuzhiyun #endif
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun 
phydm_get_tx_rate(struct dm_struct * dm)1412*4882a593Smuzhiyun u8 phydm_get_tx_rate(struct dm_struct *dm)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1415*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1416*4882a593Smuzhiyun 	struct _ADAPTER *adapter = dm->adapter;
1417*4882a593Smuzhiyun #endif
1418*4882a593Smuzhiyun 	u8 tx_rate = 0xff;
1419*4882a593Smuzhiyun 	u8 mpt_rate_index = 0;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	if (*dm->mp_mode == 1) {
1422*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1423*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1424*4882a593Smuzhiyun #if (MP_DRIVER == 1)
1425*4882a593Smuzhiyun 		PMPT_CONTEXT p_mpt_ctx = &adapter->MptCtx;
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 		tx_rate = MptToMgntRate(p_mpt_ctx->MptRateIndex);
1428*4882a593Smuzhiyun #endif
1429*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1430*4882a593Smuzhiyun #ifdef CONFIG_MP_INCLUDED
1431*4882a593Smuzhiyun 		if (rf->mp_rate_index)
1432*4882a593Smuzhiyun 			mpt_rate_index = *rf->mp_rate_index;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 		tx_rate = mpt_to_mgnt_rate(mpt_rate_index);
1435*4882a593Smuzhiyun #endif
1436*4882a593Smuzhiyun #endif
1437*4882a593Smuzhiyun #endif
1438*4882a593Smuzhiyun 	} else {
1439*4882a593Smuzhiyun 		u16 rate = *dm->forced_data_rate;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 		if (!rate) { /*auto rate*/
1442*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1443*4882a593Smuzhiyun 			struct _ADAPTER *adapter = dm->adapter;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 			tx_rate = ((PADAPTER)adapter)->HalFunc.GetHwRateFromMRateHandler(dm->tx_rate);
1446*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
1447*4882a593Smuzhiyun 			tx_rate = dm->tx_rate;
1448*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1449*4882a593Smuzhiyun 			if (dm->number_linked_client != 0)
1450*4882a593Smuzhiyun 				tx_rate = hw_rate_to_m_rate(dm->tx_rate);
1451*4882a593Smuzhiyun 			else
1452*4882a593Smuzhiyun 				tx_rate = rf->p_rate_index;
1453*4882a593Smuzhiyun #endif
1454*4882a593Smuzhiyun 		} else { /*force rate*/
1455*4882a593Smuzhiyun 			tx_rate = (u8)rate;
1456*4882a593Smuzhiyun 		}
1457*4882a593Smuzhiyun 	}
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	return tx_rate;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun 
phydm_get_tx_power_dbm(struct dm_struct * dm,u8 rf_path,u8 rate,u8 bandwidth,u8 channel)1462*4882a593Smuzhiyun u8 phydm_get_tx_power_dbm(struct dm_struct *dm, u8 rf_path,
1463*4882a593Smuzhiyun 					u8 rate, u8 bandwidth, u8 channel)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	u8 tx_power_dbm = 0;
1466*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
1467*4882a593Smuzhiyun 	struct _ADAPTER *adapter = dm->adapter;
1468*4882a593Smuzhiyun 	tx_power_dbm = PHY_GetTxPowerFinalAbsoluteValue(adapter, rf_path, rate, bandwidth, channel);
1469*4882a593Smuzhiyun #endif
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
1472*4882a593Smuzhiyun 	tx_power_dbm = phy_get_tx_power_final_absolute_value(dm->adapter, rf_path, rate, bandwidth, channel);
1473*4882a593Smuzhiyun #endif
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP)
1476*4882a593Smuzhiyun 	tx_power_dbm = PHY_GetTxPowerFinalAbsoluteValue(dm, rf_path, rate, bandwidth, channel);
1477*4882a593Smuzhiyun #endif
1478*4882a593Smuzhiyun 	return tx_power_dbm;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun 
phydm_get_tx_power_mdbm(struct dm_struct * dm,u8 rf_path,u8 rate,u8 bandwidth,u8 channel)1481*4882a593Smuzhiyun s16 phydm_get_tx_power_mdbm(struct dm_struct *dm, u8 rf_path,
1482*4882a593Smuzhiyun 					u8 rate, u8 bandwidth, u8 channel)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun 	s16 tx_power_dbm = 0;
1485*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
1486*4882a593Smuzhiyun 	struct _ADAPTER *adapter = dm->adapter;
1487*4882a593Smuzhiyun 	tx_power_dbm = PHY_GetTxPowerFinalAbsoluteValuemdBm(adapter, rf_path, rate, bandwidth, channel);
1488*4882a593Smuzhiyun #endif
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
1491*4882a593Smuzhiyun 	tx_power_dbm = rtw_odm_get_tx_power_mbm(dm, rf_path, rate, bandwidth, channel);
1492*4882a593Smuzhiyun #endif
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP)
1495*4882a593Smuzhiyun 	tx_power_dbm = PHY_GetTxPowerFinalAbsoluteValuembm(dm, rf_path, rate, bandwidth, channel);
1496*4882a593Smuzhiyun #endif
1497*4882a593Smuzhiyun 	return tx_power_dbm;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun 
phydm_rfe_ctrl_gpio(struct dm_struct * dm,u8 gpio_num)1500*4882a593Smuzhiyun u32 phydm_rfe_ctrl_gpio(struct dm_struct *dm, u8 gpio_num)
1501*4882a593Smuzhiyun {
1502*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
1503*4882a593Smuzhiyun 	return rtw_phydm_rfe_ctrl_gpio(dm->adapter, gpio_num);
1504*4882a593Smuzhiyun #endif
1505*4882a593Smuzhiyun 	return 0;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun 
phydm_division64(u64 x,u64 y)1508*4882a593Smuzhiyun u64 phydm_division64(u64 x, u64 y)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
1511*4882a593Smuzhiyun 	do_div(x, y);
1512*4882a593Smuzhiyun 	return x;
1513*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1514*4882a593Smuzhiyun 	return x / y;
1515*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
1516*4882a593Smuzhiyun 	return rtw_division64(x, y);
1517*4882a593Smuzhiyun #endif
1518*4882a593Smuzhiyun }
1519