xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8822cs/hal/phydm/halrf/halrf.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun  * include files
28*4882a593Smuzhiyun  * ************************************************************
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "mp_precomp.h"
32*4882a593Smuzhiyun #include "phydm_precomp.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1 || RTL8821C_SUPPORT == 1 ||\
35*4882a593Smuzhiyun 	RTL8195B_SUPPORT == 1 || RTL8198F_SUPPORT == 1 ||\
36*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1 ||\
37*4882a593Smuzhiyun 	RTL8812F_SUPPORT == 1 || RTL8710C_SUPPORT == 1 ||\
38*4882a593Smuzhiyun 	RTL8197G_SUPPORT == 1 || RTL8814C_SUPPORT == 1 )
39*4882a593Smuzhiyun 
_iqk_check_if_reload(void * dm_void)40*4882a593Smuzhiyun void _iqk_check_if_reload(void *dm_void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
43*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	iqk_info->is_reload = (boolean)odm_get_bb_reg(dm, R_0x1bf0, BIT(16));
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
_iqk_page_switch(void * dm_void)48*4882a593Smuzhiyun void _iqk_page_switch(void *dm_void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8821C)
53*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf8000008);
54*4882a593Smuzhiyun 	else
55*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf800000a);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
halrf_psd_log2base(u32 val)58*4882a593Smuzhiyun u32 halrf_psd_log2base(u32 val)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	u8 j;
61*4882a593Smuzhiyun 	u32 tmp, tmp2, val_integerd_b = 0, tindex, shiftcount = 0;
62*4882a593Smuzhiyun 	u32 result, val_fractiond_b = 0;
63*4882a593Smuzhiyun 	u32 table_fraction[21] = {
64*4882a593Smuzhiyun 		0, 432, 332, 274, 232, 200, 174, 151, 132, 115,
65*4882a593Smuzhiyun 		100, 86, 74, 62, 51, 42, 32, 23, 15, 7, 0};
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (val == 0)
68*4882a593Smuzhiyun 		return 0;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	tmp = val;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	while (1) {
73*4882a593Smuzhiyun 		if (tmp == 1)
74*4882a593Smuzhiyun 			break;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 		tmp = (tmp >> 1);
77*4882a593Smuzhiyun 		shiftcount++;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	val_integerd_b = shiftcount + 1;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	tmp2 = 1;
83*4882a593Smuzhiyun 	for (j = 1; j <= val_integerd_b; j++)
84*4882a593Smuzhiyun 		tmp2 = tmp2 * 2;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	tmp = (val * 100) / tmp2;
87*4882a593Smuzhiyun 	tindex = tmp / 5;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (tindex > 20)
90*4882a593Smuzhiyun 		tindex = 20;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	val_fractiond_b = table_fraction[tindex];
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	result = val_integerd_b * 100 - val_fractiond_b;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return result;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1 || RTL8821C_SUPPORT == 1 ||\
99*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1 ||\
100*4882a593Smuzhiyun 	RTL8814C_SUPPORT == 1)
halrf_iqk_xym_enable(struct dm_struct * dm,u8 xym_enable)101*4882a593Smuzhiyun void halrf_iqk_xym_enable(struct dm_struct *dm, u8 xym_enable)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	if (xym_enable == 0)
106*4882a593Smuzhiyun 		iqk_info->xym_read = false;
107*4882a593Smuzhiyun 	else
108*4882a593Smuzhiyun 		iqk_info->xym_read = true;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "[IQK]%-20s %s\n", "xym_read = ",
111*4882a593Smuzhiyun 	       (iqk_info->xym_read ? "true" : "false"));
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /*xym_type => 0: rx_sym; 1: tx_xym; 2:gs1_xym; 3:gs2_sym; 4: rxk1_xym*/
halrf_iqk_xym_read(void * dm_void,u8 path,u8 xym_type)115*4882a593Smuzhiyun void halrf_iqk_xym_read(void *dm_void, u8 path, u8 xym_type)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
118*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
119*4882a593Smuzhiyun 	u8 i, start, num;
120*4882a593Smuzhiyun 	u32 tmp1, tmp2;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (!iqk_info->xym_read)
123*4882a593Smuzhiyun 		return;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (*dm->band_width == 0) {
126*4882a593Smuzhiyun 		start = 3;
127*4882a593Smuzhiyun 		num = 4;
128*4882a593Smuzhiyun 	} else if (*dm->band_width == 1) {
129*4882a593Smuzhiyun 		start = 2;
130*4882a593Smuzhiyun 		num = 6;
131*4882a593Smuzhiyun 	} else {
132*4882a593Smuzhiyun 		start = 0;
133*4882a593Smuzhiyun 		num = 10;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf8000008);
137*4882a593Smuzhiyun 	tmp1 = odm_read_4byte(dm, 0x1b1c);
138*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b1c, 0xa2193c32);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf800000a);
141*4882a593Smuzhiyun 	tmp2 = odm_read_4byte(dm, 0x1b1c);
142*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b1c, 0xa2193c32);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	for (path = 0; path < 2; path++) {
145*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf8000008 | path << 1);
146*4882a593Smuzhiyun 		switch (xym_type) {
147*4882a593Smuzhiyun 		case 0:
148*4882a593Smuzhiyun 			for (i = 0; i < num; i++) {
149*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe6 + start + i);
150*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
151*4882a593Smuzhiyun 				iqk_info->rx_xym[path][i] =
152*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
153*4882a593Smuzhiyun 			}
154*4882a593Smuzhiyun 			break;
155*4882a593Smuzhiyun 		case 1:
156*4882a593Smuzhiyun 			for (i = 0; i < num; i++) {
157*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe6 + start + i);
158*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
159*4882a593Smuzhiyun 				iqk_info->tx_xym[path][i] =
160*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
161*4882a593Smuzhiyun 			}
162*4882a593Smuzhiyun 			break;
163*4882a593Smuzhiyun 		case 2:
164*4882a593Smuzhiyun 			for (i = 0; i < 6; i++) {
165*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe0 + i);
166*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
167*4882a593Smuzhiyun 				iqk_info->gs1_xym[path][i] =
168*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
169*4882a593Smuzhiyun 			}
170*4882a593Smuzhiyun 			break;
171*4882a593Smuzhiyun 		case 3:
172*4882a593Smuzhiyun 			for (i = 0; i < 6; i++) {
173*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe0 + i);
174*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
175*4882a593Smuzhiyun 				iqk_info->gs2_xym[path][i] =
176*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
177*4882a593Smuzhiyun 			}
178*4882a593Smuzhiyun 			break;
179*4882a593Smuzhiyun 		case 4:
180*4882a593Smuzhiyun 			for (i = 0; i < 6; i++) {
181*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe0 + i);
182*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
183*4882a593Smuzhiyun 				iqk_info->rxk1_xym[path][i] =
184*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
185*4882a593Smuzhiyun 			}
186*4882a593Smuzhiyun 			break;
187*4882a593Smuzhiyun 		}
188*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b38, 0x20000000);
189*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf8000008);
190*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b1c, tmp1);
191*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf800000a);
192*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b1c, tmp2);
193*4882a593Smuzhiyun 		_iqk_page_switch(dm);
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /*xym_type => 0: rx_sym; 1: tx_xym; 2:gs1_xym; 3:gs2_sym; 4: rxk1_xym*/
halrf_iqk_xym_show(struct dm_struct * dm,u8 xym_type)198*4882a593Smuzhiyun void halrf_iqk_xym_show(struct dm_struct *dm, u8 xym_type)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	u8 num, path, path_num, i;
201*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (dm->rf_type == RF_1T1R)
204*4882a593Smuzhiyun 		path_num = 0x1;
205*4882a593Smuzhiyun 	else if (dm->rf_type == RF_2T2R)
206*4882a593Smuzhiyun 		path_num = 0x2;
207*4882a593Smuzhiyun 	else
208*4882a593Smuzhiyun 		path_num = 0x4;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (*dm->band_width == CHANNEL_WIDTH_20)
211*4882a593Smuzhiyun 		num = 4;
212*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_40)
213*4882a593Smuzhiyun 		num = 6;
214*4882a593Smuzhiyun 	else
215*4882a593Smuzhiyun 		num = 10;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	for (path = 0; path < path_num; path++) {
218*4882a593Smuzhiyun 		switch (xym_type) {
219*4882a593Smuzhiyun 		case 0:
220*4882a593Smuzhiyun 			for (i = 0; i < num; i++)
221*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
222*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
223*4882a593Smuzhiyun 				       (path == 0) ? "PATH A RX-XYM " :
224*4882a593Smuzhiyun 				       "PATH B RX-XYM", i,
225*4882a593Smuzhiyun 				       iqk_info->rx_xym[path][i]);
226*4882a593Smuzhiyun 			break;
227*4882a593Smuzhiyun 		case 1:
228*4882a593Smuzhiyun 			for (i = 0; i < num; i++)
229*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
230*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
231*4882a593Smuzhiyun 				       (path == 0) ? "PATH A TX-XYM " :
232*4882a593Smuzhiyun 				       "PATH B TX-XYM", i,
233*4882a593Smuzhiyun 				       iqk_info->tx_xym[path][i]);
234*4882a593Smuzhiyun 			break;
235*4882a593Smuzhiyun 		case 2:
236*4882a593Smuzhiyun 			for (i = 0; i < 6; i++)
237*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
238*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
239*4882a593Smuzhiyun 				       (path == 0) ? "PATH A GS1-XYM " :
240*4882a593Smuzhiyun 				       "PATH B GS1-XYM", i,
241*4882a593Smuzhiyun 				       iqk_info->gs1_xym[path][i]);
242*4882a593Smuzhiyun 			break;
243*4882a593Smuzhiyun 		case 3:
244*4882a593Smuzhiyun 			for (i = 0; i < 6; i++)
245*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
246*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
247*4882a593Smuzhiyun 				       (path == 0) ? "PATH A GS2-XYM " :
248*4882a593Smuzhiyun 				       "PATH B GS2-XYM", i,
249*4882a593Smuzhiyun 				       iqk_info->gs2_xym[path][i]);
250*4882a593Smuzhiyun 			break;
251*4882a593Smuzhiyun 		case 4:
252*4882a593Smuzhiyun 			for (i = 0; i < 6; i++)
253*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
254*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
255*4882a593Smuzhiyun 				       (path == 0) ? "PATH A RXK1-XYM " :
256*4882a593Smuzhiyun 				       "PATH B RXK1-XYM", i,
257*4882a593Smuzhiyun 				       iqk_info->rxk1_xym[path][i]);
258*4882a593Smuzhiyun 			break;
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
halrf_iqk_xym_dump(void * dm_void)263*4882a593Smuzhiyun void halrf_iqk_xym_dump(void *dm_void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	u32 tmp1, tmp2;
266*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf8000008);
269*4882a593Smuzhiyun 	tmp1 = odm_read_4byte(dm, 0x1b1c);
270*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf800000a);
271*4882a593Smuzhiyun 	tmp2 = odm_read_4byte(dm, 0x1b1c);
272*4882a593Smuzhiyun #if 0
273*4882a593Smuzhiyun 	/*halrf_iqk_xym_read(dm, xym_type);*/
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf8000008);
276*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b1c, tmp1);
277*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf800000a);
278*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b1c, tmp2);
279*4882a593Smuzhiyun 	_iqk_page_switch(dm);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun #endif
halrf_iqk_info_dump(void * dm_void,u32 * _used,char * output,u32 * _out_len)282*4882a593Smuzhiyun void halrf_iqk_info_dump(void *dm_void, u32 *_used, char *output, u32 *_out_len)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
285*4882a593Smuzhiyun 	u32 used = *_used;
286*4882a593Smuzhiyun 	u32 out_len = *_out_len;
287*4882a593Smuzhiyun 	u8 rf_path, j, reload_iqk = 0;
288*4882a593Smuzhiyun 	u32 tmp;
289*4882a593Smuzhiyun 	/*two channel, PATH, TX/RX, 0:pass 1 :fail*/
290*4882a593Smuzhiyun 	boolean iqk_result[2][NUM][2];
291*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (!(dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8821C)))
294*4882a593Smuzhiyun 		return;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* IQK INFO */
297*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s\n",
298*4882a593Smuzhiyun 		 "% IQK Info %");
299*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s\n",
300*4882a593Smuzhiyun 		 (dm->fw_offload_ability & PHYDM_RF_IQK_OFFLOAD) ? "FW-IQK" :
301*4882a593Smuzhiyun 		 "Driver-IQK");
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	reload_iqk = (u8)odm_get_bb_reg(dm, R_0x1bf0, BIT(16));
304*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
305*4882a593Smuzhiyun 		 "reload", (reload_iqk) ? "True" : "False");
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
308*4882a593Smuzhiyun 		 "rfk_forbidden", (iqk_info->rfk_forbidden) ? "True" : "False");
309*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1 || RTL8822B_SUPPORT == 1 || \
310*4882a593Smuzhiyun 	RTL8821C_SUPPORT == 1 || RTL8195B_SUPPORT == 1 ||\
311*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1||\
312*4882a593Smuzhiyun 	RTL8814C_SUPPORT == 1 )
313*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
314*4882a593Smuzhiyun 		 "segment_iqk", (iqk_info->segment_iqk) ? "True" : "False");
315*4882a593Smuzhiyun #endif
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s:%d %d\n",
318*4882a593Smuzhiyun 		 "iqk count / fail count", dm->n_iqk_cnt, dm->n_iqk_fail_cnt);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %d\n",
321*4882a593Smuzhiyun 		 "channel", *dm->channel);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	if (*dm->band_width == CHANNEL_WIDTH_20)
324*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
325*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_20");
326*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_40)
327*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
328*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_40");
329*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_80)
330*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
331*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_80");
332*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_160)
333*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
334*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_160");
335*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_80_80)
336*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
337*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_80_80");
338*4882a593Smuzhiyun 	else
339*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
340*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_UNKNOWN");
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
343*4882a593Smuzhiyun 		 "%-20s: %llu %s\n", "progressing_time",
344*4882a593Smuzhiyun 		 dm->rf_calibrate_info.iqk_total_progressing_time, "(ms)");
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	tmp = odm_read_4byte(dm, 0x1bf0);
347*4882a593Smuzhiyun 	for (rf_path = RF_PATH_A; rf_path <= RF_PATH_B; rf_path++)
348*4882a593Smuzhiyun 		for (j = 0; j < 2; j++)
349*4882a593Smuzhiyun 			iqk_result[0][rf_path][j] = (boolean)
350*4882a593Smuzhiyun 			(tmp & (BIT(rf_path + (j * 4)) >> (rf_path + (j * 4))));
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
353*4882a593Smuzhiyun 		 "%-20s: 0x%08x\n", "Reg0x1bf0", tmp);
354*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
355*4882a593Smuzhiyun 		 "PATH_A-Tx result",
356*4882a593Smuzhiyun 		 (iqk_result[0][RF_PATH_A][0]) ? "Fail" : "Pass");
357*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
358*4882a593Smuzhiyun 		 "PATH_A-Rx result",
359*4882a593Smuzhiyun 		 (iqk_result[0][RF_PATH_A][1]) ? "Fail" : "Pass");
360*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
361*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
362*4882a593Smuzhiyun 		 "PATH_B-Tx result",
363*4882a593Smuzhiyun 		 (iqk_result[0][RF_PATH_B][0]) ? "Fail" : "Pass");
364*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
365*4882a593Smuzhiyun 		 "PATH_B-Rx result",
366*4882a593Smuzhiyun 		 (iqk_result[0][RF_PATH_B][1]) ? "Fail" : "Pass");
367*4882a593Smuzhiyun #endif
368*4882a593Smuzhiyun 	*_used = used;
369*4882a593Smuzhiyun 	*_out_len = out_len;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
halrf_get_fw_version(void * dm_void)372*4882a593Smuzhiyun void halrf_get_fw_version(void *dm_void)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
375*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	rf->fw_ver = (dm->fw_version << 16) | dm->fw_sub_version;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
halrf_iqk_dbg(void * dm_void)380*4882a593Smuzhiyun void halrf_iqk_dbg(void *dm_void)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
383*4882a593Smuzhiyun 	u8 rf_path, j;
384*4882a593Smuzhiyun 	u32 tmp;
385*4882a593Smuzhiyun 	/*two channel, PATH, TX/RX, 0:pass 1 :fail*/
386*4882a593Smuzhiyun 	boolean iqk_result[2][NUM][2];
387*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
388*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* IQK INFO */
391*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s\n", "====== IQK Info ======");
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s\n",
394*4882a593Smuzhiyun 	       (dm->fw_offload_ability & PHYDM_RF_IQK_OFFLOAD) ? "FW-IQK" :
395*4882a593Smuzhiyun 	       "Driver-IQK");
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (dm->fw_offload_ability & PHYDM_RF_IQK_OFFLOAD) {
398*4882a593Smuzhiyun 		halrf_get_fw_version(dm);
399*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: 0x%x\n", "FW_VER", rf->fw_ver);
400*4882a593Smuzhiyun 	} else {
401*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "IQK_VER", HALRF_IQK_VER);
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "reload",
405*4882a593Smuzhiyun 	       (iqk_info->is_reload) ? "True" : "False");
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %d %d\n", "iqk count / fail count",
408*4882a593Smuzhiyun 	       dm->n_iqk_cnt, dm->n_iqk_fail_cnt);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %d\n", "channel", *dm->channel);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	if (*dm->band_width == CHANNEL_WIDTH_20)
413*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_20");
414*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_40)
415*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_40");
416*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_80)
417*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_80");
418*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_160)
419*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_160");
420*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_80_80)
421*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_80_80");
422*4882a593Smuzhiyun 	else
423*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth",
424*4882a593Smuzhiyun 		       "BW_UNKNOWN");
425*4882a593Smuzhiyun #if 0
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun  *	RF_DBG(dm, DBG_RF_IQK, "%-20s: %llu %s\n",
428*4882a593Smuzhiyun  *	       "progressing_time",
429*4882a593Smuzhiyun  *	       dm->rf_calibrate_info.iqk_total_progressing_time, "(ms)");
430*4882a593Smuzhiyun  */
431*4882a593Smuzhiyun #endif
432*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "rfk_forbidden",
433*4882a593Smuzhiyun 	       (iqk_info->rfk_forbidden) ? "True" : "False");
434*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1 || RTL8822B_SUPPORT == 1 || \
435*4882a593Smuzhiyun 	RTL8821C_SUPPORT == 1 || RTL8195B_SUPPORT == 1 ||\
436*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1||\
437*4882a593Smuzhiyun 	RTL8814C_SUPPORT == 1)
438*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "segment_iqk",
439*4882a593Smuzhiyun 	       (iqk_info->segment_iqk) ? "True" : "False");
440*4882a593Smuzhiyun #endif
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %llu %s\n", "progressing_time",
443*4882a593Smuzhiyun 	       dm->rf_calibrate_info.iqk_progressing_time, "(ms)");
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	tmp = odm_read_4byte(dm, 0x1bf0);
446*4882a593Smuzhiyun 	for (rf_path = RF_PATH_A; rf_path <= RF_PATH_B; rf_path++)
447*4882a593Smuzhiyun 		for (j = 0; j < 2; j++)
448*4882a593Smuzhiyun 			iqk_result[0][rf_path][j] = (boolean)
449*4882a593Smuzhiyun 			(tmp & (BIT(rf_path + (j * 4)) >> (rf_path + (j * 4))));
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: 0x%08x\n", "Reg0x1bf0", tmp);
452*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: 0x%08x\n", "Reg0x1be8",
453*4882a593Smuzhiyun 	       odm_read_4byte(dm, 0x1be8));
454*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "PATH_A-Tx result",
455*4882a593Smuzhiyun 	       (iqk_result[0][RF_PATH_A][0]) ? "Fail" : "Pass");
456*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "PATH_A-Rx result",
457*4882a593Smuzhiyun 	       (iqk_result[0][RF_PATH_A][1]) ? "Fail" : "Pass");
458*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
459*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "PATH_B-Tx result",
460*4882a593Smuzhiyun 	       (iqk_result[0][RF_PATH_B][0]) ? "Fail" : "Pass");
461*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "PATH_B-Rx result",
462*4882a593Smuzhiyun 	       (iqk_result[0][RF_PATH_B][1]) ? "Fail" : "Pass");
463*4882a593Smuzhiyun #endif
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
halrf_lck_dbg(struct dm_struct * dm)466*4882a593Smuzhiyun void halrf_lck_dbg(struct dm_struct *dm)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s\n", "====== LCK Info ======");
469*4882a593Smuzhiyun #if 0
470*4882a593Smuzhiyun 	/*RF_DBG(dm, DBG_RF_IQK, "%-20s\n",
471*4882a593Smuzhiyun 	 *	 (dm->fw_offload_ability & PHYDM_RF_IQK_OFFLOAD) ? "LCK" : "RTK"));
472*4882a593Smuzhiyun 	 */
473*4882a593Smuzhiyun #endif
474*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %llu %s\n", "progressing_time",
475*4882a593Smuzhiyun 	       dm->rf_calibrate_info.lck_progressing_time, "(ms)");
476*4882a593Smuzhiyun }
phydm_get_iqk_cfir(void * dm_void,u8 idx,u8 path,boolean debug)477*4882a593Smuzhiyun void phydm_get_iqk_cfir(void *dm_void, u8 idx, u8 path, boolean debug)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
482*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
483*4882a593Smuzhiyun 	case ODM_RTL8822B:
484*4882a593Smuzhiyun 		phy_get_iqk_cfir_8822b(dm, idx, path, debug);
485*4882a593Smuzhiyun 	break;
486*4882a593Smuzhiyun #endif
487*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
488*4882a593Smuzhiyun 	case ODM_RTL8822C:
489*4882a593Smuzhiyun 		phy_get_iqk_cfir_8822c(dm, idx, path, debug);
490*4882a593Smuzhiyun 	break;
491*4882a593Smuzhiyun #endif
492*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
493*4882a593Smuzhiyun 	case ODM_RTL8814B:
494*4882a593Smuzhiyun 		phy_get_iqk_cfir_8814b(dm, idx, path, debug);
495*4882a593Smuzhiyun 	break;
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
498*4882a593Smuzhiyun 	case ODM_RTL8814C:
499*4882a593Smuzhiyun 		phy_get_iqk_cfir_8814c(dm, idx, path, debug);
500*4882a593Smuzhiyun 	break;
501*4882a593Smuzhiyun #endif
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	default:
504*4882a593Smuzhiyun 	break;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_backup(void * dm_void)509*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_backup(void *dm_void)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
512*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
513*4882a593Smuzhiyun 	u8 path, idx, i;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
516*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
517*4882a593Smuzhiyun 		case ODM_RTL8822B:
518*4882a593Smuzhiyun 			phy_iqk_dbg_cfir_backup_8822b(dm);
519*4882a593Smuzhiyun 				break;
520*4882a593Smuzhiyun #endif
521*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
522*4882a593Smuzhiyun 		case ODM_RTL8822C:
523*4882a593Smuzhiyun 			phy_iqk_dbg_cfir_backup_8822c(dm);
524*4882a593Smuzhiyun 				break;
525*4882a593Smuzhiyun #endif
526*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
527*4882a593Smuzhiyun 		case ODM_RTL8814B:
528*4882a593Smuzhiyun 			phy_iqk_dbg_cfir_backup_8814b(dm);
529*4882a593Smuzhiyun 				break;
530*4882a593Smuzhiyun #endif
531*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
532*4882a593Smuzhiyun 		case ODM_RTL8814C:
533*4882a593Smuzhiyun 			phy_iqk_dbg_cfir_backup_8814c(dm);
534*4882a593Smuzhiyun 				break;
535*4882a593Smuzhiyun #endif
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	default:
538*4882a593Smuzhiyun 	break;
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_backup_update(void * dm_void)543*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_backup_update(void *dm_void)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
546*4882a593Smuzhiyun 	struct dm_iqk_info *iqk = &dm->IQK_info;
547*4882a593Smuzhiyun 	u8 i, path, idx;
548*4882a593Smuzhiyun 	u32 bmask13_12 = BIT(13) | BIT(12);
549*4882a593Smuzhiyun 	u32 bmask20_16 = BIT(20) | BIT(19) | BIT(18) | BIT(17) | BIT(16);
550*4882a593Smuzhiyun 	u32 data;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
553*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
554*4882a593Smuzhiyun 	case ODM_RTL8822B:
555*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_update_8822b(dm);
556*4882a593Smuzhiyun 	break;
557*4882a593Smuzhiyun #endif
558*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
559*4882a593Smuzhiyun 	case ODM_RTL8822C:
560*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_update_8822c(dm);
561*4882a593Smuzhiyun 	break;
562*4882a593Smuzhiyun #endif
563*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
564*4882a593Smuzhiyun 	case ODM_RTL8814C:
565*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_update_8814c(dm);
566*4882a593Smuzhiyun 	break;
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	default:
570*4882a593Smuzhiyun 	break;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_reload(void * dm_void)574*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_reload(void *dm_void)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
577*4882a593Smuzhiyun 	struct dm_iqk_info *iqk = &dm->IQK_info;
578*4882a593Smuzhiyun 	u8 i, path, idx;
579*4882a593Smuzhiyun 	u32 bmask13_12 = BIT(13) | BIT(12);
580*4882a593Smuzhiyun 	u32 bmask20_16 = BIT(20) | BIT(19) | BIT(18) | BIT(17) | BIT(16);
581*4882a593Smuzhiyun 	u32 data;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
584*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
585*4882a593Smuzhiyun 	case ODM_RTL8822B:
586*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_reload_8822b(dm);
587*4882a593Smuzhiyun 	break;
588*4882a593Smuzhiyun #endif
589*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
590*4882a593Smuzhiyun 	case ODM_RTL8822C:
591*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_reload_8822c(dm);
592*4882a593Smuzhiyun 	break;
593*4882a593Smuzhiyun #endif
594*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
595*4882a593Smuzhiyun 	case ODM_RTL8814C:
596*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_reload_8814c(dm);
597*4882a593Smuzhiyun 	break;
598*4882a593Smuzhiyun #endif
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	default:
601*4882a593Smuzhiyun 	break;
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_write(void * dm_void,u8 type,u32 path,u32 idx,u32 i,u32 data)605*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_write(void *dm_void, u8 type, u32 path, u32 idx,
606*4882a593Smuzhiyun 			      u32 i, u32 data)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
609*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
612*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
613*4882a593Smuzhiyun 	case ODM_RTL8822B:
614*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_write_8822b(dm, type, path, idx, i, data);
615*4882a593Smuzhiyun 	break;
616*4882a593Smuzhiyun #endif
617*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
618*4882a593Smuzhiyun 	case ODM_RTL8822C:
619*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_write_8822c(dm, type, path, idx, i, data);
620*4882a593Smuzhiyun 		break;
621*4882a593Smuzhiyun #endif
622*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
623*4882a593Smuzhiyun 		case ODM_RTL8814C:
624*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_write_8814c(dm, type, path, idx, i, data);
625*4882a593Smuzhiyun 		break;
626*4882a593Smuzhiyun #endif
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	default:
629*4882a593Smuzhiyun 	break;
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_backup_show(void * dm_void)633*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_backup_show(void *dm_void)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
636*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
637*4882a593Smuzhiyun 	u8 path, idx, i;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
640*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
641*4882a593Smuzhiyun 	case ODM_RTL8822B:
642*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_8822b(dm);
643*4882a593Smuzhiyun 	break;
644*4882a593Smuzhiyun #endif
645*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
646*4882a593Smuzhiyun 	case ODM_RTL8822C:
647*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_8822c(dm);
648*4882a593Smuzhiyun 		break;
649*4882a593Smuzhiyun #endif
650*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
651*4882a593Smuzhiyun 	case ODM_RTL8814C:
652*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_8814c(dm);
653*4882a593Smuzhiyun 	break;
654*4882a593Smuzhiyun #endif
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	default:
657*4882a593Smuzhiyun 	break;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
halrf_do_imr_test(void * dm_void,u8 flag_imr_test)661*4882a593Smuzhiyun void halrf_do_imr_test(void *dm_void, u8 flag_imr_test)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (flag_imr_test != 0x0)
666*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
667*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
668*4882a593Smuzhiyun 		case ODM_RTL8822B:
669*4882a593Smuzhiyun 			do_imr_test_8822b(dm);
670*4882a593Smuzhiyun 			break;
671*4882a593Smuzhiyun #endif
672*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
673*4882a593Smuzhiyun 		case ODM_RTL8821C:
674*4882a593Smuzhiyun 			do_imr_test_8821c(dm);
675*4882a593Smuzhiyun 			break;
676*4882a593Smuzhiyun #endif
677*4882a593Smuzhiyun 		default:
678*4882a593Smuzhiyun 			break;
679*4882a593Smuzhiyun 		}
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1 || RTL8821C_SUPPORT == 1 || RTL8822C_SUPPORT == 1 ||\
683*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8814C_SUPPORT == 1)
halrf_iqk_debug(void * dm_void,u32 * const dm_value,u32 * _used,char * output,u32 * _out_len)684*4882a593Smuzhiyun void halrf_iqk_debug(void *dm_void, u32 *const dm_value, u32 *_used,
685*4882a593Smuzhiyun 		     char *output, u32 *_out_len)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun #if 0
690*4882a593Smuzhiyun 	/*dm_value[0]=0x0: backup from SRAM & show*/
691*4882a593Smuzhiyun 	/*dm_value[0]=0x1: write backup CFIR to SRAM*/
692*4882a593Smuzhiyun 	/*dm_value[0]=0x2: reload default CFIR to SRAM*/
693*4882a593Smuzhiyun 	/*dm_value[0]=0x3: show backup*/
694*4882a593Smuzhiyun 	/*dm_value[0]=0x10: write backup CFIR real part*/
695*4882a593Smuzhiyun 	/*--> dm_value[1]:path, dm_value[2]:tx/rx, dm_value[3]:index, dm_value[4]:data*/
696*4882a593Smuzhiyun 	/*dm_value[0]=0x11: write backup CFIR imag*/
697*4882a593Smuzhiyun 	/*--> dm_value[1]:path, dm_value[2]:tx/rx, dm_value[3]:index, dm_value[4]:data*/
698*4882a593Smuzhiyun 	/*dm_value[0]=0x20 :xym_read enable*/
699*4882a593Smuzhiyun 	/*--> dm_value[1]:0:disable, 1:enable*/
700*4882a593Smuzhiyun 	/*if dm_value[0]=0x20 = enable, */
701*4882a593Smuzhiyun 	/*0x1:show rx_sym; 0x2: tx_xym; 0x3:gs1_xym; 0x4:gs2_sym; 0x5:rxk1_xym*/
702*4882a593Smuzhiyun #endif
703*4882a593Smuzhiyun 	if (dm_value[0] == 0x0)
704*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_backup(dm);
705*4882a593Smuzhiyun 	else if (dm_value[0] == 0x1)
706*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_backup_update(dm);
707*4882a593Smuzhiyun 	else if (dm_value[0] == 0x2)
708*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_reload(dm);
709*4882a593Smuzhiyun 	else if (dm_value[0] == 0x3)
710*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_backup_show(dm);
711*4882a593Smuzhiyun 	else if (dm_value[0] == 0x10)
712*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_write(dm, 0, dm_value[1], dm_value[2],
713*4882a593Smuzhiyun 					 dm_value[3], dm_value[4]);
714*4882a593Smuzhiyun 	else if (dm_value[0] == 0x11)
715*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_write(dm, 1, dm_value[1], dm_value[2],
716*4882a593Smuzhiyun 					 dm_value[3], dm_value[4]);
717*4882a593Smuzhiyun 	else if (dm_value[0] == 0x20)
718*4882a593Smuzhiyun 		halrf_iqk_xym_enable(dm, (u8)dm_value[1]);
719*4882a593Smuzhiyun 	else if (dm_value[0] == 0x21)
720*4882a593Smuzhiyun 		halrf_iqk_xym_show(dm, (u8)dm_value[1]);
721*4882a593Smuzhiyun 	else if (dm_value[0] == 0x30)
722*4882a593Smuzhiyun 		halrf_do_imr_test(dm, (u8)dm_value[1]);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun #endif
725*4882a593Smuzhiyun 
halrf_iqk_hwtx_check(void * dm_void,boolean is_check)726*4882a593Smuzhiyun void halrf_iqk_hwtx_check(void *dm_void, boolean is_check)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun #if 0
729*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
730*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
731*4882a593Smuzhiyun 	u32 tmp_b04;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	if (is_check) {
734*4882a593Smuzhiyun 		iqk_info->is_hwtx = (boolean)odm_get_bb_reg(dm, R_0xb00, BIT(8));
735*4882a593Smuzhiyun 	} else {
736*4882a593Smuzhiyun 		if (iqk_info->is_hwtx) {
737*4882a593Smuzhiyun 			tmp_b04 = odm_read_4byte(dm, 0xb04);
738*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xb04, BIT(3) | BIT(2), 0x0);
739*4882a593Smuzhiyun 			odm_write_4byte(dm, 0xb04, tmp_b04);
740*4882a593Smuzhiyun 		}
741*4882a593Smuzhiyun 	}
742*4882a593Smuzhiyun #endif
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun #endif
745*4882a593Smuzhiyun 
halrf_match_iqk_version(void * dm_void)746*4882a593Smuzhiyun u8 halrf_match_iqk_version(void *dm_void)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	u32 iqk_version = 0;
751*4882a593Smuzhiyun 	char temp[10] = {0};
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	odm_move_memory(dm, temp, HALRF_IQK_VER, sizeof(temp));
754*4882a593Smuzhiyun 	PHYDM_SSCANF(temp + 2, DCMD_HEX, &iqk_version);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822B) {
757*4882a593Smuzhiyun 		if (iqk_version >= 0x24 && (odm_get_hw_img_version(dm) >= 72))
758*4882a593Smuzhiyun 			return 1;
759*4882a593Smuzhiyun 		else if ((iqk_version <= 0x23) &&
760*4882a593Smuzhiyun 			 (odm_get_hw_img_version(dm) <= 71))
761*4882a593Smuzhiyun 			return 1;
762*4882a593Smuzhiyun 		else
763*4882a593Smuzhiyun 			return 0;
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8821C) {
767*4882a593Smuzhiyun 		if (iqk_version >= 0x18 && (odm_get_hw_img_version(dm) >= 37))
768*4882a593Smuzhiyun 			return 1;
769*4882a593Smuzhiyun 		else
770*4882a593Smuzhiyun 			return 0;
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	return 1;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
halrf_rf_lna_setting(void * dm_void,enum halrf_lna_set type)776*4882a593Smuzhiyun void halrf_rf_lna_setting(void *dm_void, enum halrf_lna_set type)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
781*4882a593Smuzhiyun #if (RTL8188E_SUPPORT == 1)
782*4882a593Smuzhiyun 	case ODM_RTL8188E:
783*4882a593Smuzhiyun 		halrf_rf_lna_setting_8188e(dm, type);
784*4882a593Smuzhiyun 		break;
785*4882a593Smuzhiyun #endif
786*4882a593Smuzhiyun #if (RTL8192E_SUPPORT == 1)
787*4882a593Smuzhiyun 	case ODM_RTL8192E:
788*4882a593Smuzhiyun 		halrf_rf_lna_setting_8192e(dm, type);
789*4882a593Smuzhiyun 		break;
790*4882a593Smuzhiyun #endif
791*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
792*4882a593Smuzhiyun 	case ODM_RTL8192F:
793*4882a593Smuzhiyun 		halrf_rf_lna_setting_8192f(dm, type);
794*4882a593Smuzhiyun 		break;
795*4882a593Smuzhiyun #endif
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun #if (RTL8723B_SUPPORT == 1)
798*4882a593Smuzhiyun 	case ODM_RTL8723B:
799*4882a593Smuzhiyun 		halrf_rf_lna_setting_8723b(dm, type);
800*4882a593Smuzhiyun 		break;
801*4882a593Smuzhiyun #endif
802*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
803*4882a593Smuzhiyun 	case ODM_RTL8812:
804*4882a593Smuzhiyun 		halrf_rf_lna_setting_8812a(dm, type);
805*4882a593Smuzhiyun 		break;
806*4882a593Smuzhiyun #endif
807*4882a593Smuzhiyun #if ((RTL8821A_SUPPORT == 1) || (RTL8881A_SUPPORT == 1))
808*4882a593Smuzhiyun 	case ODM_RTL8881A:
809*4882a593Smuzhiyun 	case ODM_RTL8821:
810*4882a593Smuzhiyun 		halrf_rf_lna_setting_8821a(dm, type);
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun #endif
813*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
814*4882a593Smuzhiyun 	case ODM_RTL8822B:
815*4882a593Smuzhiyun 		halrf_rf_lna_setting_8822b(dm_void, type);
816*4882a593Smuzhiyun 		break;
817*4882a593Smuzhiyun #endif
818*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
819*4882a593Smuzhiyun 	case ODM_RTL8822C:
820*4882a593Smuzhiyun 		halrf_rf_lna_setting_8822c(dm_void, type);
821*4882a593Smuzhiyun 		break;
822*4882a593Smuzhiyun #endif
823*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
824*4882a593Smuzhiyun 	case ODM_RTL8812F:
825*4882a593Smuzhiyun 		halrf_rf_lna_setting_8812f(dm_void, type);
826*4882a593Smuzhiyun 		break;
827*4882a593Smuzhiyun #endif
828*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
829*4882a593Smuzhiyun 	case ODM_RTL8821C:
830*4882a593Smuzhiyun 		halrf_rf_lna_setting_8821c(dm_void, type);
831*4882a593Smuzhiyun 		break;
832*4882a593Smuzhiyun #endif
833*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
834*4882a593Smuzhiyun 	case ODM_RTL8710C:
835*4882a593Smuzhiyun 		halrf_rf_lna_setting_8710c(dm_void, type);
836*4882a593Smuzhiyun 		break;
837*4882a593Smuzhiyun #endif
838*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
839*4882a593Smuzhiyun 	case ODM_RTL8721D:
840*4882a593Smuzhiyun 		halrf_rf_lna_setting_8721d(dm, type);
841*4882a593Smuzhiyun 		break;
842*4882a593Smuzhiyun #endif
843*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
844*4882a593Smuzhiyun 	case ODM_RTL8814B:
845*4882a593Smuzhiyun 		break;
846*4882a593Smuzhiyun #endif
847*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
848*4882a593Smuzhiyun 	case ODM_RTL8814C:
849*4882a593Smuzhiyun 		break;
850*4882a593Smuzhiyun #endif
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	default:
853*4882a593Smuzhiyun 		break;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
halrf_support_ability_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)857*4882a593Smuzhiyun void halrf_support_ability_debug(void *dm_void, char input[][16], u32 *_used,
858*4882a593Smuzhiyun 				 char *output, u32 *_out_len)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
861*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
862*4882a593Smuzhiyun 	u32 dm_value[10] = {0};
863*4882a593Smuzhiyun 	u32 used = *_used;
864*4882a593Smuzhiyun 	u32 out_len = *_out_len;
865*4882a593Smuzhiyun 	u8 i;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	for (i = 0; i < 5; i++)
868*4882a593Smuzhiyun 		if (input[i + 1])
869*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 2], DCMD_DECIMAL, &dm_value[i]);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if (dm_value[0] == 100) {
872*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
873*4882a593Smuzhiyun 			 "\n[RF Supportability]\n");
874*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
875*4882a593Smuzhiyun 			 "00. (( %s ))Power Tracking\n",
876*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_TX_PWR_TRACK) ?
877*4882a593Smuzhiyun 			 ("V") : (".")));
878*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
879*4882a593Smuzhiyun 			 "01. (( %s ))IQK\n",
880*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_IQK) ? ("V") :
881*4882a593Smuzhiyun 			 (".")));
882*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
883*4882a593Smuzhiyun 			 "02. (( %s ))LCK\n",
884*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_LCK) ? ("V") :
885*4882a593Smuzhiyun 			 (".")));
886*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
887*4882a593Smuzhiyun 			 "03. (( %s ))DPK\n",
888*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_DPK) ? ("V") :
889*4882a593Smuzhiyun 			 (".")));
890*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
891*4882a593Smuzhiyun 			 "04. (( %s ))HAL_RF_TXGAPK\n",
892*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_TXGAPK) ? ("V") :
893*4882a593Smuzhiyun 			 (".")));
894*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
895*4882a593Smuzhiyun 			 "05. (( %s ))HAL_RF_DACK\n",
896*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_DACK) ? ("V") :
897*4882a593Smuzhiyun 			 (".")));
898*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
899*4882a593Smuzhiyun 			 "06. (( %s ))DPK_TRACK\n",
900*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_DPK_TRACK) ? ("V") :
901*4882a593Smuzhiyun 			 (".")));
902*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
903*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
904*4882a593Smuzhiyun 			 "07. (( %s ))HAL_2GBAND_SHIFT\n",
905*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_2GBAND_SHIFT) ? ("V") :
906*4882a593Smuzhiyun 			 (".")));
907*4882a593Smuzhiyun #endif
908*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
909*4882a593Smuzhiyun 			 "08. (( %s ))HAL_RF_RXDCK\n",
910*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_RXDCK) ? ("V") :
911*4882a593Smuzhiyun 			 (".")));
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	} else {
914*4882a593Smuzhiyun 		if (dm_value[1] == 1) /* enable */
915*4882a593Smuzhiyun 			rf->rf_supportability |= BIT(dm_value[0]);
916*4882a593Smuzhiyun 		else if (dm_value[1] == 2) /* disable */
917*4882a593Smuzhiyun 			rf->rf_supportability &= ~(BIT(dm_value[0]));
918*4882a593Smuzhiyun 		else
919*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
920*4882a593Smuzhiyun 				 "[Warning!!!]  1:enable,  2:disable\n");
921*4882a593Smuzhiyun 	}
922*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
923*4882a593Smuzhiyun 		 "\nCurr-RF_supportability =  0x%x\n\n", rf->rf_supportability);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	*_used = used;
926*4882a593Smuzhiyun 	*_out_len = out_len;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
halrf_support_band_shift_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)930*4882a593Smuzhiyun void halrf_support_band_shift_debug(void *dm_void, char input[][16], u32 *_used,
931*4882a593Smuzhiyun 				    char *output, u32 *_out_len)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
934*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
935*4882a593Smuzhiyun 	//u32 band_value[2] = {00};
936*4882a593Smuzhiyun 	u32 dm_value[10] = {0};
937*4882a593Smuzhiyun 	u32 used = *_used;
938*4882a593Smuzhiyun 	u32 out_len = *_out_len;
939*4882a593Smuzhiyun 	u8 i;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
942*4882a593Smuzhiyun 	for (i = 0; i < 7; i++)
943*4882a593Smuzhiyun 		if (input[i + 1])
944*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 2], DCMD_DECIMAL, &dm_value[i]);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_2GBAND_SHIFT)) {
947*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
948*4882a593Smuzhiyun 			 "\nCurr-RF_supportability[07. (( . ))HAL_2GBAND_SHIFT]\nNo RF Band Shift,default: 2.4G!\n");
949*4882a593Smuzhiyun 	} else {
950*4882a593Smuzhiyun 		if (dm_value[0] == 01) {
951*4882a593Smuzhiyun 			rf->rf_shift_band = HAL_RF_2P3;
952*4882a593Smuzhiyun 			halrf_lck_trigger(dm);
953*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
954*4882a593Smuzhiyun 				 "\n[rf_shift_band] = %d\nRF Band Shift to 2.3G!\n",
955*4882a593Smuzhiyun 				 rf->rf_shift_band);
956*4882a593Smuzhiyun 		} else if (dm_value[0] == 02) {
957*4882a593Smuzhiyun 			rf->rf_shift_band = HAL_RF_2P5;
958*4882a593Smuzhiyun 			halrf_lck_trigger(dm);
959*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
960*4882a593Smuzhiyun 				 "\n[rf_shift_band] = %d\nRF Band Shift to 2.5G!\n",
961*4882a593Smuzhiyun 				 rf->rf_shift_band);
962*4882a593Smuzhiyun 		} else {
963*4882a593Smuzhiyun 			rf->rf_shift_band = HAL_RF_2P4;
964*4882a593Smuzhiyun 			halrf_lck_trigger(dm);
965*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
966*4882a593Smuzhiyun 				 "\n[rf_shift_band] = %d\nNo RF Band Shift,default: 2.4G!\n",
967*4882a593Smuzhiyun 				 rf->rf_shift_band);
968*4882a593Smuzhiyun 		}
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 	*_used = used;
971*4882a593Smuzhiyun 	*_out_len = out_len;
972*4882a593Smuzhiyun #endif
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun #endif
975*4882a593Smuzhiyun 
halrf_cmn_info_init(void * dm_void,enum halrf_cmninfo_init cmn_info,u32 value)976*4882a593Smuzhiyun void halrf_cmn_info_init(void *dm_void, enum halrf_cmninfo_init cmn_info,
977*4882a593Smuzhiyun 			 u32 value)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
980*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	switch (cmn_info) {
983*4882a593Smuzhiyun 	case HALRF_CMNINFO_EEPROM_THERMAL_VALUE:
984*4882a593Smuzhiyun 		rf->eeprom_thermal = (u8)value;
985*4882a593Smuzhiyun 		break;
986*4882a593Smuzhiyun 	case HALRF_CMNINFO_PWT_TYPE:
987*4882a593Smuzhiyun 		rf->pwt_type = (u8)value;
988*4882a593Smuzhiyun 		break;
989*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_POWER_TRACKING_TYPE:
990*4882a593Smuzhiyun 		rf->mp_pwt_type = (u8)value;
991*4882a593Smuzhiyun 		break;
992*4882a593Smuzhiyun 	default:
993*4882a593Smuzhiyun 		break;
994*4882a593Smuzhiyun 	}
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
halrf_cmn_info_hook(void * dm_void,enum halrf_cmninfo_hook cmn_info,void * value)997*4882a593Smuzhiyun void halrf_cmn_info_hook(void *dm_void, enum halrf_cmninfo_hook cmn_info,
998*4882a593Smuzhiyun 			 void *value)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1001*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	switch (cmn_info) {
1004*4882a593Smuzhiyun 	case HALRF_CMNINFO_CON_TX:
1005*4882a593Smuzhiyun 		rf->is_con_tx = (boolean *)value;
1006*4882a593Smuzhiyun 		break;
1007*4882a593Smuzhiyun 	case HALRF_CMNINFO_SINGLE_TONE:
1008*4882a593Smuzhiyun 		rf->is_single_tone = (boolean *)value;
1009*4882a593Smuzhiyun 		break;
1010*4882a593Smuzhiyun 	case HALRF_CMNINFO_CARRIER_SUPPRESSION:
1011*4882a593Smuzhiyun 		rf->is_carrier_suppresion = (boolean *)value;
1012*4882a593Smuzhiyun 		break;
1013*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_RATE_INDEX:
1014*4882a593Smuzhiyun 		rf->mp_rate_index = (u8 *)value;
1015*4882a593Smuzhiyun 		break;
1016*4882a593Smuzhiyun 	case HALRF_CMNINFO_MANUAL_RF_SUPPORTABILITY:
1017*4882a593Smuzhiyun 		rf->manual_rf_supportability = (u32 *)value;
1018*4882a593Smuzhiyun 		break;
1019*4882a593Smuzhiyun 	default:
1020*4882a593Smuzhiyun 		/*do nothing*/
1021*4882a593Smuzhiyun 		break;
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun 
halrf_cmn_info_set(void * dm_void,u32 cmn_info,u64 value)1025*4882a593Smuzhiyun void halrf_cmn_info_set(void *dm_void, u32 cmn_info, u64 value)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	/* This init variable may be changed in run time. */
1028*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1029*4882a593Smuzhiyun 	struct dm_rf_calibration_struct *cali_info = &dm->rf_calibrate_info;
1030*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	switch (cmn_info) {
1033*4882a593Smuzhiyun 	case HALRF_CMNINFO_ABILITY:
1034*4882a593Smuzhiyun 		rf->rf_supportability = (u32)value;
1035*4882a593Smuzhiyun 		break;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	case HALRF_CMNINFO_DPK_EN:
1038*4882a593Smuzhiyun 		rf->dpk_en = (u8)value;
1039*4882a593Smuzhiyun 		break;
1040*4882a593Smuzhiyun 	case HALRF_CMNINFO_RFK_FORBIDDEN:
1041*4882a593Smuzhiyun 		dm->IQK_info.rfk_forbidden = (boolean)value;
1042*4882a593Smuzhiyun 		break;
1043*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1 || RTL8822B_SUPPORT == 1 || \
1044*4882a593Smuzhiyun 	RTL8821C_SUPPORT == 1 || RTL8195B_SUPPORT == 1 ||\
1045*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1||\
1046*4882a593Smuzhiyun 	RTL8814C_SUPPORT == 1 )
1047*4882a593Smuzhiyun 	case HALRF_CMNINFO_IQK_SEGMENT:
1048*4882a593Smuzhiyun 		dm->IQK_info.segment_iqk = (boolean)value;
1049*4882a593Smuzhiyun 		break;
1050*4882a593Smuzhiyun #endif
1051*4882a593Smuzhiyun 	case HALRF_CMNINFO_RATE_INDEX:
1052*4882a593Smuzhiyun 		rf->p_rate_index = (u32)value;
1053*4882a593Smuzhiyun 		break;
1054*4882a593Smuzhiyun #if !(DM_ODM_SUPPORT_TYPE & ODM_IOT)
1055*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_PSD_POINT:
1056*4882a593Smuzhiyun 		rf->halrf_psd_data.point = (u32)value;
1057*4882a593Smuzhiyun 		break;
1058*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_PSD_START_POINT:
1059*4882a593Smuzhiyun 		rf->halrf_psd_data.start_point = (u32)value;
1060*4882a593Smuzhiyun 		break;
1061*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_PSD_STOP_POINT:
1062*4882a593Smuzhiyun 		rf->halrf_psd_data.stop_point = (u32)value;
1063*4882a593Smuzhiyun 		break;
1064*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_PSD_AVERAGE:
1065*4882a593Smuzhiyun 		rf->halrf_psd_data.average = (u32)value;
1066*4882a593Smuzhiyun 		break;
1067*4882a593Smuzhiyun #endif
1068*4882a593Smuzhiyun 	case HALRF_CMNINFO_POWER_TRACK_CONTROL:
1069*4882a593Smuzhiyun 		cali_info->txpowertrack_control = (u8)value;
1070*4882a593Smuzhiyun 		break;
1071*4882a593Smuzhiyun 	default:
1072*4882a593Smuzhiyun 		/* do nothing */
1073*4882a593Smuzhiyun 		break;
1074*4882a593Smuzhiyun 	}
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun 
halrf_cmn_info_get(void * dm_void,u32 cmn_info)1077*4882a593Smuzhiyun u64 halrf_cmn_info_get(void *dm_void, u32 cmn_info)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	/* This init variable may be changed in run time. */
1080*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1081*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1082*4882a593Smuzhiyun 	u64 return_value = 0;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	switch (cmn_info) {
1085*4882a593Smuzhiyun 	case HALRF_CMNINFO_ABILITY:
1086*4882a593Smuzhiyun 		return_value = (u32)rf->rf_supportability;
1087*4882a593Smuzhiyun 		break;
1088*4882a593Smuzhiyun 	case HALRF_CMNINFO_RFK_FORBIDDEN:
1089*4882a593Smuzhiyun 		return_value = dm->IQK_info.rfk_forbidden;
1090*4882a593Smuzhiyun 		break;
1091*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1 || RTL8822B_SUPPORT == 1 || \
1092*4882a593Smuzhiyun 	RTL8821C_SUPPORT == 1 || RTL8195B_SUPPORT == 1 ||\
1093*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1  || RTL8822C_SUPPORT == 1||\
1094*4882a593Smuzhiyun 	RTL8814C_SUPPORT == 1)
1095*4882a593Smuzhiyun 	case HALRF_CMNINFO_IQK_SEGMENT:
1096*4882a593Smuzhiyun 		return_value = dm->IQK_info.segment_iqk;
1097*4882a593Smuzhiyun 		break;
1098*4882a593Smuzhiyun 	case HALRF_CMNINFO_IQK_TIMES:
1099*4882a593Smuzhiyun 		return_value = dm->IQK_info.iqk_times;
1100*4882a593Smuzhiyun 		break;
1101*4882a593Smuzhiyun #endif
1102*4882a593Smuzhiyun 	default:
1103*4882a593Smuzhiyun 		/* do nothing */
1104*4882a593Smuzhiyun 		break;
1105*4882a593Smuzhiyun 	}
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	return return_value;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun 
halrf_supportability_init_mp(void * dm_void)1110*4882a593Smuzhiyun void halrf_supportability_init_mp(void *dm_void)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1113*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1116*4882a593Smuzhiyun 	case ODM_RTL8814B:
1117*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1118*4882a593Smuzhiyun 		rf->rf_supportability =
1119*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1120*4882a593Smuzhiyun 			HAL_RF_IQK |
1121*4882a593Smuzhiyun 			HAL_RF_LCK |
1122*4882a593Smuzhiyun 			HAL_RF_DPK |
1123*4882a593Smuzhiyun 			HAL_RF_DACK |
1124*4882a593Smuzhiyun 			/*HAL_RF_TXGAPK |*/
1125*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1126*4882a593Smuzhiyun 			0;
1127*4882a593Smuzhiyun #endif
1128*4882a593Smuzhiyun 		break;
1129*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1130*4882a593Smuzhiyun 	case ODM_RTL8822B:
1131*4882a593Smuzhiyun 		rf->rf_supportability =
1132*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1133*4882a593Smuzhiyun 			HAL_RF_IQK |
1134*4882a593Smuzhiyun 			HAL_RF_LCK |
1135*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1136*4882a593Smuzhiyun 			0;
1137*4882a593Smuzhiyun 		break;
1138*4882a593Smuzhiyun #endif
1139*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1140*4882a593Smuzhiyun 	case ODM_RTL8822C:
1141*4882a593Smuzhiyun 		rf->rf_supportability =
1142*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1143*4882a593Smuzhiyun 			HAL_RF_IQK |
1144*4882a593Smuzhiyun 			HAL_RF_LCK |
1145*4882a593Smuzhiyun 			HAL_RF_DPK |
1146*4882a593Smuzhiyun 			HAL_RF_DACK |
1147*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1148*4882a593Smuzhiyun 			HAL_RF_RXDCK |
1149*4882a593Smuzhiyun 			HAL_RF_TXGAPK |
1150*4882a593Smuzhiyun 			0;
1151*4882a593Smuzhiyun 		break;
1152*4882a593Smuzhiyun #endif
1153*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
1154*4882a593Smuzhiyun 	case ODM_RTL8821C:
1155*4882a593Smuzhiyun 		rf->rf_supportability =
1156*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1157*4882a593Smuzhiyun 			HAL_RF_IQK |
1158*4882a593Smuzhiyun 			HAL_RF_LCK |
1159*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1160*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1161*4882a593Smuzhiyun 			0;
1162*4882a593Smuzhiyun 		break;
1163*4882a593Smuzhiyun #endif
1164*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
1165*4882a593Smuzhiyun 	case ODM_RTL8195B:
1166*4882a593Smuzhiyun 		rf->rf_supportability =
1167*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1168*4882a593Smuzhiyun 			HAL_RF_IQK |
1169*4882a593Smuzhiyun 			HAL_RF_LCK |
1170*4882a593Smuzhiyun 			HAL_RF_DPK |
1171*4882a593Smuzhiyun 			/*HAL_RF_TXGAPK |*/
1172*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1173*4882a593Smuzhiyun 			0;
1174*4882a593Smuzhiyun 		break;
1175*4882a593Smuzhiyun #endif
1176*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
1177*4882a593Smuzhiyun 	case ODM_RTL8812F:
1178*4882a593Smuzhiyun 		rf->rf_supportability =
1179*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1180*4882a593Smuzhiyun 			HAL_RF_IQK |
1181*4882a593Smuzhiyun 			HAL_RF_LCK |
1182*4882a593Smuzhiyun 			HAL_RF_DPK |
1183*4882a593Smuzhiyun 			HAL_RF_DACK |
1184*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1185*4882a593Smuzhiyun 			0;
1186*4882a593Smuzhiyun 		break;
1187*4882a593Smuzhiyun #endif
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
1190*4882a593Smuzhiyun 	case ODM_RTL8198F:
1191*4882a593Smuzhiyun 		rf->rf_supportability =
1192*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1193*4882a593Smuzhiyun 			HAL_RF_IQK |
1194*4882a593Smuzhiyun 			HAL_RF_LCK |
1195*4882a593Smuzhiyun 			HAL_RF_DPK |
1196*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1197*4882a593Smuzhiyun 			0;
1198*4882a593Smuzhiyun 		break;
1199*4882a593Smuzhiyun #endif
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
1202*4882a593Smuzhiyun 	case ODM_RTL8192F:
1203*4882a593Smuzhiyun 		rf->rf_supportability =
1204*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1205*4882a593Smuzhiyun 			HAL_RF_IQK |
1206*4882a593Smuzhiyun 			HAL_RF_LCK |
1207*4882a593Smuzhiyun 			HAL_RF_DPK |
1208*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1209*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
1210*4882a593Smuzhiyun 			/*@HAL_2GBAND_SHIFT |*/
1211*4882a593Smuzhiyun #endif
1212*4882a593Smuzhiyun 			0;
1213*4882a593Smuzhiyun 		break;
1214*4882a593Smuzhiyun #endif
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
1217*4882a593Smuzhiyun 	case ODM_RTL8197F:
1218*4882a593Smuzhiyun 		rf->rf_supportability =
1219*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1220*4882a593Smuzhiyun 			HAL_RF_IQK |
1221*4882a593Smuzhiyun 			HAL_RF_LCK |
1222*4882a593Smuzhiyun 			HAL_RF_DPK |
1223*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1224*4882a593Smuzhiyun 			0;
1225*4882a593Smuzhiyun 		break;
1226*4882a593Smuzhiyun #endif
1227*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
1228*4882a593Smuzhiyun 	case ODM_RTL8197G:
1229*4882a593Smuzhiyun 		rf->rf_supportability =
1230*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1231*4882a593Smuzhiyun 			HAL_RF_IQK |
1232*4882a593Smuzhiyun 			/*HAL_RF_LCK |*/
1233*4882a593Smuzhiyun 			HAL_RF_DPK |
1234*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1235*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1236*4882a593Smuzhiyun 			0;
1237*4882a593Smuzhiyun 		break;
1238*4882a593Smuzhiyun #endif
1239*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
1240*4882a593Smuzhiyun 	case ODM_RTL8721D:
1241*4882a593Smuzhiyun 		rf->rf_supportability =
1242*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1243*4882a593Smuzhiyun 			HAL_RF_IQK |
1244*4882a593Smuzhiyun 			HAL_RF_LCK |
1245*4882a593Smuzhiyun 			HAL_RF_DPK |
1246*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1247*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1248*4882a593Smuzhiyun 			0;
1249*4882a593Smuzhiyun 		break;
1250*4882a593Smuzhiyun #endif
1251*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1252*4882a593Smuzhiyun 	case ODM_RTL8723F:
1253*4882a593Smuzhiyun 		rf->rf_supportability =
1254*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1255*4882a593Smuzhiyun 			HAL_RF_IQK |
1256*4882a593Smuzhiyun 			HAL_RF_LCK |
1257*4882a593Smuzhiyun 			HAL_RF_DPK |
1258*4882a593Smuzhiyun 			HAL_RF_TXGAPK |
1259*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1260*4882a593Smuzhiyun 			0;
1261*4882a593Smuzhiyun 		break;
1262*4882a593Smuzhiyun #endif
1263*4882a593Smuzhiyun 	case ODM_RTL8814C:
1264*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1265*4882a593Smuzhiyun 		rf->rf_supportability =
1266*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1267*4882a593Smuzhiyun 			HAL_RF_IQK |
1268*4882a593Smuzhiyun 			HAL_RF_LCK |
1269*4882a593Smuzhiyun 			HAL_RF_DPK |
1270*4882a593Smuzhiyun 			HAL_RF_DACK |
1271*4882a593Smuzhiyun 			HAL_RF_TXGAPK |
1272*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1273*4882a593Smuzhiyun 			0;
1274*4882a593Smuzhiyun #endif
1275*4882a593Smuzhiyun 	break;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	default:
1278*4882a593Smuzhiyun 		rf->rf_supportability =
1279*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1280*4882a593Smuzhiyun 			HAL_RF_IQK |
1281*4882a593Smuzhiyun 			HAL_RF_LCK |
1282*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1283*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1284*4882a593Smuzhiyun 			0;
1285*4882a593Smuzhiyun 		break;
1286*4882a593Smuzhiyun 	}
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_INIT,
1289*4882a593Smuzhiyun 	       "IC = ((0x%x)), RF_Supportability Init MP = ((0x%x))\n",
1290*4882a593Smuzhiyun 	       dm->support_ic_type, rf->rf_supportability);
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
halrf_supportability_init(void * dm_void)1293*4882a593Smuzhiyun void halrf_supportability_init(void *dm_void)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1296*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1299*4882a593Smuzhiyun 	case ODM_RTL8814B:
1300*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1301*4882a593Smuzhiyun 		rf->rf_supportability =
1302*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1303*4882a593Smuzhiyun 			HAL_RF_IQK |
1304*4882a593Smuzhiyun 			HAL_RF_LCK |
1305*4882a593Smuzhiyun 			HAL_RF_DPK |
1306*4882a593Smuzhiyun 			HAL_RF_DACK |
1307*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1308*4882a593Smuzhiyun 			0;
1309*4882a593Smuzhiyun #endif
1310*4882a593Smuzhiyun 		break;
1311*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1312*4882a593Smuzhiyun 	case ODM_RTL8822B:
1313*4882a593Smuzhiyun 		rf->rf_supportability =
1314*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1315*4882a593Smuzhiyun 			HAL_RF_IQK |
1316*4882a593Smuzhiyun 			HAL_RF_LCK |
1317*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1318*4882a593Smuzhiyun 			0;
1319*4882a593Smuzhiyun 		break;
1320*4882a593Smuzhiyun #endif
1321*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1322*4882a593Smuzhiyun 	case ODM_RTL8822C:
1323*4882a593Smuzhiyun 		rf->rf_supportability =
1324*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1325*4882a593Smuzhiyun 			HAL_RF_IQK |
1326*4882a593Smuzhiyun 			HAL_RF_LCK |
1327*4882a593Smuzhiyun 			HAL_RF_DPK |
1328*4882a593Smuzhiyun 			HAL_RF_DACK |
1329*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1330*4882a593Smuzhiyun 			HAL_RF_RXDCK |
1331*4882a593Smuzhiyun 			HAL_RF_TXGAPK |
1332*4882a593Smuzhiyun 			0;
1333*4882a593Smuzhiyun 		break;
1334*4882a593Smuzhiyun #endif
1335*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
1336*4882a593Smuzhiyun 	case ODM_RTL8821C:
1337*4882a593Smuzhiyun 		rf->rf_supportability =
1338*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1339*4882a593Smuzhiyun 			HAL_RF_IQK |
1340*4882a593Smuzhiyun 			HAL_RF_LCK |
1341*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1342*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1343*4882a593Smuzhiyun 			0;
1344*4882a593Smuzhiyun 		break;
1345*4882a593Smuzhiyun #endif
1346*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
1347*4882a593Smuzhiyun 	case ODM_RTL8195B:
1348*4882a593Smuzhiyun 		rf->rf_supportability =
1349*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1350*4882a593Smuzhiyun 			HAL_RF_IQK |
1351*4882a593Smuzhiyun 			HAL_RF_LCK |
1352*4882a593Smuzhiyun 			HAL_RF_DPK |
1353*4882a593Smuzhiyun 			/*HAL_RF_TXGAPK |*/
1354*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1355*4882a593Smuzhiyun 			0;
1356*4882a593Smuzhiyun 		break;
1357*4882a593Smuzhiyun #endif
1358*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
1359*4882a593Smuzhiyun 		case ODM_RTL8812F:
1360*4882a593Smuzhiyun 			rf->rf_supportability =
1361*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1362*4882a593Smuzhiyun 				HAL_RF_IQK |
1363*4882a593Smuzhiyun 				HAL_RF_LCK |
1364*4882a593Smuzhiyun 				HAL_RF_DPK |
1365*4882a593Smuzhiyun 				HAL_RF_DACK |
1366*4882a593Smuzhiyun 				HAL_RF_DPK_TRACK |
1367*4882a593Smuzhiyun 				0;
1368*4882a593Smuzhiyun 			break;
1369*4882a593Smuzhiyun #endif
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
1372*4882a593Smuzhiyun 		case ODM_RTL8198F:
1373*4882a593Smuzhiyun 			rf->rf_supportability =
1374*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1375*4882a593Smuzhiyun 				HAL_RF_IQK |
1376*4882a593Smuzhiyun 				HAL_RF_LCK |
1377*4882a593Smuzhiyun 				HAL_RF_DPK |
1378*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1379*4882a593Smuzhiyun 				0;
1380*4882a593Smuzhiyun 			break;
1381*4882a593Smuzhiyun #endif
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
1384*4882a593Smuzhiyun 		case ODM_RTL8192F:
1385*4882a593Smuzhiyun 			rf->rf_supportability =
1386*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1387*4882a593Smuzhiyun 				HAL_RF_IQK |
1388*4882a593Smuzhiyun 				HAL_RF_LCK |
1389*4882a593Smuzhiyun 				HAL_RF_DPK |
1390*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1391*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
1392*4882a593Smuzhiyun 				/*@HAL_2GBAND_SHIFT |*/
1393*4882a593Smuzhiyun #endif
1394*4882a593Smuzhiyun 				0;
1395*4882a593Smuzhiyun 			break;
1396*4882a593Smuzhiyun #endif
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
1399*4882a593Smuzhiyun 		case ODM_RTL8197F:
1400*4882a593Smuzhiyun 			rf->rf_supportability =
1401*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1402*4882a593Smuzhiyun 				HAL_RF_IQK |
1403*4882a593Smuzhiyun 				HAL_RF_LCK |
1404*4882a593Smuzhiyun 				HAL_RF_DPK |
1405*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1406*4882a593Smuzhiyun 				0;
1407*4882a593Smuzhiyun 			break;
1408*4882a593Smuzhiyun #endif
1409*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
1410*4882a593Smuzhiyun 		case ODM_RTL8197G:
1411*4882a593Smuzhiyun 			rf->rf_supportability =
1412*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1413*4882a593Smuzhiyun 				HAL_RF_IQK |
1414*4882a593Smuzhiyun 				/*HAL_RF_LCK |*/
1415*4882a593Smuzhiyun 				HAL_RF_DPK |
1416*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1417*4882a593Smuzhiyun 				HAL_RF_DPK_TRACK |
1418*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
1419*4882a593Smuzhiyun 				HAL_2GBAND_SHIFT |
1420*4882a593Smuzhiyun #endif
1421*4882a593Smuzhiyun 			0;
1422*4882a593Smuzhiyun 		break;
1423*4882a593Smuzhiyun #endif
1424*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
1425*4882a593Smuzhiyun 		case ODM_RTL8721D:
1426*4882a593Smuzhiyun 			rf->rf_supportability =
1427*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1428*4882a593Smuzhiyun 				HAL_RF_IQK |
1429*4882a593Smuzhiyun 				HAL_RF_LCK |
1430*4882a593Smuzhiyun 				HAL_RF_DPK |
1431*4882a593Smuzhiyun 				HAL_RF_DPK_TRACK |
1432*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1433*4882a593Smuzhiyun 				0;
1434*4882a593Smuzhiyun 			break;
1435*4882a593Smuzhiyun #endif
1436*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1437*4882a593Smuzhiyun 		case ODM_RTL8723F:
1438*4882a593Smuzhiyun 			rf->rf_supportability =
1439*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1440*4882a593Smuzhiyun 				HAL_RF_IQK |
1441*4882a593Smuzhiyun 				HAL_RF_LCK |
1442*4882a593Smuzhiyun 				HAL_RF_DPK |
1443*4882a593Smuzhiyun 				HAL_RF_TXGAPK |
1444*4882a593Smuzhiyun 				HAL_RF_DPK_TRACK |
1445*4882a593Smuzhiyun 				0;
1446*4882a593Smuzhiyun 			break;
1447*4882a593Smuzhiyun #endif
1448*4882a593Smuzhiyun 		case ODM_RTL8814C:
1449*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1450*4882a593Smuzhiyun 			rf->rf_supportability =
1451*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1452*4882a593Smuzhiyun 				HAL_RF_IQK |
1453*4882a593Smuzhiyun 				HAL_RF_LCK |
1454*4882a593Smuzhiyun 				HAL_RF_DPK |
1455*4882a593Smuzhiyun 				HAL_RF_DACK |
1456*4882a593Smuzhiyun 				HAL_RF_DPK_TRACK |
1457*4882a593Smuzhiyun 				HAL_RF_TXGAPK |
1458*4882a593Smuzhiyun 				0;
1459*4882a593Smuzhiyun #endif
1460*4882a593Smuzhiyun 			break;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	default:
1463*4882a593Smuzhiyun 		rf->rf_supportability =
1464*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1465*4882a593Smuzhiyun 			HAL_RF_IQK |
1466*4882a593Smuzhiyun 			HAL_RF_LCK |
1467*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1468*4882a593Smuzhiyun 			0;
1469*4882a593Smuzhiyun 		break;
1470*4882a593Smuzhiyun 	}
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_INIT,
1473*4882a593Smuzhiyun 	       "IC = ((0x%x)), RF_Supportability Init = ((0x%x))\n",
1474*4882a593Smuzhiyun 	       dm->support_ic_type, rf->rf_supportability);
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun 
halrf_watchdog(void * dm_void)1477*4882a593Smuzhiyun void halrf_watchdog(void *dm_void)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1480*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1481*4882a593Smuzhiyun #if 0
1482*4882a593Smuzhiyun 	/*RF_DBG(dm, DBG_RF_TMP, "%s\n", __func__);*/
1483*4882a593Smuzhiyun #endif
1484*4882a593Smuzhiyun 	if (rf->is_dpk_in_progress || dm->rf_calibrate_info.is_iqk_in_progress ||
1485*4882a593Smuzhiyun 		rf->is_tssi_in_progress)
1486*4882a593Smuzhiyun 		return;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_RTL8723F))
1489*4882a593Smuzhiyun 		phydm_rf_watchdog(dm);
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	halrf_dpk_track(dm);
1492*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1493*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F){
1494*4882a593Smuzhiyun 		halrf_xtal_thermal_track(dm);
1495*4882a593Smuzhiyun 		halrf_powertracking_thermal(dm);
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun #endif
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun #if 0
1501*4882a593Smuzhiyun void
1502*4882a593Smuzhiyun halrf_iqk_init(
1503*4882a593Smuzhiyun 	void			*dm_void
1504*4882a593Smuzhiyun )
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1507*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1510*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1511*4882a593Smuzhiyun 	case ODM_RTL8814B:
1512*4882a593Smuzhiyun 		break;
1513*4882a593Smuzhiyun #endif
1514*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1515*4882a593Smuzhiyun 	case ODM_RTL8822B:
1516*4882a593Smuzhiyun 		_iq_calibrate_8822b_init(dm);
1517*4882a593Smuzhiyun 		break;
1518*4882a593Smuzhiyun #endif
1519*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1520*4882a593Smuzhiyun 	case ODM_RTL8822C:
1521*4882a593Smuzhiyun 		_iq_calibrate_8822c_init(dm);
1522*4882a593Smuzhiyun 		break;
1523*4882a593Smuzhiyun #endif
1524*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
1525*4882a593Smuzhiyun 	case ODM_RTL8821C:
1526*4882a593Smuzhiyun 		break;
1527*4882a593Smuzhiyun #endif
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	default:
1530*4882a593Smuzhiyun 		break;
1531*4882a593Smuzhiyun 	}
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun #endif
1534*4882a593Smuzhiyun 
halrf_rfk_power_save(void * dm_void,boolean is_power_save)1535*4882a593Smuzhiyun void halrf_rfk_power_save(void *dm_void, boolean is_power_save)
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1538*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1541*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1542*4882a593Smuzhiyun 	case ODM_RTL8822C:
1543*4882a593Smuzhiyun 		halrf_rfk_power_save_8822c(dm, is_power_save);
1544*4882a593Smuzhiyun 	break;
1545*4882a593Smuzhiyun #endif
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1548*4882a593Smuzhiyun 	case ODM_RTL8723F:
1549*4882a593Smuzhiyun 		halrf_rfk_power_save_8723f(dm, is_power_save);
1550*4882a593Smuzhiyun 	break;
1551*4882a593Smuzhiyun #endif
1552*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1553*4882a593Smuzhiyun 		case ODM_RTL8814C:
1554*4882a593Smuzhiyun 		break;
1555*4882a593Smuzhiyun #endif
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	default:
1558*4882a593Smuzhiyun 	break;
1559*4882a593Smuzhiyun 	}
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 
halrf_reload_iqk(void * dm_void,boolean reset)1564*4882a593Smuzhiyun void halrf_reload_iqk(void *dm_void, boolean reset)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1567*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
1568*4882a593Smuzhiyun 	u8 i, ch;
1569*4882a593Smuzhiyun 	u32 tmp;
1570*4882a593Smuzhiyun 	u32 bit_mask_20_16 = BIT(20) | BIT(19) | BIT(18) | BIT(17) | BIT(16);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, false);
1573*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1574*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1575*4882a593Smuzhiyun 	case ODM_RTL8822C:
1576*4882a593Smuzhiyun 		iqk_reload_iqk_8822c(dm, reset);
1577*4882a593Smuzhiyun 	break;
1578*4882a593Smuzhiyun #endif
1579*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
1580*4882a593Smuzhiyun 	case ODM_RTL8195B:
1581*4882a593Smuzhiyun 		iqk_reload_iqk_8195b(dm, reset);
1582*4882a593Smuzhiyun 	break;
1583*4882a593Smuzhiyun #endif
1584*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1585*4882a593Smuzhiyun 	case ODM_RTL8814C:
1586*4882a593Smuzhiyun 		iqk_reload_iqk_8814c(dm, reset);
1587*4882a593Smuzhiyun 	break;
1588*4882a593Smuzhiyun #endif
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	default:
1591*4882a593Smuzhiyun 	break;
1592*4882a593Smuzhiyun 	}
1593*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, true);
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun 
halrf_rfk_handshake(void * dm_void,boolean is_before_k)1596*4882a593Smuzhiyun void halrf_rfk_handshake(void *dm_void, boolean is_before_k)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	if (!dm->mp_mode)
1601*4882a593Smuzhiyun 		return;
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	if (*dm->mp_mode)
1604*4882a593Smuzhiyun 		return;
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1607*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1608*4882a593Smuzhiyun 		case ODM_RTL8822C:
1609*4882a593Smuzhiyun 			halrf_rfk_handshake_8822c(dm, is_before_k);
1610*4882a593Smuzhiyun 			break;
1611*4882a593Smuzhiyun #endif
1612*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
1613*4882a593Smuzhiyun 		case ODM_RTL8710C:
1614*4882a593Smuzhiyun 			halrf_rfk_handshake_8710c(dm, is_before_k);
1615*4882a593Smuzhiyun 			break;
1616*4882a593Smuzhiyun #endif
1617*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1618*4882a593Smuzhiyun 		case ODM_RTL8723F:
1619*4882a593Smuzhiyun 			halrf_rfk_handshake_8723f(dm, is_before_k);
1620*4882a593Smuzhiyun 			break;
1621*4882a593Smuzhiyun #endif
1622*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1623*4882a593Smuzhiyun 		case ODM_RTL8814C:
1624*4882a593Smuzhiyun 			break;
1625*4882a593Smuzhiyun #endif
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 		default:
1628*4882a593Smuzhiyun 			break;
1629*4882a593Smuzhiyun 	}
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun 
halrf_bbreset(void * dm_void)1632*4882a593Smuzhiyun void halrf_bbreset(void *dm_void)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1638*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1639*4882a593Smuzhiyun 		case ODM_RTL8814B:
1640*4882a593Smuzhiyun 			phydm_bb_reset_8814b(dm);
1641*4882a593Smuzhiyun 			break;
1642*4882a593Smuzhiyun #endif
1643*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1644*4882a593Smuzhiyun 		case ODM_RTL8814C:
1645*4882a593Smuzhiyun 			phydm_bb_reset_8814c(dm);
1646*4882a593Smuzhiyun 			break;
1647*4882a593Smuzhiyun #endif
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 		default:
1650*4882a593Smuzhiyun 			break;
1651*4882a593Smuzhiyun 	}
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun 
halrf_rf_k_connect_trigger(void * dm_void,boolean is_recovery,enum halrf_k_segment_time seg_time)1654*4882a593Smuzhiyun void halrf_rf_k_connect_trigger(void *dm_void, boolean is_recovery,
1655*4882a593Smuzhiyun 				enum halrf_k_segment_time seg_time)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1658*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
1659*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	if (!dm->mp_mode)
1662*4882a593Smuzhiyun 		return;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
1665*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
1666*4882a593Smuzhiyun 		if (*dm->mp_mode &
1667*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
1668*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
1669*4882a593Smuzhiyun 			return;
1670*4882a593Smuzhiyun 	}
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	/*[TX GAP K]*/
1673*4882a593Smuzhiyun 	halrf_txgapk_trigger(dm);
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	/*[LOK, IQK]*/
1676*4882a593Smuzhiyun 	halrf_segment_iqk_trigger(dm, true, seg_time);
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	/*[TSSI Trk]*/
1679*4882a593Smuzhiyun 	halrf_tssi_trigger(dm);
1680*4882a593Smuzhiyun 	/*[DPK]*/
1681*4882a593Smuzhiyun #if 1
1682*4882a593Smuzhiyun 	if(dpk_info->is_dpk_by_channel == true)
1683*4882a593Smuzhiyun 		halrf_dpk_trigger(dm);
1684*4882a593Smuzhiyun 	else
1685*4882a593Smuzhiyun 		halrf_dpk_reload(dm);
1686*4882a593Smuzhiyun #endif
1687*4882a593Smuzhiyun 	//ADDA restore to MP_UI setting;
1688*4882a593Smuzhiyun 	config_halrf_path_adda_setting_trigger(dm);
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	halrf_spur_compensation(dm);
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	halrf_bbreset(dm);
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun 
config_halrf_path_adda_setting_trigger(void * dm_void)1695*4882a593Smuzhiyun void config_halrf_path_adda_setting_trigger(void *dm_void)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1700*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
1701*4882a593Smuzhiyun 		config_phydm_path_adda_setting_8814b(dm);
1702*4882a593Smuzhiyun #endif
1703*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1704*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
1705*4882a593Smuzhiyun 		config_phydm_path_adda_setting_8814c(dm);
1706*4882a593Smuzhiyun #endif
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun 
halrf_dack_restore(void * dm_void)1711*4882a593Smuzhiyun void halrf_dack_restore(void *dm_void)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1714*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DACK))
1717*4882a593Smuzhiyun 		return;
1718*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1719*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1720*4882a593Smuzhiyun 	case ODM_RTL8822C:
1721*4882a593Smuzhiyun 		halrf_dack_restore_8822c(dm);
1722*4882a593Smuzhiyun 		break;
1723*4882a593Smuzhiyun #endif
1724*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1725*4882a593Smuzhiyun 	case ODM_RTL8814C:
1726*4882a593Smuzhiyun 		//halrf_dack_restore_8814c(dm);
1727*4882a593Smuzhiyun 	break;
1728*4882a593Smuzhiyun #endif
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	default:
1731*4882a593Smuzhiyun 		break;
1732*4882a593Smuzhiyun 	}
1733*4882a593Smuzhiyun }
halrf_dack_trigger(void * dm_void,boolean force)1734*4882a593Smuzhiyun void halrf_dack_trigger(void *dm_void, boolean force)
1735*4882a593Smuzhiyun {
1736*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1737*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	u64 start_time;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DACK))
1742*4882a593Smuzhiyun 		return;
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	start_time = odm_get_current_time(dm);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1747*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1748*4882a593Smuzhiyun 	case ODM_RTL8822C:
1749*4882a593Smuzhiyun 		halrf_dac_cal_8822c(dm, force);
1750*4882a593Smuzhiyun 		break;
1751*4882a593Smuzhiyun #endif
1752*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
1753*4882a593Smuzhiyun 	case ODM_RTL8812F:
1754*4882a593Smuzhiyun 		halrf_dac_cal_8812f(dm);
1755*4882a593Smuzhiyun 		break;
1756*4882a593Smuzhiyun #endif
1757*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1758*4882a593Smuzhiyun 	case ODM_RTL8814B:
1759*4882a593Smuzhiyun 		halrf_dac_cal_8814b(dm);
1760*4882a593Smuzhiyun 		break;
1761*4882a593Smuzhiyun #endif
1762*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1763*4882a593Smuzhiyun 	case ODM_RTL8814C:
1764*4882a593Smuzhiyun 		halrf_dac_cal_8814c(dm);
1765*4882a593Smuzhiyun 	break;
1766*4882a593Smuzhiyun #endif
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	default:
1769*4882a593Smuzhiyun 		break;
1770*4882a593Smuzhiyun 	}
1771*4882a593Smuzhiyun 	rf->dpk_progressing_time = odm_get_progressing_time(dm, start_time);
1772*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_DACK, "[DACK]DACK progressing_time = %lld ms\n",
1773*4882a593Smuzhiyun 	       rf->dpk_progressing_time);
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 
halrf_dack_dbg(void * dm_void)1777*4882a593Smuzhiyun void halrf_dack_dbg(void *dm_void)
1778*4882a593Smuzhiyun {
1779*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1780*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	u64 start_time;
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DACK))
1785*4882a593Smuzhiyun 		return;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1788*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1789*4882a593Smuzhiyun 	case ODM_RTL8822C:
1790*4882a593Smuzhiyun 		halrf_dack_dbg_8822c(dm);
1791*4882a593Smuzhiyun 		break;
1792*4882a593Smuzhiyun #endif
1793*4882a593Smuzhiyun 	default:
1794*4882a593Smuzhiyun 		break;
1795*4882a593Smuzhiyun 	}
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 
halrf_segment_iqk_trigger(void * dm_void,boolean clear,boolean segment_iqk)1799*4882a593Smuzhiyun void halrf_segment_iqk_trigger(void *dm_void, boolean clear,
1800*4882a593Smuzhiyun 			       boolean segment_iqk)
1801*4882a593Smuzhiyun {
1802*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1803*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
1804*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1805*4882a593Smuzhiyun 	u64 start_time;
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
1808*4882a593Smuzhiyun 	if (odm_check_power_status(dm) == false)
1809*4882a593Smuzhiyun 		return;
1810*4882a593Smuzhiyun #endif
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	if (!dm->mp_mode)
1813*4882a593Smuzhiyun 		return;
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
1816*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
1817*4882a593Smuzhiyun 		if (*dm->mp_mode &
1818*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
1819*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
1820*4882a593Smuzhiyun 			return;
1821*4882a593Smuzhiyun 	}
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_IQK))
1824*4882a593Smuzhiyun 		return;
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun #if DISABLE_BB_RF
1827*4882a593Smuzhiyun 	return;
1828*4882a593Smuzhiyun #endif
1829*4882a593Smuzhiyun 	if (iqk_info->rfk_forbidden)
1830*4882a593Smuzhiyun 		return;
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	rf->rfk_type = RF01_IQK;
1833*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	if (!dm->rf_calibrate_info.is_iqk_in_progress) {
1836*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
1837*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_iqk_in_progress = true;
1838*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
1839*4882a593Smuzhiyun 		start_time = odm_get_current_time(dm);
1840*4882a593Smuzhiyun 		dm->IQK_info.segment_iqk = segment_iqk;
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, false);
1843*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
1844*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1845*4882a593Smuzhiyun 		case ODM_RTL8822B:
1846*4882a593Smuzhiyun 			phy_iq_calibrate_8822b(dm, clear, segment_iqk);
1847*4882a593Smuzhiyun 			break;
1848*4882a593Smuzhiyun #endif
1849*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1850*4882a593Smuzhiyun 		case ODM_RTL8822C:
1851*4882a593Smuzhiyun 			phy_iq_calibrate_8822c(dm, clear, segment_iqk);
1852*4882a593Smuzhiyun 			break;
1853*4882a593Smuzhiyun #endif
1854*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
1855*4882a593Smuzhiyun 		case ODM_RTL8821C:
1856*4882a593Smuzhiyun 			phy_iq_calibrate_8821c(dm, clear, segment_iqk);
1857*4882a593Smuzhiyun 			break;
1858*4882a593Smuzhiyun #endif
1859*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1860*4882a593Smuzhiyun 		case ODM_RTL8814B:
1861*4882a593Smuzhiyun 			phy_iq_calibrate_8814b(dm, clear, segment_iqk);
1862*4882a593Smuzhiyun 			break;
1863*4882a593Smuzhiyun #endif
1864*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
1865*4882a593Smuzhiyun 		case ODM_RTL8195B:
1866*4882a593Smuzhiyun 			phy_iq_calibrate_8195b(dm, clear, segment_iqk);
1867*4882a593Smuzhiyun 			break;
1868*4882a593Smuzhiyun #endif
1869*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
1870*4882a593Smuzhiyun 		case ODM_RTL8710C:
1871*4882a593Smuzhiyun 			phy_iq_calibrate_8710c(dm, clear, segment_iqk);
1872*4882a593Smuzhiyun 			break;
1873*4882a593Smuzhiyun #endif
1874*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
1875*4882a593Smuzhiyun 		case ODM_RTL8198F:
1876*4882a593Smuzhiyun 			phy_iq_calibrate_8198f(dm, clear, segment_iqk);
1877*4882a593Smuzhiyun 			break;
1878*4882a593Smuzhiyun #endif
1879*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
1880*4882a593Smuzhiyun 		case ODM_RTL8812F:
1881*4882a593Smuzhiyun 			phy_iq_calibrate_8812f(dm, clear, segment_iqk);
1882*4882a593Smuzhiyun 			break;
1883*4882a593Smuzhiyun #endif
1884*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
1885*4882a593Smuzhiyun 		case ODM_RTL8197G:
1886*4882a593Smuzhiyun 			phy_iq_calibrate_8197g(dm, clear, segment_iqk);
1887*4882a593Smuzhiyun 			break;
1888*4882a593Smuzhiyun #endif
1889*4882a593Smuzhiyun #if (RTL8188E_SUPPORT == 1)
1890*4882a593Smuzhiyun 		case ODM_RTL8188E:
1891*4882a593Smuzhiyun 			phy_iq_calibrate_8188e(dm, false);
1892*4882a593Smuzhiyun 			break;
1893*4882a593Smuzhiyun #endif
1894*4882a593Smuzhiyun #if (RTL8188F_SUPPORT == 1)
1895*4882a593Smuzhiyun 		case ODM_RTL8188F:
1896*4882a593Smuzhiyun 			phy_iq_calibrate_8188f(dm, false);
1897*4882a593Smuzhiyun 			break;
1898*4882a593Smuzhiyun #endif
1899*4882a593Smuzhiyun #if (RTL8192E_SUPPORT == 1)
1900*4882a593Smuzhiyun 		case ODM_RTL8192E:
1901*4882a593Smuzhiyun 			phy_iq_calibrate_8192e(dm, false);
1902*4882a593Smuzhiyun 			break;
1903*4882a593Smuzhiyun #endif
1904*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
1905*4882a593Smuzhiyun 		case ODM_RTL8197F:
1906*4882a593Smuzhiyun 			phy_iq_calibrate_8197f(dm, false);
1907*4882a593Smuzhiyun 			break;
1908*4882a593Smuzhiyun #endif
1909*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
1910*4882a593Smuzhiyun 		case ODM_RTL8192F:
1911*4882a593Smuzhiyun 			phy_iq_calibrate_8192f(dm, false);
1912*4882a593Smuzhiyun 			break;
1913*4882a593Smuzhiyun #endif
1914*4882a593Smuzhiyun #if (RTL8703B_SUPPORT == 1)
1915*4882a593Smuzhiyun 		case ODM_RTL8703B:
1916*4882a593Smuzhiyun 			phy_iq_calibrate_8703b(dm, false);
1917*4882a593Smuzhiyun 			break;
1918*4882a593Smuzhiyun #endif
1919*4882a593Smuzhiyun #if (RTL8710B_SUPPORT == 1)
1920*4882a593Smuzhiyun 		case ODM_RTL8710B:
1921*4882a593Smuzhiyun 			phy_iq_calibrate_8710b(dm, false);
1922*4882a593Smuzhiyun 			break;
1923*4882a593Smuzhiyun #endif
1924*4882a593Smuzhiyun #if (RTL8723B_SUPPORT == 1)
1925*4882a593Smuzhiyun 		case ODM_RTL8723B:
1926*4882a593Smuzhiyun 			phy_iq_calibrate_8723b(dm, false);
1927*4882a593Smuzhiyun 			break;
1928*4882a593Smuzhiyun #endif
1929*4882a593Smuzhiyun #if (RTL8723D_SUPPORT == 1)
1930*4882a593Smuzhiyun 		case ODM_RTL8723D:
1931*4882a593Smuzhiyun 			phy_iq_calibrate_8723d(dm, false);
1932*4882a593Smuzhiyun 			break;
1933*4882a593Smuzhiyun #endif
1934*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
1935*4882a593Smuzhiyun 		case ODM_RTL8721D:
1936*4882a593Smuzhiyun 			phy_iq_calibrate_8721d(dm, false);
1937*4882a593Smuzhiyun 			break;
1938*4882a593Smuzhiyun #endif
1939*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
1940*4882a593Smuzhiyun 		case ODM_RTL8812:
1941*4882a593Smuzhiyun 			phy_iq_calibrate_8812a(dm, false);
1942*4882a593Smuzhiyun 			break;
1943*4882a593Smuzhiyun #endif
1944*4882a593Smuzhiyun #if (RTL8821A_SUPPORT == 1)
1945*4882a593Smuzhiyun 		case ODM_RTL8821:
1946*4882a593Smuzhiyun 			phy_iq_calibrate_8821a(dm, false);
1947*4882a593Smuzhiyun 			break;
1948*4882a593Smuzhiyun #endif
1949*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1)
1950*4882a593Smuzhiyun 		case ODM_RTL8814A:
1951*4882a593Smuzhiyun 			phy_iq_calibrate_8814a(dm, false);
1952*4882a593Smuzhiyun 			break;
1953*4882a593Smuzhiyun #endif
1954*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1955*4882a593Smuzhiyun 		case ODM_RTL8723F:
1956*4882a593Smuzhiyun 			phy_iq_calibrate_8723f(dm, false);
1957*4882a593Smuzhiyun 			break;
1958*4882a593Smuzhiyun #endif
1959*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
1960*4882a593Smuzhiyun 		case ODM_RTL8814C:
1961*4882a593Smuzhiyun 			phy_iq_calibrate_8814c(dm, clear, segment_iqk);
1962*4882a593Smuzhiyun 			break;
1963*4882a593Smuzhiyun #endif
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 		default:
1967*4882a593Smuzhiyun 			break;
1968*4882a593Smuzhiyun 		}
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, true);
1971*4882a593Smuzhiyun 		dm->rf_calibrate_info.iqk_progressing_time =
1972*4882a593Smuzhiyun 				odm_get_progressing_time(dm, start_time);
1973*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "[IQK]IQK progressing_time = %lld ms\n",
1974*4882a593Smuzhiyun 		       dm->rf_calibrate_info.iqk_progressing_time);
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
1977*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_iqk_in_progress = false;
1978*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 		halrf_rfk_handshake(dm, false);
1981*4882a593Smuzhiyun 	} else {
1982*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK,
1983*4882a593Smuzhiyun 		       "== Return the IQK CMD, because RFKs in Progress ==\n");
1984*4882a593Smuzhiyun 	}
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 
halrf_iqk_trigger(void * dm_void,boolean is_recovery)1988*4882a593Smuzhiyun void halrf_iqk_trigger(void *dm_void, boolean is_recovery)
1989*4882a593Smuzhiyun {
1990*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1991*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
1992*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
1993*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1994*4882a593Smuzhiyun 	u64 start_time;
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
1997*4882a593Smuzhiyun 	if (odm_check_power_status(dm) == false)
1998*4882a593Smuzhiyun 		return;
1999*4882a593Smuzhiyun #endif
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	if (!dm->mp_mode)
2002*4882a593Smuzhiyun 		return;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
2005*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
2006*4882a593Smuzhiyun 		if (*dm->mp_mode &
2007*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
2008*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
2009*4882a593Smuzhiyun 			return;
2010*4882a593Smuzhiyun 	}
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_IQK))
2013*4882a593Smuzhiyun 		return;
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun #if DISABLE_BB_RF
2016*4882a593Smuzhiyun 	return;
2017*4882a593Smuzhiyun #endif
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	if (iqk_info->rfk_forbidden)
2020*4882a593Smuzhiyun 		return;
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	rf->rfk_type = RF01_IQK;
2023*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	if (!dm->rf_calibrate_info.is_iqk_in_progress) {
2026*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2027*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_iqk_in_progress = true;
2028*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2029*4882a593Smuzhiyun 		start_time = odm_get_current_time(dm);
2030*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, false);
2031*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
2032*4882a593Smuzhiyun #if (RTL8188E_SUPPORT == 1)
2033*4882a593Smuzhiyun 		case ODM_RTL8188E:
2034*4882a593Smuzhiyun 			phy_iq_calibrate_8188e(dm, is_recovery);
2035*4882a593Smuzhiyun 			break;
2036*4882a593Smuzhiyun #endif
2037*4882a593Smuzhiyun #if (RTL8188F_SUPPORT == 1)
2038*4882a593Smuzhiyun 		case ODM_RTL8188F:
2039*4882a593Smuzhiyun 			phy_iq_calibrate_8188f(dm, is_recovery);
2040*4882a593Smuzhiyun 			break;
2041*4882a593Smuzhiyun #endif
2042*4882a593Smuzhiyun #if (RTL8192E_SUPPORT == 1)
2043*4882a593Smuzhiyun 		case ODM_RTL8192E:
2044*4882a593Smuzhiyun 			phy_iq_calibrate_8192e(dm, is_recovery);
2045*4882a593Smuzhiyun 			break;
2046*4882a593Smuzhiyun #endif
2047*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2048*4882a593Smuzhiyun 		case ODM_RTL8197F:
2049*4882a593Smuzhiyun 			phy_iq_calibrate_8197f(dm, is_recovery);
2050*4882a593Smuzhiyun 			break;
2051*4882a593Smuzhiyun #endif
2052*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2053*4882a593Smuzhiyun 		case ODM_RTL8192F:
2054*4882a593Smuzhiyun 			phy_iq_calibrate_8192f(dm, is_recovery);
2055*4882a593Smuzhiyun 			break;
2056*4882a593Smuzhiyun #endif
2057*4882a593Smuzhiyun #if (RTL8703B_SUPPORT == 1)
2058*4882a593Smuzhiyun 		case ODM_RTL8703B:
2059*4882a593Smuzhiyun 			phy_iq_calibrate_8703b(dm, is_recovery);
2060*4882a593Smuzhiyun 			break;
2061*4882a593Smuzhiyun #endif
2062*4882a593Smuzhiyun #if (RTL8710B_SUPPORT == 1)
2063*4882a593Smuzhiyun 		case ODM_RTL8710B:
2064*4882a593Smuzhiyun 			phy_iq_calibrate_8710b(dm, is_recovery);
2065*4882a593Smuzhiyun 			break;
2066*4882a593Smuzhiyun #endif
2067*4882a593Smuzhiyun #if (RTL8723B_SUPPORT == 1)
2068*4882a593Smuzhiyun 		case ODM_RTL8723B:
2069*4882a593Smuzhiyun 			phy_iq_calibrate_8723b(dm, is_recovery);
2070*4882a593Smuzhiyun 			break;
2071*4882a593Smuzhiyun #endif
2072*4882a593Smuzhiyun #if (RTL8723D_SUPPORT == 1)
2073*4882a593Smuzhiyun 		case ODM_RTL8723D:
2074*4882a593Smuzhiyun 			phy_iq_calibrate_8723d(dm, is_recovery);
2075*4882a593Smuzhiyun 			break;
2076*4882a593Smuzhiyun #endif
2077*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2078*4882a593Smuzhiyun 		case ODM_RTL8721D:
2079*4882a593Smuzhiyun 			phy_iq_calibrate_8721d(dm, is_recovery);
2080*4882a593Smuzhiyun 			break;
2081*4882a593Smuzhiyun #endif
2082*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
2083*4882a593Smuzhiyun 		case ODM_RTL8812:
2084*4882a593Smuzhiyun 			phy_iq_calibrate_8812a(dm, is_recovery);
2085*4882a593Smuzhiyun 			break;
2086*4882a593Smuzhiyun #endif
2087*4882a593Smuzhiyun #if (RTL8821A_SUPPORT == 1)
2088*4882a593Smuzhiyun 		case ODM_RTL8821:
2089*4882a593Smuzhiyun 			phy_iq_calibrate_8821a(dm, is_recovery);
2090*4882a593Smuzhiyun 			break;
2091*4882a593Smuzhiyun #endif
2092*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1)
2093*4882a593Smuzhiyun 		case ODM_RTL8814A:
2094*4882a593Smuzhiyun 			phy_iq_calibrate_8814a(dm, is_recovery);
2095*4882a593Smuzhiyun 			break;
2096*4882a593Smuzhiyun #endif
2097*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
2098*4882a593Smuzhiyun 		case ODM_RTL8822B:
2099*4882a593Smuzhiyun 			phy_iq_calibrate_8822b(dm, false, false);
2100*4882a593Smuzhiyun 			break;
2101*4882a593Smuzhiyun #endif
2102*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2103*4882a593Smuzhiyun 		case ODM_RTL8822C:
2104*4882a593Smuzhiyun 			phy_iq_calibrate_8822c(dm, false, false);
2105*4882a593Smuzhiyun 			break;
2106*4882a593Smuzhiyun #endif
2107*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
2108*4882a593Smuzhiyun 		case ODM_RTL8821C:
2109*4882a593Smuzhiyun 			phy_iq_calibrate_8821c(dm, false, false);
2110*4882a593Smuzhiyun 			break;
2111*4882a593Smuzhiyun #endif
2112*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2113*4882a593Smuzhiyun 		case ODM_RTL8814B:
2114*4882a593Smuzhiyun 			phy_iq_calibrate_8814b(dm, false, false);
2115*4882a593Smuzhiyun 			break;
2116*4882a593Smuzhiyun #endif
2117*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2118*4882a593Smuzhiyun 		case ODM_RTL8195B:
2119*4882a593Smuzhiyun 			phy_iq_calibrate_8195b(dm, false, false);
2120*4882a593Smuzhiyun 			break;
2121*4882a593Smuzhiyun #endif
2122*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
2123*4882a593Smuzhiyun 		case ODM_RTL8710C:
2124*4882a593Smuzhiyun 			phy_iq_calibrate_8710c(dm, false, false);
2125*4882a593Smuzhiyun 			break;
2126*4882a593Smuzhiyun #endif
2127*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2128*4882a593Smuzhiyun 		case ODM_RTL8198F:
2129*4882a593Smuzhiyun 			phy_iq_calibrate_8198f(dm, false, false);
2130*4882a593Smuzhiyun 			break;
2131*4882a593Smuzhiyun #endif
2132*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2133*4882a593Smuzhiyun 		case ODM_RTL8812F:
2134*4882a593Smuzhiyun 			phy_iq_calibrate_8812f(dm, false, false);
2135*4882a593Smuzhiyun 			break;
2136*4882a593Smuzhiyun #endif
2137*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2138*4882a593Smuzhiyun 		case ODM_RTL8197G:
2139*4882a593Smuzhiyun 			phy_iq_calibrate_8197g(dm, false, false);
2140*4882a593Smuzhiyun 			break;
2141*4882a593Smuzhiyun #endif
2142*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2143*4882a593Smuzhiyun 		case ODM_RTL8723F:
2144*4882a593Smuzhiyun 			phy_iq_calibrate_8723f(dm, is_recovery);
2145*4882a593Smuzhiyun 			break;
2146*4882a593Smuzhiyun #endif
2147*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
2148*4882a593Smuzhiyun 		case ODM_RTL8814C:
2149*4882a593Smuzhiyun 			phy_iq_calibrate_8814c(dm, false, false);
2150*4882a593Smuzhiyun 			break;
2151*4882a593Smuzhiyun #endif
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 		default:
2154*4882a593Smuzhiyun 			break;
2155*4882a593Smuzhiyun 		}
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, true);
2158*4882a593Smuzhiyun 	rf->iqk_progressing_time = odm_get_progressing_time(dm, start_time);
2159*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_LCK, "[IQK]Trigger IQK progressing_time = %lld ms\n",
2160*4882a593Smuzhiyun 	       rf->iqk_progressing_time);
2161*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2162*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_iqk_in_progress = false;
2163*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 		halrf_rfk_handshake(dm, false);
2166*4882a593Smuzhiyun 	} else {
2167*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK,
2168*4882a593Smuzhiyun 		       "== Return the IQK CMD, because RFKs in Progress ==\n");
2169*4882a593Smuzhiyun 	}
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun 
halrf_lck_trigger(void * dm_void)2172*4882a593Smuzhiyun void halrf_lck_trigger(void *dm_void)
2173*4882a593Smuzhiyun {
2174*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2175*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2176*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2177*4882a593Smuzhiyun 	u64 start_time;
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
2180*4882a593Smuzhiyun 	if (odm_check_power_status(dm) == false)
2181*4882a593Smuzhiyun 		return;
2182*4882a593Smuzhiyun #endif
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	if (!dm->mp_mode)
2185*4882a593Smuzhiyun 		return;
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
2188*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
2189*4882a593Smuzhiyun 		if (*dm->mp_mode &
2190*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
2191*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
2192*4882a593Smuzhiyun 			return;
2193*4882a593Smuzhiyun 	}
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_LCK))
2196*4882a593Smuzhiyun 		return;
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun #if DISABLE_BB_RF
2199*4882a593Smuzhiyun 	return;
2200*4882a593Smuzhiyun #endif
2201*4882a593Smuzhiyun 	if (iqk_info->rfk_forbidden)
2202*4882a593Smuzhiyun 		return;
2203*4882a593Smuzhiyun 	while (*dm->is_scan_in_process) {
2204*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_LCK, "[LCK]scan is in process, bypass LCK\n");
2205*4882a593Smuzhiyun 		return;
2206*4882a593Smuzhiyun 	}
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 	if (!dm->rf_calibrate_info.is_lck_in_progress) {
2209*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2210*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_lck_in_progress = true;
2211*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2212*4882a593Smuzhiyun 		start_time = odm_get_current_time(dm);
2213*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
2214*4882a593Smuzhiyun #if (RTL8188E_SUPPORT == 1)
2215*4882a593Smuzhiyun 		case ODM_RTL8188E:
2216*4882a593Smuzhiyun 			phy_lc_calibrate_8188e(dm);
2217*4882a593Smuzhiyun 			break;
2218*4882a593Smuzhiyun #endif
2219*4882a593Smuzhiyun #if (RTL8188F_SUPPORT == 1)
2220*4882a593Smuzhiyun 		case ODM_RTL8188F:
2221*4882a593Smuzhiyun 			phy_lc_calibrate_8188f(dm);
2222*4882a593Smuzhiyun 			break;
2223*4882a593Smuzhiyun #endif
2224*4882a593Smuzhiyun #if (RTL8192E_SUPPORT == 1)
2225*4882a593Smuzhiyun 		case ODM_RTL8192E:
2226*4882a593Smuzhiyun 			phy_lc_calibrate_8192e(dm);
2227*4882a593Smuzhiyun 			break;
2228*4882a593Smuzhiyun #endif
2229*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2230*4882a593Smuzhiyun 		case ODM_RTL8197F:
2231*4882a593Smuzhiyun 			phy_lc_calibrate_8197f(dm);
2232*4882a593Smuzhiyun 			break;
2233*4882a593Smuzhiyun #endif
2234*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2235*4882a593Smuzhiyun 		case ODM_RTL8192F:
2236*4882a593Smuzhiyun 			phy_lc_calibrate_8192f(dm);
2237*4882a593Smuzhiyun 			break;
2238*4882a593Smuzhiyun #endif
2239*4882a593Smuzhiyun #if (RTL8703B_SUPPORT == 1)
2240*4882a593Smuzhiyun 		case ODM_RTL8703B:
2241*4882a593Smuzhiyun 			phy_lc_calibrate_8703b(dm);
2242*4882a593Smuzhiyun 			break;
2243*4882a593Smuzhiyun #endif
2244*4882a593Smuzhiyun #if (RTL8710B_SUPPORT == 1)
2245*4882a593Smuzhiyun 		case ODM_RTL8710B:
2246*4882a593Smuzhiyun 			phy_lc_calibrate_8710b(dm);
2247*4882a593Smuzhiyun 			break;
2248*4882a593Smuzhiyun #endif
2249*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2250*4882a593Smuzhiyun 		case ODM_RTL8721D:
2251*4882a593Smuzhiyun 			phy_lc_calibrate_8721d(dm);
2252*4882a593Smuzhiyun 			break;
2253*4882a593Smuzhiyun #endif
2254*4882a593Smuzhiyun #if (RTL8723B_SUPPORT == 1)
2255*4882a593Smuzhiyun 		case ODM_RTL8723B:
2256*4882a593Smuzhiyun 			phy_lc_calibrate_8723b(dm);
2257*4882a593Smuzhiyun 			break;
2258*4882a593Smuzhiyun #endif
2259*4882a593Smuzhiyun #if (RTL8723D_SUPPORT == 1)
2260*4882a593Smuzhiyun 		case ODM_RTL8723D:
2261*4882a593Smuzhiyun 			phy_lc_calibrate_8723d(dm);
2262*4882a593Smuzhiyun 			break;
2263*4882a593Smuzhiyun #endif
2264*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
2265*4882a593Smuzhiyun 		case ODM_RTL8812:
2266*4882a593Smuzhiyun 			phy_lc_calibrate_8812a(dm);
2267*4882a593Smuzhiyun 			break;
2268*4882a593Smuzhiyun #endif
2269*4882a593Smuzhiyun #if (RTL8821A_SUPPORT == 1)
2270*4882a593Smuzhiyun 		case ODM_RTL8821:
2271*4882a593Smuzhiyun 			phy_lc_calibrate_8821a(dm);
2272*4882a593Smuzhiyun 			break;
2273*4882a593Smuzhiyun #endif
2274*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1)
2275*4882a593Smuzhiyun 		case ODM_RTL8814A:
2276*4882a593Smuzhiyun 			phy_lc_calibrate_8814a(dm);
2277*4882a593Smuzhiyun 			break;
2278*4882a593Smuzhiyun #endif
2279*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
2280*4882a593Smuzhiyun 		case ODM_RTL8822B:
2281*4882a593Smuzhiyun 			phy_lc_calibrate_8822b(dm);
2282*4882a593Smuzhiyun 			break;
2283*4882a593Smuzhiyun #endif
2284*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2285*4882a593Smuzhiyun 		case ODM_RTL8822C:
2286*4882a593Smuzhiyun 			phy_lc_calibrate_8822c(dm);
2287*4882a593Smuzhiyun 			break;
2288*4882a593Smuzhiyun #endif
2289*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2290*4882a593Smuzhiyun 		case ODM_RTL8812F:
2291*4882a593Smuzhiyun 			phy_lc_calibrate_8812f(dm);
2292*4882a593Smuzhiyun 			break;
2293*4882a593Smuzhiyun #endif
2294*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
2295*4882a593Smuzhiyun 		case ODM_RTL8821C:
2296*4882a593Smuzhiyun 			phy_lc_calibrate_8821c(dm);
2297*4882a593Smuzhiyun 			break;
2298*4882a593Smuzhiyun #endif
2299*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2300*4882a593Smuzhiyun 		case ODM_RTL8814B:
2301*4882a593Smuzhiyun 			phy_lc_calibrate_8814b(dm);
2302*4882a593Smuzhiyun 			break;
2303*4882a593Smuzhiyun #endif
2304*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2305*4882a593Smuzhiyun 		case ODM_RTL8197G:
2306*4882a593Smuzhiyun 			phy_lc_calibrate_8197g(dm);
2307*4882a593Smuzhiyun 			break;
2308*4882a593Smuzhiyun #endif
2309*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2310*4882a593Smuzhiyun 		case ODM_RTL8198F:
2311*4882a593Smuzhiyun 			phy_lc_calibrate_8198f(dm);
2312*4882a593Smuzhiyun 			break;
2313*4882a593Smuzhiyun #endif
2314*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
2315*4882a593Smuzhiyun 		case ODM_RTL8710C:
2316*4882a593Smuzhiyun 			phy_lc_calibrate_8710c(dm);
2317*4882a593Smuzhiyun 			break;
2318*4882a593Smuzhiyun #endif
2319*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2320*4882a593Smuzhiyun 		case ODM_RTL8723F:
2321*4882a593Smuzhiyun 			phy_lc_calibrate_8723f(dm);
2322*4882a593Smuzhiyun 			break;
2323*4882a593Smuzhiyun #endif
2324*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
2325*4882a593Smuzhiyun 		case ODM_RTL8814C:
2326*4882a593Smuzhiyun 			phy_lc_calibrate_8814c(dm);
2327*4882a593Smuzhiyun 			break;
2328*4882a593Smuzhiyun #endif
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 		default:
2332*4882a593Smuzhiyun 			break;
2333*4882a593Smuzhiyun 		}
2334*4882a593Smuzhiyun 		dm->rf_calibrate_info.lck_progressing_time =
2335*4882a593Smuzhiyun 				odm_get_progressing_time(dm, start_time);
2336*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_LCK, "[LCK]LCK progressing_time = %lld ms\n",
2337*4882a593Smuzhiyun 		       dm->rf_calibrate_info.lck_progressing_time);
2338*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1 || RTL8821C_SUPPORT == 1)
2339*4882a593Smuzhiyun 		halrf_lck_dbg(dm);
2340*4882a593Smuzhiyun #endif
2341*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2342*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_lck_in_progress = false;
2343*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2344*4882a593Smuzhiyun 	} else {
2345*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_LCK,
2346*4882a593Smuzhiyun 		       "[LCK]= Return the LCK CMD, because RFK is in Progress =\n");
2347*4882a593Smuzhiyun 	}
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun 
halrf_aac_check(struct dm_struct * dm)2350*4882a593Smuzhiyun void halrf_aac_check(struct dm_struct *dm)
2351*4882a593Smuzhiyun {
2352*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2353*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
2354*4882a593Smuzhiyun 	case ODM_RTL8821C:
2355*4882a593Smuzhiyun #if 0
2356*4882a593Smuzhiyun 		aac_check_8821c(dm);
2357*4882a593Smuzhiyun #endif
2358*4882a593Smuzhiyun 		break;
2359*4882a593Smuzhiyun #endif
2360*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
2361*4882a593Smuzhiyun 	case ODM_RTL8822B:
2362*4882a593Smuzhiyun #if 1
2363*4882a593Smuzhiyun 		aac_check_8822b(dm);
2364*4882a593Smuzhiyun #endif
2365*4882a593Smuzhiyun 		break;
2366*4882a593Smuzhiyun #endif
2367*4882a593Smuzhiyun 	default:
2368*4882a593Smuzhiyun 		break;
2369*4882a593Smuzhiyun 	}
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun 
halrf_rxdck(void * dm_void)2372*4882a593Smuzhiyun void halrf_rxdck(void *dm_void)
2373*4882a593Smuzhiyun {
2374*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2375*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_RXDCK))
2378*4882a593Smuzhiyun 		return;
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2381*4882a593Smuzhiyun 	case ODM_RTL8822C:
2382*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2383*4882a593Smuzhiyun 		halrf_rxdck_8822c(dm);
2384*4882a593Smuzhiyun 		break;
2385*4882a593Smuzhiyun #endif
2386*4882a593Smuzhiyun 	default:
2387*4882a593Smuzhiyun 		break;
2388*4882a593Smuzhiyun 	}
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun 
halrf_x2k_check(struct dm_struct * dm)2391*4882a593Smuzhiyun void halrf_x2k_check(struct dm_struct *dm)
2392*4882a593Smuzhiyun {
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2395*4882a593Smuzhiyun 	case ODM_RTL8821C:
2396*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
2397*4882a593Smuzhiyun #endif
2398*4882a593Smuzhiyun 		break;
2399*4882a593Smuzhiyun 	case ODM_RTL8822C:
2400*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2401*4882a593Smuzhiyun 		phy_x2_check_8822c(dm);
2402*4882a593Smuzhiyun 		break;
2403*4882a593Smuzhiyun #endif
2404*4882a593Smuzhiyun 	case ODM_RTL8812F:
2405*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2406*4882a593Smuzhiyun 		phy_x2_check_8812f(dm);
2407*4882a593Smuzhiyun 		break;
2408*4882a593Smuzhiyun #endif
2409*4882a593Smuzhiyun 	case ODM_RTL8723F:
2410*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2411*4882a593Smuzhiyun 		phy_x2_check_8723f(dm);
2412*4882a593Smuzhiyun 		break;
2413*4882a593Smuzhiyun #endif
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	default:
2416*4882a593Smuzhiyun 		break;
2417*4882a593Smuzhiyun 	}
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun 
halrf_set_rfsupportability(void * dm_void)2420*4882a593Smuzhiyun void halrf_set_rfsupportability(void *dm_void)
2421*4882a593Smuzhiyun {
2422*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2423*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 	if (!dm->mp_mode)
2426*4882a593Smuzhiyun 		return;
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun 	if (rf->manual_rf_supportability &&
2429*4882a593Smuzhiyun 	    *rf->manual_rf_supportability != 0xffffffff) {
2430*4882a593Smuzhiyun 		rf->rf_supportability = *rf->manual_rf_supportability;
2431*4882a593Smuzhiyun 	} else if (*dm->mp_mode) {
2432*4882a593Smuzhiyun 		halrf_supportability_init_mp(dm);
2433*4882a593Smuzhiyun 	} else {
2434*4882a593Smuzhiyun 		halrf_supportability_init(dm);
2435*4882a593Smuzhiyun 	}
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun 
halrf_rfe_definition(struct dm_struct * dm)2438*4882a593Smuzhiyun void halrf_rfe_definition(struct dm_struct *dm)
2439*4882a593Smuzhiyun {
2440*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2443*4882a593Smuzhiyun 	case ODM_RTL8822C:
2444*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2445*4882a593Smuzhiyun 		if (dm->rfe_type == 21 || dm->rfe_type == 22) {
2446*4882a593Smuzhiyun 			rf->ext_pa_5g = 1;
2447*4882a593Smuzhiyun 			rf->ext_lna_5g = 1;
2448*4882a593Smuzhiyun 			}
2449*4882a593Smuzhiyun 		break;
2450*4882a593Smuzhiyun #endif
2451*4882a593Smuzhiyun 	default:
2452*4882a593Smuzhiyun 		break;
2453*4882a593Smuzhiyun 	}
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun 
halrf_init(void * dm_void)2456*4882a593Smuzhiyun void halrf_init(void *dm_void)
2457*4882a593Smuzhiyun {
2458*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2459*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_INIT, "HALRF_Init\n");
2462*4882a593Smuzhiyun 	rf->aac_checked = false;
2463*4882a593Smuzhiyun 	halrf_init_debug_setting(dm);
2464*4882a593Smuzhiyun 	halrf_set_rfsupportability(dm);
2465*4882a593Smuzhiyun 	halrf_rfe_definition(dm);
2466*4882a593Smuzhiyun #if 1
2467*4882a593Smuzhiyun 	/*Init all RF funciton*/
2468*4882a593Smuzhiyun 	halrf_aac_check(dm);
2469*4882a593Smuzhiyun 	halrf_dack_trigger(dm, false);
2470*4882a593Smuzhiyun 	halrf_x2k_check(dm);
2471*4882a593Smuzhiyun #endif
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	/*power trim, thrmal trim, pa bias*/
2474*4882a593Smuzhiyun 	phydm_config_new_kfree(dm);
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 	/*TSSI Init*/
2477*4882a593Smuzhiyun 	halrf_tssi_dck(dm, true);
2478*4882a593Smuzhiyun 	halrf_tssi_get_efuse(dm);
2479*4882a593Smuzhiyun 	halrf_tssi_set_de(dm);
2480*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2481*4882a593Smuzhiyun 	halrf_do_tssi(dm);
2482*4882a593Smuzhiyun 	halrf_rx_port_ctl_8723f(dm);
2483*4882a593Smuzhiyun #endif
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun 	/*TX Gap K*/
2486*4882a593Smuzhiyun 	halrf_txgapk_write_gain_table(dm);
2487*4882a593Smuzhiyun }
2488*4882a593Smuzhiyun 
halrf_dpk_trigger(void * dm_void)2489*4882a593Smuzhiyun void halrf_dpk_trigger(void *dm_void)
2490*4882a593Smuzhiyun {
2491*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2492*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2493*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2494*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2495*4882a593Smuzhiyun 
2496*4882a593Smuzhiyun 	u64 start_time;
2497*4882a593Smuzhiyun 
2498*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
2499*4882a593Smuzhiyun 	if (odm_check_power_status(dm) == false)
2500*4882a593Smuzhiyun 		return;
2501*4882a593Smuzhiyun #endif
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	if (!dm->mp_mode)
2504*4882a593Smuzhiyun 		return;
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
2507*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
2508*4882a593Smuzhiyun 		if (*dm->mp_mode &
2509*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
2510*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
2511*4882a593Smuzhiyun 			return;
2512*4882a593Smuzhiyun 	}
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DPK))
2515*4882a593Smuzhiyun 		return;
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun #if DISABLE_BB_RF
2518*4882a593Smuzhiyun 	return;
2519*4882a593Smuzhiyun #endif
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 	if (iqk_info->rfk_forbidden)
2522*4882a593Smuzhiyun 		return;
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 	rf->rfk_type = RF03_DPK;
2525*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun 	if (!rf->is_dpk_in_progress) {
2528*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2529*4882a593Smuzhiyun 		rf->is_dpk_in_progress = true;
2530*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2531*4882a593Smuzhiyun 		start_time = odm_get_current_time(dm);
2532*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, false);
2533*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
2534*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2535*4882a593Smuzhiyun 		case ODM_RTL8822C:
2536*4882a593Smuzhiyun 			do_dpk_8822c(dm);
2537*4882a593Smuzhiyun 		break;
2538*4882a593Smuzhiyun #endif
2539*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
2540*4882a593Smuzhiyun 		case ODM_RTL8814C:
2541*4882a593Smuzhiyun 			do_dpk_8814c(dm);
2542*4882a593Smuzhiyun 		break;
2543*4882a593Smuzhiyun #endif
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2546*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2547*4882a593Smuzhiyun 		case ODM_RTL8197F:
2548*4882a593Smuzhiyun 			do_dpk_8197f(dm);
2549*4882a593Smuzhiyun 			break;
2550*4882a593Smuzhiyun #endif
2551*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2552*4882a593Smuzhiyun 		case ODM_RTL8192F:
2553*4882a593Smuzhiyun 			do_dpk_8192f(dm);
2554*4882a593Smuzhiyun 			break;
2555*4882a593Smuzhiyun #endif
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2558*4882a593Smuzhiyun 		case ODM_RTL8198F:
2559*4882a593Smuzhiyun 			do_dpk_8198f(dm);
2560*4882a593Smuzhiyun 			break;
2561*4882a593Smuzhiyun #endif
2562*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2563*4882a593Smuzhiyun 		case ODM_RTL8812F:
2564*4882a593Smuzhiyun 			do_dpk_8812f(dm);
2565*4882a593Smuzhiyun 			break;
2566*4882a593Smuzhiyun #endif
2567*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2568*4882a593Smuzhiyun 		case ODM_RTL8197G:
2569*4882a593Smuzhiyun 			do_dpk_8197g(dm);
2570*4882a593Smuzhiyun 			break;
2571*4882a593Smuzhiyun #endif
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun #endif
2574*4882a593Smuzhiyun 
2575*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2576*4882a593Smuzhiyun 		case ODM_RTL8814B:
2577*4882a593Smuzhiyun 			do_dpk_8814b(dm);
2578*4882a593Smuzhiyun 			break;
2579*4882a593Smuzhiyun #endif
2580*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2581*4882a593Smuzhiyun 		case ODM_RTL8723F:
2582*4882a593Smuzhiyun 			do_dpk_8723f(dm);
2583*4882a593Smuzhiyun 			break;
2584*4882a593Smuzhiyun #endif
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2587*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2588*4882a593Smuzhiyun 		case ODM_RTL8195B:
2589*4882a593Smuzhiyun 			do_dpk_8195b(dm);
2590*4882a593Smuzhiyun 		break;
2591*4882a593Smuzhiyun #endif
2592*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2593*4882a593Smuzhiyun 		case ODM_RTL8721D:
2594*4882a593Smuzhiyun 			do_dpk_8721d(dm);
2595*4882a593Smuzhiyun 			break;
2596*4882a593Smuzhiyun #endif
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun #endif
2599*4882a593Smuzhiyun 		default:
2600*4882a593Smuzhiyun 			break;
2601*4882a593Smuzhiyun 	}
2602*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, true);
2603*4882a593Smuzhiyun 	rf->dpk_progressing_time = odm_get_progressing_time(dm, start_time);
2604*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_DPK, "[DPK]DPK progressing_time = %lld ms\n",
2605*4882a593Smuzhiyun 	       rf->dpk_progressing_time);
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2608*4882a593Smuzhiyun 		rf->is_dpk_in_progress = false;
2609*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2610*4882a593Smuzhiyun 
2611*4882a593Smuzhiyun 		halrf_rfk_handshake(dm, false);
2612*4882a593Smuzhiyun 	} else {
2613*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DPK,
2614*4882a593Smuzhiyun 		       "== Return the DPK CMD, because RFKs in Progress ==\n");
2615*4882a593Smuzhiyun 	}
2616*4882a593Smuzhiyun }
2617*4882a593Smuzhiyun 
halrf_set_dpkbychannel(void * dm_void,boolean dpk_by_ch)2618*4882a593Smuzhiyun void halrf_set_dpkbychannel(void *dm_void, boolean dpk_by_ch)
2619*4882a593Smuzhiyun {
2620*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2621*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2622*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2623*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2627*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2628*4882a593Smuzhiyun 		case ODM_RTL8814B:
2629*4882a593Smuzhiyun 			dpk_set_dpkbychannel_8814b(dm, dpk_by_ch);
2630*4882a593Smuzhiyun 		break;
2631*4882a593Smuzhiyun #endif
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2634*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2635*4882a593Smuzhiyun 		case ODM_RTL8195B:
2636*4882a593Smuzhiyun 			dpk_set_dpkbychannel_8195b(dm,dpk_by_ch);
2637*4882a593Smuzhiyun 		break;
2638*4882a593Smuzhiyun #endif
2639*4882a593Smuzhiyun #endif
2640*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
2641*4882a593Smuzhiyun 		case ODM_RTL8814C:
2642*4882a593Smuzhiyun 			dpk_set_dpkbychannel_8814c(dm, dpk_by_ch);
2643*4882a593Smuzhiyun 		break;
2644*4882a593Smuzhiyun #endif
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 		default:
2647*4882a593Smuzhiyun 			if (dpk_by_ch)
2648*4882a593Smuzhiyun 				dpk_info->is_dpk_by_channel = 1;
2649*4882a593Smuzhiyun 			else
2650*4882a593Smuzhiyun 				dpk_info->is_dpk_by_channel = 0;
2651*4882a593Smuzhiyun 		break;
2652*4882a593Smuzhiyun 	}
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun }
2655*4882a593Smuzhiyun 
halrf_set_dpkenable(void * dm_void,boolean is_dpk_enable)2656*4882a593Smuzhiyun void halrf_set_dpkenable(void *dm_void, boolean is_dpk_enable)
2657*4882a593Smuzhiyun {
2658*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2659*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2660*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2661*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2665*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2666*4882a593Smuzhiyun 		case ODM_RTL8814B:
2667*4882a593Smuzhiyun 			dpk_set_is_dpk_enable_8814b(dm, is_dpk_enable);
2668*4882a593Smuzhiyun 		break;
2669*4882a593Smuzhiyun #endif
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2672*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2673*4882a593Smuzhiyun 		case ODM_RTL8195B:
2674*4882a593Smuzhiyun 			dpk_set_is_dpk_enable_8195b(dm, is_dpk_enable);
2675*4882a593Smuzhiyun 	break;
2676*4882a593Smuzhiyun #endif
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2679*4882a593Smuzhiyun 	case ODM_RTL8721D:
2680*4882a593Smuzhiyun 		dpk_set_is_dpk_enable_8721d(dm, is_dpk_enable);
2681*4882a593Smuzhiyun 	break;
2682*4882a593Smuzhiyun #endif
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun #endif
2685*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
2686*4882a593Smuzhiyun 	case ODM_RTL8814C:
2687*4882a593Smuzhiyun 		dpk_set_is_dpk_enable_8814c(dm, is_dpk_enable);
2688*4882a593Smuzhiyun 		break;
2689*4882a593Smuzhiyun #endif
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun 	default:
2692*4882a593Smuzhiyun 	break;
2693*4882a593Smuzhiyun 	}
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun }
halrf_get_dpkbychannel(void * dm_void)2696*4882a593Smuzhiyun boolean halrf_get_dpkbychannel(void *dm_void)
2697*4882a593Smuzhiyun {
2698*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2699*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2700*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2701*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2702*4882a593Smuzhiyun 	boolean is_dpk_by_channel = true;
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2705*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2706*4882a593Smuzhiyun 		case ODM_RTL8814B:
2707*4882a593Smuzhiyun 			is_dpk_by_channel = dpk_get_dpkbychannel_8814b(dm);
2708*4882a593Smuzhiyun 		break;
2709*4882a593Smuzhiyun #endif
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2712*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2713*4882a593Smuzhiyun 		case ODM_RTL8195B:
2714*4882a593Smuzhiyun 			is_dpk_by_channel = dpk_get_dpkbychannel_8195b(dm);
2715*4882a593Smuzhiyun 		break;
2716*4882a593Smuzhiyun #endif
2717*4882a593Smuzhiyun #endif
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
2720*4882a593Smuzhiyun 	case ODM_RTL8814C:
2721*4882a593Smuzhiyun 		is_dpk_by_channel = dpk_get_dpkbychannel_8814c(dm);
2722*4882a593Smuzhiyun 	break;
2723*4882a593Smuzhiyun #endif
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	default:
2727*4882a593Smuzhiyun 	break;
2728*4882a593Smuzhiyun 	}
2729*4882a593Smuzhiyun 	return is_dpk_by_channel;
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 
halrf_get_dpkenable(void * dm_void)2734*4882a593Smuzhiyun boolean halrf_get_dpkenable(void *dm_void)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2737*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2738*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2739*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2740*4882a593Smuzhiyun 	boolean is_dpk_enable = true;
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2744*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2745*4882a593Smuzhiyun 		case ODM_RTL8814B:
2746*4882a593Smuzhiyun 			is_dpk_enable = dpk_get_is_dpk_enable_8814b(dm);
2747*4882a593Smuzhiyun 		break;
2748*4882a593Smuzhiyun #endif
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2751*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2752*4882a593Smuzhiyun 		case ODM_RTL8195B:
2753*4882a593Smuzhiyun 			is_dpk_enable = dpk_get_is_dpk_enable_8195b(dm);
2754*4882a593Smuzhiyun 		break;
2755*4882a593Smuzhiyun #endif
2756*4882a593Smuzhiyun #endif
2757*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
2758*4882a593Smuzhiyun 		case ODM_RTL8814C:
2759*4882a593Smuzhiyun 			is_dpk_enable = dpk_get_is_dpk_enable_8814c(dm);
2760*4882a593Smuzhiyun 		break;
2761*4882a593Smuzhiyun #endif
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun 		default:
2764*4882a593Smuzhiyun 		break;
2765*4882a593Smuzhiyun 	}
2766*4882a593Smuzhiyun 	return is_dpk_enable;
2767*4882a593Smuzhiyun 
2768*4882a593Smuzhiyun }
2769*4882a593Smuzhiyun 
halrf_dpk_result_check(void * dm_void)2770*4882a593Smuzhiyun u8 halrf_dpk_result_check(void *dm_void)
2771*4882a593Smuzhiyun {
2772*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2773*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 	u8 result = 0;
2776*4882a593Smuzhiyun 
2777*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2778*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2779*4882a593Smuzhiyun 	case ODM_RTL8822C:
2780*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2781*4882a593Smuzhiyun 			result = 1;
2782*4882a593Smuzhiyun 		else
2783*4882a593Smuzhiyun 			result = 0;
2784*4882a593Smuzhiyun 		break;
2785*4882a593Smuzhiyun #endif
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2788*4882a593Smuzhiyun 	case ODM_RTL8195B:
2789*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x1)
2790*4882a593Smuzhiyun 			result = 1;
2791*4882a593Smuzhiyun 		else
2792*4882a593Smuzhiyun 			result = 0;
2793*4882a593Smuzhiyun 		break;
2794*4882a593Smuzhiyun #endif
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2797*4882a593Smuzhiyun 	case ODM_RTL8721D:
2798*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x1)
2799*4882a593Smuzhiyun 			result = 1;
2800*4882a593Smuzhiyun 		else
2801*4882a593Smuzhiyun 			result = 0;
2802*4882a593Smuzhiyun 		break;
2803*4882a593Smuzhiyun #endif
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2808*4882a593Smuzhiyun 	case ODM_RTL8197F:
2809*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2810*4882a593Smuzhiyun 			result = 1;
2811*4882a593Smuzhiyun 		else
2812*4882a593Smuzhiyun 			result = 0;
2813*4882a593Smuzhiyun 		break;
2814*4882a593Smuzhiyun #endif
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2817*4882a593Smuzhiyun 	case ODM_RTL8192F:
2818*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2819*4882a593Smuzhiyun 			result = 1;
2820*4882a593Smuzhiyun 		else
2821*4882a593Smuzhiyun 			result = 0;
2822*4882a593Smuzhiyun 		break;
2823*4882a593Smuzhiyun #endif
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2826*4882a593Smuzhiyun 	case ODM_RTL8198F:
2827*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0xf)
2828*4882a593Smuzhiyun 			result = 1;
2829*4882a593Smuzhiyun 		else
2830*4882a593Smuzhiyun 			result = 0;
2831*4882a593Smuzhiyun 		break;
2832*4882a593Smuzhiyun #endif
2833*4882a593Smuzhiyun 
2834*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2835*4882a593Smuzhiyun 	case ODM_RTL8814B:
2836*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0xf)
2837*4882a593Smuzhiyun 			result = 1;
2838*4882a593Smuzhiyun 		else
2839*4882a593Smuzhiyun 			result = 0;
2840*4882a593Smuzhiyun 		break;
2841*4882a593Smuzhiyun #endif
2842*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
2843*4882a593Smuzhiyun 	case ODM_RTL8814C:
2844*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0xf)
2845*4882a593Smuzhiyun 			result = 1;
2846*4882a593Smuzhiyun 		else
2847*4882a593Smuzhiyun 			result = 0;
2848*4882a593Smuzhiyun 		break;
2849*4882a593Smuzhiyun #endif
2850*4882a593Smuzhiyun 
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2853*4882a593Smuzhiyun 	case ODM_RTL8812F:
2854*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2855*4882a593Smuzhiyun 			result = 1;
2856*4882a593Smuzhiyun 		else
2857*4882a593Smuzhiyun 			result = 0;
2858*4882a593Smuzhiyun 		break;
2859*4882a593Smuzhiyun #endif
2860*4882a593Smuzhiyun 
2861*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2862*4882a593Smuzhiyun 	case ODM_RTL8197G:
2863*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2864*4882a593Smuzhiyun 			result = 1;
2865*4882a593Smuzhiyun 		else
2866*4882a593Smuzhiyun 			result = 0;
2867*4882a593Smuzhiyun 		break;
2868*4882a593Smuzhiyun #endif
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun #endif
2871*4882a593Smuzhiyun 	default:
2872*4882a593Smuzhiyun 		break;
2873*4882a593Smuzhiyun 	}
2874*4882a593Smuzhiyun 	return result;
2875*4882a593Smuzhiyun }
2876*4882a593Smuzhiyun 
halrf_dpk_sram_read(void * dm_void)2877*4882a593Smuzhiyun void halrf_dpk_sram_read(void *dm_void)
2878*4882a593Smuzhiyun {
2879*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 	u8 path, group;
2882*4882a593Smuzhiyun 
2883*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2884*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2885*4882a593Smuzhiyun 	case ODM_RTL8822C:
2886*4882a593Smuzhiyun 		dpk_coef_read_8822c(dm);
2887*4882a593Smuzhiyun 		break;
2888*4882a593Smuzhiyun #endif
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2891*4882a593Smuzhiyun 	case ODM_RTL8195B:
2892*4882a593Smuzhiyun 		dpk_sram_read_8195b(dm);
2893*4882a593Smuzhiyun 		break;
2894*4882a593Smuzhiyun #endif
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2897*4882a593Smuzhiyun 	case ODM_RTL8721D:
2898*4882a593Smuzhiyun 		dpk_sram_read_8721d(dm);
2899*4882a593Smuzhiyun 		break;
2900*4882a593Smuzhiyun #endif
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2905*4882a593Smuzhiyun 	case ODM_RTL8197F:
2906*4882a593Smuzhiyun 		dpk_sram_read_8197f(dm);
2907*4882a593Smuzhiyun 		break;
2908*4882a593Smuzhiyun #endif
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2911*4882a593Smuzhiyun 	case ODM_RTL8192F:
2912*4882a593Smuzhiyun 		dpk_sram_read_8192f(dm);
2913*4882a593Smuzhiyun 		break;
2914*4882a593Smuzhiyun #endif
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2917*4882a593Smuzhiyun 	case ODM_RTL8198F:
2918*4882a593Smuzhiyun 		dpk_sram_read_8198f(dm);
2919*4882a593Smuzhiyun 		break;
2920*4882a593Smuzhiyun #endif
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2923*4882a593Smuzhiyun 	case ODM_RTL8814B:
2924*4882a593Smuzhiyun 		dpk_sram_read_8814b(dm);
2925*4882a593Smuzhiyun 		break;
2926*4882a593Smuzhiyun #endif
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2929*4882a593Smuzhiyun 	case ODM_RTL8812F:
2930*4882a593Smuzhiyun 		dpk_coef_read_8812f(dm);
2931*4882a593Smuzhiyun 		break;
2932*4882a593Smuzhiyun #endif
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2935*4882a593Smuzhiyun 	case ODM_RTL8197G:
2936*4882a593Smuzhiyun 		dpk_sram_read_8197g(dm);
2937*4882a593Smuzhiyun 		break;
2938*4882a593Smuzhiyun #endif
2939*4882a593Smuzhiyun 
2940*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
2941*4882a593Smuzhiyun 	case ODM_RTL8814C:
2942*4882a593Smuzhiyun 		dpk_sram_read_8814c(dm);
2943*4882a593Smuzhiyun 		break;
2944*4882a593Smuzhiyun #endif
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun #endif
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	default:
2949*4882a593Smuzhiyun 		break;
2950*4882a593Smuzhiyun 	}
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun 
halrf_dpk_enable_disable(void * dm_void)2953*4882a593Smuzhiyun void halrf_dpk_enable_disable(void *dm_void)
2954*4882a593Smuzhiyun {
2955*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2956*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DPK))
2959*4882a593Smuzhiyun 		return;
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 	if (!rf->is_dpk_in_progress) {
2962*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2963*4882a593Smuzhiyun 		rf->is_dpk_in_progress = true;
2964*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2967*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2968*4882a593Smuzhiyun 	case ODM_RTL8822C:
2969*4882a593Smuzhiyun 		dpk_enable_disable_8822c(dm);
2970*4882a593Smuzhiyun 		break;
2971*4882a593Smuzhiyun #endif
2972*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2973*4882a593Smuzhiyun 	case ODM_RTL8195B:
2974*4882a593Smuzhiyun 		dpk_enable_disable_8195b(dm);
2975*4882a593Smuzhiyun 		break;
2976*4882a593Smuzhiyun #endif
2977*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2978*4882a593Smuzhiyun 		case ODM_RTL8721D:
2979*4882a593Smuzhiyun 			phy_dpk_enable_disable_8721d(dm);
2980*4882a593Smuzhiyun 		break;
2981*4882a593Smuzhiyun #endif
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2984*4882a593Smuzhiyun 
2985*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2986*4882a593Smuzhiyun 	case ODM_RTL8197F:
2987*4882a593Smuzhiyun 		phy_dpk_enable_disable_8197f(dm);
2988*4882a593Smuzhiyun 		break;
2989*4882a593Smuzhiyun #endif
2990*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2991*4882a593Smuzhiyun 	case ODM_RTL8192F:
2992*4882a593Smuzhiyun 		phy_dpk_enable_disable_8192f(dm);
2993*4882a593Smuzhiyun 		break;
2994*4882a593Smuzhiyun #endif
2995*4882a593Smuzhiyun 
2996*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2997*4882a593Smuzhiyun 	case ODM_RTL8198F:
2998*4882a593Smuzhiyun 		dpk_enable_disable_8198f(dm);
2999*4882a593Smuzhiyun 		break;
3000*4882a593Smuzhiyun #endif
3001*4882a593Smuzhiyun 
3002*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3003*4882a593Smuzhiyun 	case ODM_RTL8814B:
3004*4882a593Smuzhiyun 		dpk_enable_disable_8814b(dm);
3005*4882a593Smuzhiyun 		break;
3006*4882a593Smuzhiyun #endif
3007*4882a593Smuzhiyun 
3008*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3009*4882a593Smuzhiyun 	case ODM_RTL8812F:
3010*4882a593Smuzhiyun 		dpk_enable_disable_8812f(dm);
3011*4882a593Smuzhiyun 		break;
3012*4882a593Smuzhiyun #endif
3013*4882a593Smuzhiyun 
3014*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3015*4882a593Smuzhiyun 	case ODM_RTL8197G:
3016*4882a593Smuzhiyun 		dpk_enable_disable_8197g(dm);
3017*4882a593Smuzhiyun 		break;
3018*4882a593Smuzhiyun #endif
3019*4882a593Smuzhiyun 
3020*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3021*4882a593Smuzhiyun 	case ODM_RTL8723F:
3022*4882a593Smuzhiyun 		dpk_enable_disable_8723f(dm);
3023*4882a593Smuzhiyun 		break;
3024*4882a593Smuzhiyun #endif
3025*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3026*4882a593Smuzhiyun 	case ODM_RTL8814C:
3027*4882a593Smuzhiyun 		dpk_enable_disable_8814c(dm);
3028*4882a593Smuzhiyun 		break;
3029*4882a593Smuzhiyun #endif
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun #endif
3032*4882a593Smuzhiyun 	default:
3033*4882a593Smuzhiyun 		break;
3034*4882a593Smuzhiyun 	}
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
3037*4882a593Smuzhiyun 		rf->is_dpk_in_progress = false;
3038*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
3039*4882a593Smuzhiyun 	} else {
3040*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DPK,
3041*4882a593Smuzhiyun 		       "== Return the DPK CMD, because RFKs in Progress ==\n");
3042*4882a593Smuzhiyun 	}
3043*4882a593Smuzhiyun }
3044*4882a593Smuzhiyun 
halrf_dpk_track(void * dm_void)3045*4882a593Smuzhiyun void halrf_dpk_track(void *dm_void)
3046*4882a593Smuzhiyun {
3047*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3048*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3049*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	if (rf->is_dpk_in_progress || dm->rf_calibrate_info.is_iqk_in_progress ||
3052*4882a593Smuzhiyun 	    dm->is_psd_in_process || (dpk_info->dpk_path_ok == 0) ||
3053*4882a593Smuzhiyun 	    !(rf->rf_supportability & HAL_RF_DPK_TRACK) || rf->is_tssi_in_progress
3054*4882a593Smuzhiyun 	    || rf->is_txgapk_in_progress)
3055*4882a593Smuzhiyun 		return;
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
3058*4882a593Smuzhiyun 	if (*dm->is_fcs_mode_enable)
3059*4882a593Smuzhiyun 		return;
3060*4882a593Smuzhiyun #endif
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3063*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3064*4882a593Smuzhiyun 	case ODM_RTL8814B:
3065*4882a593Smuzhiyun 		dpk_track_8814b(dm);
3066*4882a593Smuzhiyun 		break;
3067*4882a593Smuzhiyun #endif
3068*4882a593Smuzhiyun 
3069*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3070*4882a593Smuzhiyun 	case ODM_RTL8822C:
3071*4882a593Smuzhiyun 		dpk_track_8822c(dm);
3072*4882a593Smuzhiyun 		break;
3073*4882a593Smuzhiyun #endif
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
3076*4882a593Smuzhiyun 	case ODM_RTL8195B:
3077*4882a593Smuzhiyun 		dpk_track_8195b(dm);
3078*4882a593Smuzhiyun 		break;
3079*4882a593Smuzhiyun #endif
3080*4882a593Smuzhiyun 
3081*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
3082*4882a593Smuzhiyun 	case ODM_RTL8721D:
3083*4882a593Smuzhiyun 		phy_dpk_track_8721d(dm);
3084*4882a593Smuzhiyun 		break;
3085*4882a593Smuzhiyun #endif
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3088*4882a593Smuzhiyun 	case ODM_RTL8723F:
3089*4882a593Smuzhiyun 		dpk_track_8723f(dm);
3090*4882a593Smuzhiyun 		break;
3091*4882a593Smuzhiyun #endif
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
3096*4882a593Smuzhiyun 	case ODM_RTL8197F:
3097*4882a593Smuzhiyun 		phy_dpk_track_8197f(dm);
3098*4882a593Smuzhiyun 		break;
3099*4882a593Smuzhiyun #endif
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
3102*4882a593Smuzhiyun 	case ODM_RTL8192F:
3103*4882a593Smuzhiyun 		phy_dpk_track_8192f(dm);
3104*4882a593Smuzhiyun 		break;
3105*4882a593Smuzhiyun #endif
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
3108*4882a593Smuzhiyun 	case ODM_RTL8198F:
3109*4882a593Smuzhiyun 		dpk_track_8198f(dm);
3110*4882a593Smuzhiyun 		break;
3111*4882a593Smuzhiyun #endif
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3114*4882a593Smuzhiyun 	case ODM_RTL8812F:
3115*4882a593Smuzhiyun 		dpk_track_8812f(dm);
3116*4882a593Smuzhiyun 		break;
3117*4882a593Smuzhiyun #endif
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3120*4882a593Smuzhiyun 	case ODM_RTL8197G:
3121*4882a593Smuzhiyun 		dpk_track_8197g(dm);
3122*4882a593Smuzhiyun 		break;
3123*4882a593Smuzhiyun #endif
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun #endif
3126*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3127*4882a593Smuzhiyun 	case ODM_RTL8814C:
3128*4882a593Smuzhiyun 		dpk_track_8814c(dm);
3129*4882a593Smuzhiyun 	break;
3130*4882a593Smuzhiyun #endif
3131*4882a593Smuzhiyun 
3132*4882a593Smuzhiyun 	default:
3133*4882a593Smuzhiyun 		break;
3134*4882a593Smuzhiyun 	}
3135*4882a593Smuzhiyun }
3136*4882a593Smuzhiyun 
halrf_set_dpk_track(void * dm_void,u8 enable)3137*4882a593Smuzhiyun void halrf_set_dpk_track(void *dm_void, u8 enable)
3138*4882a593Smuzhiyun {
3139*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3140*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
3141*4882a593Smuzhiyun 
3142*4882a593Smuzhiyun 	if (enable)
3143*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability | HAL_RF_DPK_TRACK;
3144*4882a593Smuzhiyun 	else
3145*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability & ~HAL_RF_DPK_TRACK;
3146*4882a593Smuzhiyun }
3147*4882a593Smuzhiyun 
halrf_dpk_reload(void * dm_void)3148*4882a593Smuzhiyun void halrf_dpk_reload(void *dm_void)
3149*4882a593Smuzhiyun {
3150*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3151*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3152*4882a593Smuzhiyun 
3153*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3154*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
3155*4882a593Smuzhiyun 	case ODM_RTL8195B:
3156*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
3157*4882a593Smuzhiyun 			dpk_reload_8195b(dm);
3158*4882a593Smuzhiyun 		break;
3159*4882a593Smuzhiyun #endif
3160*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
3161*4882a593Smuzhiyun 	case ODM_RTL8721D:
3162*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
3163*4882a593Smuzhiyun 			dpk_reload_8721d(dm);
3164*4882a593Smuzhiyun 		break;
3165*4882a593Smuzhiyun #endif
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
3170*4882a593Smuzhiyun 	case ODM_RTL8197F:
3171*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
3172*4882a593Smuzhiyun 			dpk_reload_8197f(dm);
3173*4882a593Smuzhiyun 		break;
3174*4882a593Smuzhiyun #endif
3175*4882a593Smuzhiyun 
3176*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
3177*4882a593Smuzhiyun 	case ODM_RTL8192F:
3178*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
3179*4882a593Smuzhiyun 			dpk_reload_8192f(dm);
3180*4882a593Smuzhiyun 
3181*4882a593Smuzhiyun 		break;
3182*4882a593Smuzhiyun #endif
3183*4882a593Smuzhiyun 
3184*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
3185*4882a593Smuzhiyun 	case ODM_RTL8198F:
3186*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
3187*4882a593Smuzhiyun 			dpk_reload_8198f(dm);
3188*4882a593Smuzhiyun 		break;
3189*4882a593Smuzhiyun #endif
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3192*4882a593Smuzhiyun 	case ODM_RTL8814B:
3193*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
3194*4882a593Smuzhiyun 			dpk_reload_8814b(dm);
3195*4882a593Smuzhiyun 		break;
3196*4882a593Smuzhiyun #endif
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3199*4882a593Smuzhiyun 	case ODM_RTL8814C:
3200*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
3201*4882a593Smuzhiyun 			dpk_reload_8814c(dm);
3202*4882a593Smuzhiyun 		break;
3203*4882a593Smuzhiyun #endif
3204*4882a593Smuzhiyun 
3205*4882a593Smuzhiyun 
3206*4882a593Smuzhiyun #endif
3207*4882a593Smuzhiyun 	default:
3208*4882a593Smuzhiyun 		break;
3209*4882a593Smuzhiyun 	}
3210*4882a593Smuzhiyun }
3211*4882a593Smuzhiyun 
halrf_dpk_switch(void * dm_void,u8 enable)3212*4882a593Smuzhiyun void halrf_dpk_switch(void *dm_void, u8 enable)
3213*4882a593Smuzhiyun {
3214*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3215*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3216*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun 	if (enable) {
3219*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability | HAL_RF_DPK;
3220*4882a593Smuzhiyun 		dpk_info->is_dpk_enable = true;
3221*4882a593Smuzhiyun 		halrf_dpk_enable_disable(dm);
3222*4882a593Smuzhiyun 		halrf_dpk_trigger(dm);
3223*4882a593Smuzhiyun 		halrf_set_dpk_track(dm, 1);
3224*4882a593Smuzhiyun 	} else {
3225*4882a593Smuzhiyun 		halrf_set_dpk_track(dm, 0);
3226*4882a593Smuzhiyun 		dpk_info->is_dpk_enable = false;
3227*4882a593Smuzhiyun 		halrf_dpk_enable_disable(dm);
3228*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability & ~HAL_RF_DPK;
3229*4882a593Smuzhiyun 	}
3230*4882a593Smuzhiyun }
3231*4882a593Smuzhiyun 
_halrf_dpk_info_by_chip(void * dm_void,u32 * _used,char * output,u32 * _out_len)3232*4882a593Smuzhiyun void _halrf_dpk_info_by_chip(void *dm_void, u32 *_used, char *output, u32 *_out_len)
3233*4882a593Smuzhiyun {
3234*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3235*4882a593Smuzhiyun 
3236*4882a593Smuzhiyun 	u32 used = *_used;
3237*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3238*4882a593Smuzhiyun 
3239*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3240*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3241*4882a593Smuzhiyun 	case ODM_RTL8822C:
3242*4882a593Smuzhiyun 		dpk_info_by_8822c(dm, &used, output, &out_len);
3243*4882a593Smuzhiyun 		break;
3244*4882a593Smuzhiyun #endif
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3247*4882a593Smuzhiyun 	case ODM_RTL8812F:
3248*4882a593Smuzhiyun 		dpk_info_by_8812f(dm, &used, output, &out_len);
3249*4882a593Smuzhiyun 		break;
3250*4882a593Smuzhiyun #endif
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3253*4882a593Smuzhiyun 	case ODM_RTL8197G:
3254*4882a593Smuzhiyun 		dpk_info_by_8197g(dm, &used, output, &out_len);
3255*4882a593Smuzhiyun 		break;
3256*4882a593Smuzhiyun #endif
3257*4882a593Smuzhiyun 
3258*4882a593Smuzhiyun 	default:
3259*4882a593Smuzhiyun 		break;
3260*4882a593Smuzhiyun 	}
3261*4882a593Smuzhiyun 
3262*4882a593Smuzhiyun 	*_used = used;
3263*4882a593Smuzhiyun 	*_out_len = out_len;
3264*4882a593Smuzhiyun }
3265*4882a593Smuzhiyun 
_halrf_display_dpk_info(void * dm_void,u32 * _used,char * output,u32 * _out_len)3266*4882a593Smuzhiyun void _halrf_display_dpk_info(void *dm_void, u32 *_used, char *output, u32 *_out_len)
3267*4882a593Smuzhiyun {
3268*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3269*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3270*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
3271*4882a593Smuzhiyun 
3272*4882a593Smuzhiyun 	u32 used = *_used;
3273*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3274*4882a593Smuzhiyun 	char *ic_name = NULL;
3275*4882a593Smuzhiyun 	u8 path;
3276*4882a593Smuzhiyun 
3277*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
3280*4882a593Smuzhiyun 	case ODM_RTL8822C:
3281*4882a593Smuzhiyun 		ic_name = "8822C";
3282*4882a593Smuzhiyun 		break;
3283*4882a593Smuzhiyun #endif
3284*4882a593Smuzhiyun 
3285*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
3286*4882a593Smuzhiyun 	case ODM_RTL8814B:
3287*4882a593Smuzhiyun 		ic_name = "8814B";
3288*4882a593Smuzhiyun 		break;
3289*4882a593Smuzhiyun #endif
3290*4882a593Smuzhiyun 
3291*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
3292*4882a593Smuzhiyun 	case ODM_RTL8812F:
3293*4882a593Smuzhiyun 		ic_name = "8812F";
3294*4882a593Smuzhiyun 		break;
3295*4882a593Smuzhiyun #endif
3296*4882a593Smuzhiyun 
3297*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
3298*4882a593Smuzhiyun 	case ODM_RTL8198F:
3299*4882a593Smuzhiyun 		ic_name = "8198F";
3300*4882a593Smuzhiyun 		break;
3301*4882a593Smuzhiyun #endif
3302*4882a593Smuzhiyun 
3303*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
3304*4882a593Smuzhiyun 	case ODM_RTL8197F:
3305*4882a593Smuzhiyun 		ic_name = "8197F";
3306*4882a593Smuzhiyun 		break;
3307*4882a593Smuzhiyun #endif
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
3310*4882a593Smuzhiyun 	case ODM_RTL8192F:
3311*4882a593Smuzhiyun 		ic_name = "8192F";
3312*4882a593Smuzhiyun 		break;
3313*4882a593Smuzhiyun #endif
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
3316*4882a593Smuzhiyun 	case ODM_RTL8197G:
3317*4882a593Smuzhiyun 		ic_name = "8197G";
3318*4882a593Smuzhiyun 		break;
3319*4882a593Smuzhiyun #endif
3320*4882a593Smuzhiyun 
3321*4882a593Smuzhiyun #if (RTL8710B_SUPPORT)
3322*4882a593Smuzhiyun 	case ODM_RTL8721D:
3323*4882a593Smuzhiyun 		ic_name = "8721D";
3324*4882a593Smuzhiyun 		break;
3325*4882a593Smuzhiyun #endif
3326*4882a593Smuzhiyun 
3327*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
3328*4882a593Smuzhiyun 	case ODM_RTL8195B:
3329*4882a593Smuzhiyun 		ic_name = "8195B";
3330*4882a593Smuzhiyun 		break;
3331*4882a593Smuzhiyun #endif
3332*4882a593Smuzhiyun #if (RTL8814C_SUPPORT)
3333*4882a593Smuzhiyun 	case ODM_RTL8814C:
3334*4882a593Smuzhiyun 		ic_name = "8814C";
3335*4882a593Smuzhiyun 		break;
3336*4882a593Smuzhiyun #endif
3337*4882a593Smuzhiyun 	default:
3338*4882a593Smuzhiyun 	break;
3339*4882a593Smuzhiyun 	}
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
3342*4882a593Smuzhiyun 		 "\n===============[ DPK info %s ]===============\n", ic_name);
3343*4882a593Smuzhiyun 
3344*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s %s\n",
3345*4882a593Smuzhiyun 		 "DPK type", (dm->fw_offload_ability & PHYDM_RF_DPK_OFFLOAD) ? "FW" : "Driver",
3346*4882a593Smuzhiyun 		 (dpk_info->is_dpk_by_channel) ? "(By channel)" : "(By group)");
3347*4882a593Smuzhiyun 
3348*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %d (%d)\n",
3349*4882a593Smuzhiyun 		 "FW Ver (Sub Ver)", dm->fw_version, dm->fw_sub_version);
3350*4882a593Smuzhiyun 
3351*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3352*4882a593Smuzhiyun 		 "DPK Ver", HALRF_DPK_VER);
3353*4882a593Smuzhiyun 
3354*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3355*4882a593Smuzhiyun 		 "RFK init ver", HALRF_RFK_INIT_VER);
3356*4882a593Smuzhiyun 
3357*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %d / %d (RFE type:%d)\n",
3358*4882a593Smuzhiyun 		 "Ext_PA 2G / 5G", dm->ext_pa, dm->ext_pa_5g, dm->rfe_type);
3359*4882a593Smuzhiyun 
3360*4882a593Smuzhiyun 	if ((dpk_info->dpk_ch == 0) && (dpk_info->thermal_dpk[0] == 0)) {
3361*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used, "\n %-25s\n",
3362*4882a593Smuzhiyun 			 "No DPK had been done before!!!");
3363*4882a593Smuzhiyun 		return;
3364*4882a593Smuzhiyun 	}
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %d / %d / %d\n",
3367*4882a593Smuzhiyun 		 "DPK Cal / OK / Reload", dpk_info->dpk_cal_cnt, dpk_info->dpk_ok_cnt,
3368*4882a593Smuzhiyun 		 dpk_info->dpk_reload_cnt);
3369*4882a593Smuzhiyun 
3370*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3371*4882a593Smuzhiyun 		 "RFK H2C timeout", (rf->is_rfk_h2c_timeout) ? "Yes" : "No");
3372*4882a593Smuzhiyun 
3373*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3374*4882a593Smuzhiyun 		 "DPD Reload", (dpk_info->dpk_status & BIT(0)) ? "Yes" : "No");
3375*4882a593Smuzhiyun 
3376*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3377*4882a593Smuzhiyun 		 "DPD status", dpk_info->is_dpk_enable ? "Enable" : "Disable");
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3380*4882a593Smuzhiyun 		 "DPD track status", (rf->rf_supportability & HAL_RF_DPK_TRACK) ? "Enable" : "Disable");
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s / %s / %d / %s\n",
3383*4882a593Smuzhiyun 		 "TSSI / Band / CH / BW", dpk_info->is_tssi_mode == 1 ? "On" : "Off",
3384*4882a593Smuzhiyun 		 dpk_info->dpk_band == 0 ? "2G" : "5G", dpk_info->dpk_ch,
3385*4882a593Smuzhiyun 		 dpk_info->dpk_bw == 3 ? "20M" : (dpk_info->dpk_bw == 2 ? "40M" : "80M"));
3386*4882a593Smuzhiyun 
3387*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s / %s / %s / %s\n",
3388*4882a593Smuzhiyun 		 "DPK result (path)", dpk_info->dpk_path_ok & BIT(0) ? "OK" : "Fail",
3389*4882a593Smuzhiyun 		 (dm->support_ic_type & ODM_IC_2SS) ? ((dpk_info->dpk_path_ok & BIT(1)) >> 1 ? "OK" : "Fail") : "NA",
3390*4882a593Smuzhiyun 		 (dm->support_ic_type & ODM_IC_3SS) ? ((dpk_info->dpk_path_ok & BIT(2)) >> 2 ? "OK" : "Fail") : "NA",
3391*4882a593Smuzhiyun 		 (dm->support_ic_type & ODM_IC_4SS) ? ((dpk_info->dpk_path_ok & BIT(3)) >> 3 ? "OK" : "Fail") : "NA");
3392*4882a593Smuzhiyun #if 0
3393*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %d / %d / %d / %d\n",
3394*4882a593Smuzhiyun 		 "DPK thermal (path)", dpk_info->thermal_dpk[0], dpk_info->thermal_dpk[1],
3395*4882a593Smuzhiyun 		 dpk_info->thermal_dpk[2], dpk_info->thermal_dpk[3]);
3396*4882a593Smuzhiyun #endif
3397*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = ",
3398*4882a593Smuzhiyun 		 "DPK thermal (path)");
3399*4882a593Smuzhiyun 	for (path = 0; path < KPATH; path++) {
3400*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3401*4882a593Smuzhiyun 			 path == (KPATH - 1) ? "%d\n" : "%d / ",
3402*4882a593Smuzhiyun 			 dpk_info->thermal_dpk[path]);
3403*4882a593Smuzhiyun 	}
3404*4882a593Smuzhiyun 
3405*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = 0x%x\n",
3406*4882a593Smuzhiyun 		 "DPK bkup GNT control", dpk_info->gnt_control);
3407*4882a593Smuzhiyun 
3408*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = 0x%x\n",
3409*4882a593Smuzhiyun 		 "DPK bkup GNT value", dpk_info->gnt_value);
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 	_halrf_dpk_info_by_chip(dm, &used, output, &out_len);
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 	*_used = used;
3414*4882a593Smuzhiyun 	*_out_len = out_len;
3415*4882a593Smuzhiyun }
3416*4882a593Smuzhiyun 
halrf_dpk_debug_cmd(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)3417*4882a593Smuzhiyun void halrf_dpk_debug_cmd(void *dm_void, char input[][16], u32 *_used,
3418*4882a593Smuzhiyun 				char *output, u32 *_out_len)
3419*4882a593Smuzhiyun {
3420*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3421*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3422*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
3423*4882a593Smuzhiyun 
3424*4882a593Smuzhiyun 	char *cmd[5] = {"-h", "on", "off", "info", "switch"};
3425*4882a593Smuzhiyun 	u32 used = *_used;
3426*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3427*4882a593Smuzhiyun 	u8 i;
3428*4882a593Smuzhiyun 
3429*4882a593Smuzhiyun 	if ((strcmp(input[2], cmd[4]) != 0)) {
3430*4882a593Smuzhiyun 		if (!(rf->rf_supportability & HAL_RF_DPK)) {
3431*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3432*4882a593Smuzhiyun 				 "DPK is Unsupported!!!\n");
3433*4882a593Smuzhiyun 			return;
3434*4882a593Smuzhiyun 		}
3435*4882a593Smuzhiyun 	}
3436*4882a593Smuzhiyun 
3437*4882a593Smuzhiyun 	if ((strcmp(input[2], cmd[0]) == 0)) {
3438*4882a593Smuzhiyun 		for (i = 1; i < 4; i++) {
3439*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3440*4882a593Smuzhiyun 				 "  %s\n", cmd[i]);
3441*4882a593Smuzhiyun 		}
3442*4882a593Smuzhiyun 	} else if ((strcmp(input[2], cmd[1]) == 0)) {
3443*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3444*4882a593Smuzhiyun 			 "DPK is Enabled!!\n");
3445*4882a593Smuzhiyun 		dpk_info->is_dpk_enable = true;
3446*4882a593Smuzhiyun 		halrf_dpk_enable_disable(dm);
3447*4882a593Smuzhiyun 	} else if ((strcmp(input[2], cmd[2]) == 0)){
3448*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3449*4882a593Smuzhiyun 			 "DPK is Disabled!!\n");
3450*4882a593Smuzhiyun 		dpk_info->is_dpk_enable = false;
3451*4882a593Smuzhiyun 		halrf_dpk_enable_disable(dm);
3452*4882a593Smuzhiyun 	} else if ((strcmp(input[2], cmd[3]) == 0))
3453*4882a593Smuzhiyun 		_halrf_display_dpk_info(dm, &used, output, &out_len);
3454*4882a593Smuzhiyun 	else if ((strcmp(input[2], cmd[4]) == 0) && (strcmp(input[3], cmd[1]) == 0)) {
3455*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3456*4882a593Smuzhiyun 			 "DPK Switch on!!\n");
3457*4882a593Smuzhiyun 		halrf_dpk_switch(dm, 1);
3458*4882a593Smuzhiyun 	} else if ((strcmp(input[2], cmd[4]) == 0) && (strcmp(input[3], cmd[2]) == 0)) {
3459*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3460*4882a593Smuzhiyun 			 "DPK Switch off!!\n");
3461*4882a593Smuzhiyun 		halrf_dpk_switch(dm, 0);
3462*4882a593Smuzhiyun 	} else {
3463*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3464*4882a593Smuzhiyun 			 "DPK Trigger start!!\n");
3465*4882a593Smuzhiyun 		halrf_dpk_trigger(dm);
3466*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3467*4882a593Smuzhiyun 			 "DPK Trigger finish!!\n");
3468*4882a593Smuzhiyun 	}
3469*4882a593Smuzhiyun }
3470*4882a593Smuzhiyun 
halrf_dpk_c2h_report_transfer(void * dm_void,boolean is_ok,u8 * buf,u8 buf_size)3471*4882a593Smuzhiyun void halrf_dpk_c2h_report_transfer(void	*dm_void, boolean is_ok, u8 *buf, u8 buf_size)
3472*4882a593Smuzhiyun {
3473*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3474*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3475*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3476*4882a593Smuzhiyun 
3477*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DPK))
3478*4882a593Smuzhiyun 		return;
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3481*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3482*4882a593Smuzhiyun 	case ODM_RTL8822C:
3483*4882a593Smuzhiyun 		dpk_c2h_report_transfer_8822c(dm, is_ok, buf, buf_size);
3484*4882a593Smuzhiyun 		break;
3485*4882a593Smuzhiyun #endif
3486*4882a593Smuzhiyun 	default:
3487*4882a593Smuzhiyun 		break;
3488*4882a593Smuzhiyun 	}
3489*4882a593Smuzhiyun }
3490*4882a593Smuzhiyun 
halrf_dpk_info_rsvd_page(void * dm_void,u8 * buf,u32 * buf_size)3491*4882a593Smuzhiyun void halrf_dpk_info_rsvd_page(void *dm_void, u8 *buf, u32 *buf_size)
3492*4882a593Smuzhiyun {
3493*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3494*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3495*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DPK) || rf->is_dpk_in_progress)
3498*4882a593Smuzhiyun 		return;
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3501*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3502*4882a593Smuzhiyun 	case ODM_RTL8822C:
3503*4882a593Smuzhiyun 		dpk_info_rsvd_page_8822c(dm, buf, buf_size);
3504*4882a593Smuzhiyun 		break;
3505*4882a593Smuzhiyun #endif
3506*4882a593Smuzhiyun 	default:
3507*4882a593Smuzhiyun 		break;
3508*4882a593Smuzhiyun 	}
3509*4882a593Smuzhiyun }
3510*4882a593Smuzhiyun 
halrf_iqk_info_rsvd_page(void * dm_void,u8 * buf,u32 * buf_size)3511*4882a593Smuzhiyun void halrf_iqk_info_rsvd_page(void *dm_void, u8 *buf, u32 *buf_size)
3512*4882a593Smuzhiyun {
3513*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3514*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_IQK))
3517*4882a593Smuzhiyun 		return;
3518*4882a593Smuzhiyun 
3519*4882a593Smuzhiyun 	if (dm->rf_calibrate_info.is_iqk_in_progress)
3520*4882a593Smuzhiyun 		return;
3521*4882a593Smuzhiyun 
3522*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3523*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3524*4882a593Smuzhiyun 	case ODM_RTL8822C:
3525*4882a593Smuzhiyun 		iqk_info_rsvd_page_8822c(dm, buf, buf_size);
3526*4882a593Smuzhiyun 		break;
3527*4882a593Smuzhiyun #endif
3528*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
3529*4882a593Smuzhiyun 	case ODM_RTL8195B:
3530*4882a593Smuzhiyun 		iqk_info_rsvd_page_8195b(dm, buf, buf_size);
3531*4882a593Smuzhiyun 		break;
3532*4882a593Smuzhiyun #endif
3533*4882a593Smuzhiyun 
3534*4882a593Smuzhiyun 	default:
3535*4882a593Smuzhiyun 		break;
3536*4882a593Smuzhiyun 	}
3537*4882a593Smuzhiyun }
3538*4882a593Smuzhiyun 
3539*4882a593Smuzhiyun enum hal_status
halrf_config_rfk_with_header_file(void * dm_void,u32 config_type)3540*4882a593Smuzhiyun halrf_config_rfk_with_header_file(void *dm_void, u32 config_type)
3541*4882a593Smuzhiyun {
3542*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3543*4882a593Smuzhiyun 	enum hal_status result = HAL_STATUS_SUCCESS;
3544*4882a593Smuzhiyun #if 0
3545*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
3546*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822B) {
3547*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3548*4882a593Smuzhiyun 			odm_read_and_config_mp_8822b_cal_init(dm);
3549*4882a593Smuzhiyun 	}
3550*4882a593Smuzhiyun #endif
3551*4882a593Smuzhiyun #endif
3552*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3553*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8197G) {
3554*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3555*4882a593Smuzhiyun 			odm_read_and_config_mp_8197g_cal_init(dm);
3556*4882a593Smuzhiyun 	}
3557*4882a593Smuzhiyun #endif
3558*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
3559*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8198F) {
3560*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3561*4882a593Smuzhiyun 			odm_read_and_config_mp_8198f_cal_init(dm);
3562*4882a593Smuzhiyun 	}
3563*4882a593Smuzhiyun #endif
3564*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3565*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8812F) {
3566*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3567*4882a593Smuzhiyun 			odm_read_and_config_mp_8812f_cal_init(dm);
3568*4882a593Smuzhiyun 	}
3569*4882a593Smuzhiyun #endif
3570*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3571*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822C) {
3572*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3573*4882a593Smuzhiyun 			odm_read_and_config_mp_8822c_cal_init(dm);
3574*4882a593Smuzhiyun 	}
3575*4882a593Smuzhiyun #endif
3576*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3577*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8814B) {
3578*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3579*4882a593Smuzhiyun 			odm_read_and_config_mp_8814b_cal_init(dm);
3580*4882a593Smuzhiyun 	}
3581*4882a593Smuzhiyun #endif
3582*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
3583*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8195B) {
3584*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3585*4882a593Smuzhiyun 			odm_read_and_config_mp_8195b_cal_init(dm);
3586*4882a593Smuzhiyun 	}
3587*4882a593Smuzhiyun #endif
3588*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
3589*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8721D) {
3590*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3591*4882a593Smuzhiyun 			odm_read_and_config_mp_8721d_cal_init(dm);
3592*4882a593Smuzhiyun 	}
3593*4882a593Smuzhiyun #endif
3594*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3595*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8723F) {
3596*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3597*4882a593Smuzhiyun 			odm_read_and_config_mp_8723f_cal_init(dm);
3598*4882a593Smuzhiyun 	}
3599*4882a593Smuzhiyun #endif
3600*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3601*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8814C) {
3602*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3603*4882a593Smuzhiyun 			odm_read_and_config_mp_8814c_cal_init(dm);
3604*4882a593Smuzhiyun 	}
3605*4882a593Smuzhiyun #endif
3606*4882a593Smuzhiyun 
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun #if 1
3609*4882a593Smuzhiyun 	if (dm->fw_offload_ability & PHYDM_PHY_PARAM_OFFLOAD) {
3610*4882a593Smuzhiyun 		result = phydm_set_reg_by_fw(dm, PHYDM_HALMAC_CMD_END, 0, 0, 0, (enum rf_path)0, 0);
3611*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK,"phy param offload end!result = %d", result);
3612*4882a593Smuzhiyun 	}
3613*4882a593Smuzhiyun #endif
3614*4882a593Smuzhiyun 	return result;
3615*4882a593Smuzhiyun }
3616*4882a593Smuzhiyun 
halrf_txgapk_trigger(void * dm_void)3617*4882a593Smuzhiyun void halrf_txgapk_trigger(void *dm_void)
3618*4882a593Smuzhiyun {
3619*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3620*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3621*4882a593Smuzhiyun 	u64 start_time = 0x0;
3622*4882a593Smuzhiyun 
3623*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_TXGAPK))
3624*4882a593Smuzhiyun 		return;
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun 	rf->rfk_type = RF04_TXGAPK;
3627*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun 	start_time = odm_get_current_time(dm);
3630*4882a593Smuzhiyun 	rf->is_txgapk_in_progress = true;
3631*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, false);
3632*4882a593Smuzhiyun 
3633*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3634*4882a593Smuzhiyun 
3635*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
3636*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
3637*4882a593Smuzhiyun 	case ODM_RTL8195B:
3638*4882a593Smuzhiyun 		/*phy_txgap_calibrate_8195b(dm, false);*/
3639*4882a593Smuzhiyun 	break;
3640*4882a593Smuzhiyun #endif
3641*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
3642*4882a593Smuzhiyun 	case ODM_RTL8721D:
3643*4882a593Smuzhiyun 		/*phy_txgap_calibrate_8721d(dm, false);*/
3644*4882a593Smuzhiyun 	break;
3645*4882a593Smuzhiyun #endif
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun #endif
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3650*4882a593Smuzhiyun 	case ODM_RTL8814B:
3651*4882a593Smuzhiyun 		/*phy_txgap_calibrate_8814b(dm, false);*/
3652*4882a593Smuzhiyun 	break;
3653*4882a593Smuzhiyun #endif
3654*4882a593Smuzhiyun 
3655*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3656*4882a593Smuzhiyun 	case ODM_RTL8814C:
3657*4882a593Smuzhiyun 		halrf_txgapk_8814c(dm);
3658*4882a593Smuzhiyun 	break;
3659*4882a593Smuzhiyun #endif
3660*4882a593Smuzhiyun 
3661*4882a593Smuzhiyun 
3662*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3663*4882a593Smuzhiyun 	case ODM_RTL8822C:
3664*4882a593Smuzhiyun 		halrf_txgapk_8822c(dm);
3665*4882a593Smuzhiyun 	break;
3666*4882a593Smuzhiyun #endif
3667*4882a593Smuzhiyun 
3668*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3669*4882a593Smuzhiyun 	case ODM_RTL8723F:
3670*4882a593Smuzhiyun 		halrf_txgapk_8723f(dm);
3671*4882a593Smuzhiyun 	break;
3672*4882a593Smuzhiyun #endif
3673*4882a593Smuzhiyun 
3674*4882a593Smuzhiyun 	default:
3675*4882a593Smuzhiyun 		break;
3676*4882a593Smuzhiyun 	}
3677*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, true);
3678*4882a593Smuzhiyun 	rf->is_txgapk_in_progress = false;
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, false);
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun 	rf->dpk_progressing_time =
3683*4882a593Smuzhiyun 		odm_get_progressing_time(dm_void, start_time);
3684*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TXGAPK, "[TGGC]TXGAPK progressing_time = %lld ms\n",
3685*4882a593Smuzhiyun 	       rf->dpk_progressing_time);
3686*4882a593Smuzhiyun }
3687*4882a593Smuzhiyun 
halrf_spur_compensation(void * dm_void)3688*4882a593Smuzhiyun void halrf_spur_compensation(void *dm_void)
3689*4882a593Smuzhiyun {
3690*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3691*4882a593Smuzhiyun 
3692*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3693*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3694*4882a593Smuzhiyun 	case ODM_RTL8723F:
3695*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, false);
3696*4882a593Smuzhiyun 		halrf_spur_compensation_8723f(dm);
3697*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, true);
3698*4882a593Smuzhiyun 		break;
3699*4882a593Smuzhiyun #endif
3700*4882a593Smuzhiyun 	default:
3701*4882a593Smuzhiyun 		break;
3702*4882a593Smuzhiyun 	}
3703*4882a593Smuzhiyun }
3704*4882a593Smuzhiyun 
halrf_tssi_get_efuse(void * dm_void)3705*4882a593Smuzhiyun void halrf_tssi_get_efuse(void *dm_void)
3706*4882a593Smuzhiyun {
3707*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3708*4882a593Smuzhiyun 
3709*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3710*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C) {
3711*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8822c(dm);
3712*4882a593Smuzhiyun 		halrf_get_efuse_thermal_pwrtype_8822c(dm);
3713*4882a593Smuzhiyun 	}
3714*4882a593Smuzhiyun #endif
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3717*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F) {
3718*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8812f(dm);
3719*4882a593Smuzhiyun 	}
3720*4882a593Smuzhiyun #endif
3721*4882a593Smuzhiyun 
3722*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3723*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B) {
3724*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8814b(dm);
3725*4882a593Smuzhiyun 		halrf_get_efuse_thermal_pwrtype_8814b(dm);
3726*4882a593Smuzhiyun 	}
3727*4882a593Smuzhiyun #endif
3728*4882a593Smuzhiyun 
3729*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3730*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G) {
3731*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8197g(dm);
3732*4882a593Smuzhiyun 	}
3733*4882a593Smuzhiyun #endif
3734*4882a593Smuzhiyun 
3735*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3736*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F) {
3737*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8723f(dm);
3738*4882a593Smuzhiyun 	}
3739*4882a593Smuzhiyun #endif
3740*4882a593Smuzhiyun 
3741*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3742*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C) {
3743*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8814c(dm);
3744*4882a593Smuzhiyun 		halrf_get_efuse_thermal_pwrtype_8814c(dm);
3745*4882a593Smuzhiyun 	}
3746*4882a593Smuzhiyun #endif
3747*4882a593Smuzhiyun 
3748*4882a593Smuzhiyun }
3749*4882a593Smuzhiyun 
halrf_do_rxbb_dck(void * dm_void)3750*4882a593Smuzhiyun void halrf_do_rxbb_dck(void *dm_void)
3751*4882a593Smuzhiyun {
3752*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3753*4882a593Smuzhiyun 
3754*4882a593Smuzhiyun 
3755*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3756*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8814B)
3757*4882a593Smuzhiyun 		halrf_do_rxbb_dck_8814b(dm);
3758*4882a593Smuzhiyun #endif
3759*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3760*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8814C)
3761*4882a593Smuzhiyun 		halrf_do_rxbb_dck_8814c(dm);
3762*4882a593Smuzhiyun #endif
3763*4882a593Smuzhiyun 
3764*4882a593Smuzhiyun 
3765*4882a593Smuzhiyun }
3766*4882a593Smuzhiyun 
halrf_do_tssi(void * dm_void)3767*4882a593Smuzhiyun void halrf_do_tssi(void *dm_void)
3768*4882a593Smuzhiyun {
3769*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3770*4882a593Smuzhiyun 
3771*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3772*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822C)
3773*4882a593Smuzhiyun 		halrf_do_tssi_8822c(dm);
3774*4882a593Smuzhiyun #endif
3775*4882a593Smuzhiyun 
3776*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3777*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8812F)
3778*4882a593Smuzhiyun 		halrf_do_tssi_8812f(dm);
3779*4882a593Smuzhiyun #endif
3780*4882a593Smuzhiyun 
3781*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3782*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8197G)
3783*4882a593Smuzhiyun 		halrf_do_tssi_8197g(dm);
3784*4882a593Smuzhiyun #endif
3785*4882a593Smuzhiyun 
3786*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3787*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8723F) {
3788*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, false);
3789*4882a593Smuzhiyun 		halrf_do_tssi_8723f(dm);
3790*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, true);
3791*4882a593Smuzhiyun 		}
3792*4882a593Smuzhiyun #endif
3793*4882a593Smuzhiyun 
3794*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3795*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8814C)
3796*4882a593Smuzhiyun 		halrf_tssi_trigger_bit_reset_8814c(dm);
3797*4882a593Smuzhiyun #endif
3798*4882a593Smuzhiyun 
3799*4882a593Smuzhiyun }
3800*4882a593Smuzhiyun 
halrf_do_tssi_by_manual(void * dm_void,u8 path)3801*4882a593Smuzhiyun u8 halrf_do_tssi_by_manual(void *dm_void, u8 path)
3802*4882a593Smuzhiyun {
3803*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3804*4882a593Smuzhiyun 
3805*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3806*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3807*4882a593Smuzhiyun 		return halrf_do_tssi_8814b(dm, path);
3808*4882a593Smuzhiyun #endif
3809*4882a593Smuzhiyun 
3810*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3811*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
3812*4882a593Smuzhiyun 		return halrf_do_tssi_8814c(dm, path);
3813*4882a593Smuzhiyun #endif
3814*4882a593Smuzhiyun 
3815*4882a593Smuzhiyun 	return 0;
3816*4882a593Smuzhiyun }
3817*4882a593Smuzhiyun 
halrf_set_tssi_enable(void * dm_void,boolean enable)3818*4882a593Smuzhiyun void halrf_set_tssi_enable(void *dm_void, boolean enable)
3819*4882a593Smuzhiyun {
3820*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3821*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
3822*4882a593Smuzhiyun 
3823*4882a593Smuzhiyun 	if (enable == 1) {
3824*4882a593Smuzhiyun 		rf->power_track_type = 4;
3825*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e7c, 0x40000000, 0x1);
3826*4882a593Smuzhiyun 	} else {
3827*4882a593Smuzhiyun 		rf->power_track_type = 0;
3828*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e7c, 0x40000000, 0x0);
3829*4882a593Smuzhiyun 	}
3830*4882a593Smuzhiyun }
3831*4882a593Smuzhiyun 
3832*4882a593Smuzhiyun 
halrf_do_thermal(void * dm_void)3833*4882a593Smuzhiyun void halrf_do_thermal(void *dm_void)
3834*4882a593Smuzhiyun {
3835*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3836*4882a593Smuzhiyun 
3837*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3838*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3839*4882a593Smuzhiyun 		halrf_do_thermal_8822c(dm);
3840*4882a593Smuzhiyun #endif
3841*4882a593Smuzhiyun }
3842*4882a593Smuzhiyun 
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun 
halrf_set_tssi_value(void * dm_void,u32 tssi_value)3845*4882a593Smuzhiyun u32 halrf_set_tssi_value(void *dm_void, u32 tssi_value)
3846*4882a593Smuzhiyun {
3847*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3848*4882a593Smuzhiyun 
3849*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3850*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3851*4882a593Smuzhiyun 		return halrf_set_tssi_value_8822c(dm, tssi_value);
3852*4882a593Smuzhiyun #endif
3853*4882a593Smuzhiyun 
3854*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3855*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3856*4882a593Smuzhiyun 		return halrf_set_tssi_value_8814b(dm, tssi_value);
3857*4882a593Smuzhiyun #endif
3858*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3859*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
3860*4882a593Smuzhiyun 		return halrf_tssi_set_de_8723f(dm, tssi_value);
3861*4882a593Smuzhiyun #endif
3862*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3863*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
3864*4882a593Smuzhiyun 		return halrf_set_tssi_value_8814c(dm, tssi_value);
3865*4882a593Smuzhiyun #endif
3866*4882a593Smuzhiyun 
3867*4882a593Smuzhiyun 	return 0;
3868*4882a593Smuzhiyun }
3869*4882a593Smuzhiyun 
halrf_set_tssi_power(void * dm_void,s8 power)3870*4882a593Smuzhiyun void halrf_set_tssi_power(void *dm_void, s8 power)
3871*4882a593Smuzhiyun {
3872*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3873*4882a593Smuzhiyun 
3874*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3875*4882a593Smuzhiyun 	/*halrf_set_tssi_poewr_8822c(dm, power);*/
3876*4882a593Smuzhiyun #endif
3877*4882a593Smuzhiyun }
3878*4882a593Smuzhiyun 
halrf_tssi_set_de_for_tx_verify(void * dm_void,u32 tssi_de,u8 path)3879*4882a593Smuzhiyun void halrf_tssi_set_de_for_tx_verify(void *dm_void, u32 tssi_de, u8 path)
3880*4882a593Smuzhiyun {
3881*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3882*4882a593Smuzhiyun 
3883*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3884*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3885*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8822c(dm, tssi_de, path);
3886*4882a593Smuzhiyun #endif
3887*4882a593Smuzhiyun 
3888*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3889*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3890*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8814b(dm, tssi_de, path);
3891*4882a593Smuzhiyun #endif
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3894*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
3895*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8812f(dm, tssi_de, path);
3896*4882a593Smuzhiyun #endif
3897*4882a593Smuzhiyun 
3898*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3899*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
3900*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8197g(dm, tssi_de, path);
3901*4882a593Smuzhiyun #endif
3902*4882a593Smuzhiyun 
3903*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3904*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
3905*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8723f(dm, tssi_de, path);
3906*4882a593Smuzhiyun #endif
3907*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3908*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
3909*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8814c(dm, tssi_de, path);
3910*4882a593Smuzhiyun #endif
3911*4882a593Smuzhiyun 
3912*4882a593Smuzhiyun }
3913*4882a593Smuzhiyun 
halrf_tssi_turn_target_power(void * dm_void,s16 power_offset,u8 path)3914*4882a593Smuzhiyun u32 halrf_tssi_turn_target_power(void *dm_void, s16 power_offset, u8 path)
3915*4882a593Smuzhiyun {
3916*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3917*4882a593Smuzhiyun 	u32 pout = 0;
3918*4882a593Smuzhiyun 
3919*4882a593Smuzhiyun     if (dm->mp_mode) {
3920*4882a593Smuzhiyun         if (*dm->mp_mode) {
3921*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3922*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
3923*4882a593Smuzhiyun 		pout = halrf_tssi_set_powerbyrate_pout_8723f(dm, power_offset, path);
3924*4882a593Smuzhiyun #endif
3925*4882a593Smuzhiyun             }
3926*4882a593Smuzhiyun         }
3927*4882a593Smuzhiyun 	return pout;
3928*4882a593Smuzhiyun }
3929*4882a593Smuzhiyun 
halrf_tssi_set_power_offset(void * dm_void,s16 power_offset,u8 path)3930*4882a593Smuzhiyun void halrf_tssi_set_power_offset(void *dm_void, s16 power_offset, u8 path)
3931*4882a593Smuzhiyun {
3932*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3933*4882a593Smuzhiyun 
3934*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3935*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
3936*4882a593Smuzhiyun 		 _halrf_tssi_set_powerlevel_8723f(dm, power_offset, path);
3937*4882a593Smuzhiyun #endif
3938*4882a593Smuzhiyun 
3939*4882a593Smuzhiyun }
3940*4882a593Smuzhiyun 
halrf_query_tssi_value(void * dm_void)3941*4882a593Smuzhiyun u32 halrf_query_tssi_value(void *dm_void)
3942*4882a593Smuzhiyun {
3943*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3944*4882a593Smuzhiyun 
3945*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3946*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3947*4882a593Smuzhiyun 		return halrf_query_tssi_value_8822c(dm);
3948*4882a593Smuzhiyun #endif
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3951*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3952*4882a593Smuzhiyun 		return halrf_query_tssi_value_8814b(dm);
3953*4882a593Smuzhiyun #endif
3954*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3955*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
3956*4882a593Smuzhiyun 		return halrf_query_tssi_value_8814c(dm);
3957*4882a593Smuzhiyun #endif
3958*4882a593Smuzhiyun 
3959*4882a593Smuzhiyun 	return 0;
3960*4882a593Smuzhiyun }
3961*4882a593Smuzhiyun 
halrf_tssi_cck(void * dm_void)3962*4882a593Smuzhiyun void halrf_tssi_cck(void *dm_void)
3963*4882a593Smuzhiyun {
3964*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3965*4882a593Smuzhiyun 
3966*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3967*4882a593Smuzhiyun 	/*halrf_tssi_cck_8822c(dm);*/
3968*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3969*4882a593Smuzhiyun 		halrf_thermal_cck_8822c(dm);
3970*4882a593Smuzhiyun #endif
3971*4882a593Smuzhiyun 
3972*4882a593Smuzhiyun }
3973*4882a593Smuzhiyun 
halrf_thermal_cck(void * dm_void)3974*4882a593Smuzhiyun void halrf_thermal_cck(void *dm_void)
3975*4882a593Smuzhiyun {
3976*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3977*4882a593Smuzhiyun 
3978*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3979*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3980*4882a593Smuzhiyun 		halrf_thermal_cck_8822c(dm);
3981*4882a593Smuzhiyun #endif
3982*4882a593Smuzhiyun 
3983*4882a593Smuzhiyun }
3984*4882a593Smuzhiyun 
halrf_tssi_set_de(void * dm_void)3985*4882a593Smuzhiyun void halrf_tssi_set_de(void *dm_void)
3986*4882a593Smuzhiyun {
3987*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3990*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3991*4882a593Smuzhiyun 		halrf_tssi_set_de_8814b(dm);
3992*4882a593Smuzhiyun #endif
3993*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
3994*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
3995*4882a593Smuzhiyun 		halrf_tssi_set_de_8814c(dm);
3996*4882a593Smuzhiyun #endif
3997*4882a593Smuzhiyun 
3998*4882a593Smuzhiyun }
3999*4882a593Smuzhiyun 
halrf_tssi_dck(void * dm_void,u8 direct_do)4000*4882a593Smuzhiyun void halrf_tssi_dck(void *dm_void, u8 direct_do)
4001*4882a593Smuzhiyun {
4002*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4003*4882a593Smuzhiyun 
4004*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
4005*4882a593Smuzhiyun 
4006*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
4007*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B) {
4008*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
4009*4882a593Smuzhiyun 		if (dm->rfe_type == 1 || dm->rfe_type == 4 || dm->rfe_type == 5)
4010*4882a593Smuzhiyun 			return;
4011*4882a593Smuzhiyun #else
4012*4882a593Smuzhiyun 		if (dm->rfe_type == 1 || dm->rfe_type == 6)
4013*4882a593Smuzhiyun 			return;
4014*4882a593Smuzhiyun #endif
4015*4882a593Smuzhiyun 		halrf_tssi_dck_8814b(dm, direct_do);
4016*4882a593Smuzhiyun 	}
4017*4882a593Smuzhiyun #endif
4018*4882a593Smuzhiyun 
4019*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
4020*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
4021*4882a593Smuzhiyun 		halrf_tssi_dck_8822c(dm);
4022*4882a593Smuzhiyun #endif
4023*4882a593Smuzhiyun 
4024*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
4025*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
4026*4882a593Smuzhiyun 		halrf_tssi_dck_8812f(dm);
4027*4882a593Smuzhiyun #endif
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
4030*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8197G)
4031*4882a593Smuzhiyun 		halrf_tssi_dck_8197g(dm);
4032*4882a593Smuzhiyun #endif
4033*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
4034*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C) {
4035*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
4036*4882a593Smuzhiyun 	if (dm->rfe_type == 1 || dm->rfe_type == 4 || dm->rfe_type == 5)
4037*4882a593Smuzhiyun 		return;
4038*4882a593Smuzhiyun #else
4039*4882a593Smuzhiyun 	if (dm->rfe_type == 1 || dm->rfe_type == 6)
4040*4882a593Smuzhiyun 		return;
4041*4882a593Smuzhiyun #endif
4042*4882a593Smuzhiyun 	halrf_tssi_dck_8814c(dm, direct_do);
4043*4882a593Smuzhiyun 	}
4044*4882a593Smuzhiyun #endif
4045*4882a593Smuzhiyun 
4046*4882a593Smuzhiyun 
4047*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, false);
4048*4882a593Smuzhiyun 
4049*4882a593Smuzhiyun }
4050*4882a593Smuzhiyun 
halrf_calculate_tssi_codeword(void * dm_void)4051*4882a593Smuzhiyun void halrf_calculate_tssi_codeword(void *dm_void)
4052*4882a593Smuzhiyun {
4053*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4054*4882a593Smuzhiyun 
4055*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
4056*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
4057*4882a593Smuzhiyun 		halrf_calculate_tssi_codeword_8814b(dm, RF_PATH_A);
4058*4882a593Smuzhiyun #endif
4059*4882a593Smuzhiyun 
4060*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
4061*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
4062*4882a593Smuzhiyun 		halrf_calculate_tssi_codeword_8822c(dm);
4063*4882a593Smuzhiyun #endif
4064*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
4065*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
4066*4882a593Smuzhiyun 		halrf_calculate_tssi_codeword_8814c(dm, RF_PATH_A);
4067*4882a593Smuzhiyun #endif
4068*4882a593Smuzhiyun 
4069*4882a593Smuzhiyun }
4070*4882a593Smuzhiyun 
halrf_set_tssi_codeword(void * dm_void)4071*4882a593Smuzhiyun void halrf_set_tssi_codeword(void *dm_void)
4072*4882a593Smuzhiyun {
4073*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4074*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
4075*4882a593Smuzhiyun #if !(DM_ODM_SUPPORT_TYPE & ODM_IOT)
4076*4882a593Smuzhiyun 	struct _halrf_tssi_data *tssi = &rf->halrf_tssi_data;
4077*4882a593Smuzhiyun #endif
4078*4882a593Smuzhiyun 
4079*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
4080*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
4081*4882a593Smuzhiyun 		halrf_set_tssi_codeword_8814b(dm, tssi->tssi_codeword);
4082*4882a593Smuzhiyun #endif
4083*4882a593Smuzhiyun 
4084*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
4085*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
4086*4882a593Smuzhiyun 		halrf_set_tssi_codeword_8822c(dm, tssi->tssi_codeword);
4087*4882a593Smuzhiyun #endif
4088*4882a593Smuzhiyun 
4089*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
4090*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
4091*4882a593Smuzhiyun 		halrf_set_tssi_codeword_8814c(dm, tssi->tssi_codeword);
4092*4882a593Smuzhiyun #endif
4093*4882a593Smuzhiyun 
4094*4882a593Smuzhiyun }
4095*4882a593Smuzhiyun 
halrf_get_tssi_codeword_for_txindex(void * dm_void)4096*4882a593Smuzhiyun u8 halrf_get_tssi_codeword_for_txindex(void *dm_void)
4097*4882a593Smuzhiyun {
4098*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4099*4882a593Smuzhiyun 
4100*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
4101*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B) {
4102*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
4103*4882a593Smuzhiyun 		return 80;
4104*4882a593Smuzhiyun #else
4105*4882a593Smuzhiyun 		return 60;
4106*4882a593Smuzhiyun #endif
4107*4882a593Smuzhiyun 	}
4108*4882a593Smuzhiyun #endif
4109*4882a593Smuzhiyun 
4110*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
4111*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
4112*4882a593Smuzhiyun 		return 64;
4113*4882a593Smuzhiyun #endif
4114*4882a593Smuzhiyun 
4115*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
4116*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
4117*4882a593Smuzhiyun 		return 100;
4118*4882a593Smuzhiyun #endif
4119*4882a593Smuzhiyun 
4120*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
4121*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
4122*4882a593Smuzhiyun 		return 100;
4123*4882a593Smuzhiyun #endif
4124*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
4125*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C) {
4126*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
4127*4882a593Smuzhiyun 		return 80;
4128*4882a593Smuzhiyun #else
4129*4882a593Smuzhiyun 		return 60;
4130*4882a593Smuzhiyun #endif
4131*4882a593Smuzhiyun 	}
4132*4882a593Smuzhiyun #endif
4133*4882a593Smuzhiyun 	return 60;
4134*4882a593Smuzhiyun }
4135*4882a593Smuzhiyun 
halrf_tssi_clean_de(void * dm_void)4136*4882a593Smuzhiyun void halrf_tssi_clean_de(
4137*4882a593Smuzhiyun 	void *dm_void)
4138*4882a593Smuzhiyun {
4139*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4140*4882a593Smuzhiyun 
4141*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
4142*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
4143*4882a593Smuzhiyun 		halrf_tssi_clean_de_8812f(dm);
4144*4882a593Smuzhiyun #endif
4145*4882a593Smuzhiyun 
4146*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
4147*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
4148*4882a593Smuzhiyun 		halrf_tssi_clean_de_8814b(dm);
4149*4882a593Smuzhiyun #endif
4150*4882a593Smuzhiyun 
4151*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
4152*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
4153*4882a593Smuzhiyun 		halrf_tssi_clean_de_8197g(dm);
4154*4882a593Smuzhiyun #endif
4155*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
4156*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
4157*4882a593Smuzhiyun 		halrf_tssi_clean_de_8814c(dm);
4158*4882a593Smuzhiyun #endif
4159*4882a593Smuzhiyun }
4160*4882a593Smuzhiyun 
halrf_tssi_trigger_de(void * dm_void,u8 path)4161*4882a593Smuzhiyun u32 halrf_tssi_trigger_de(void *dm_void, u8 path)
4162*4882a593Smuzhiyun {
4163*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4164*4882a593Smuzhiyun 
4165*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
4166*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
4167*4882a593Smuzhiyun 		return halrf_tssi_trigger_de_8812f(dm, path);
4168*4882a593Smuzhiyun #endif
4169*4882a593Smuzhiyun 
4170*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
4171*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
4172*4882a593Smuzhiyun 		return halrf_tssi_trigger_de_8814b(dm, path);
4173*4882a593Smuzhiyun #endif
4174*4882a593Smuzhiyun 
4175*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
4176*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
4177*4882a593Smuzhiyun 		return halrf_tssi_trigger_de_8197g(dm, path);
4178*4882a593Smuzhiyun #endif
4179*4882a593Smuzhiyun 
4180*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
4181*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
4182*4882a593Smuzhiyun 		return halrf_tssi_trigger_de_8814c(dm, path);
4183*4882a593Smuzhiyun #endif
4184*4882a593Smuzhiyun 	return 0;
4185*4882a593Smuzhiyun }
4186*4882a593Smuzhiyun 
halrf_tssi_get_de(void * dm_void,u8 path)4187*4882a593Smuzhiyun u32 halrf_tssi_get_de(void *dm_void, u8 path)
4188*4882a593Smuzhiyun {
4189*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4190*4882a593Smuzhiyun 
4191*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
4192*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
4193*4882a593Smuzhiyun 		return halrf_tssi_get_de_8822c(dm, path);
4194*4882a593Smuzhiyun #endif
4195*4882a593Smuzhiyun 
4196*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
4197*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
4198*4882a593Smuzhiyun 		return halrf_tssi_get_de_8812f(dm, path);
4199*4882a593Smuzhiyun #endif
4200*4882a593Smuzhiyun 
4201*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
4202*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
4203*4882a593Smuzhiyun 		return halrf_tssi_get_de_8814b(dm, path);
4204*4882a593Smuzhiyun #endif
4205*4882a593Smuzhiyun 
4206*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
4207*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
4208*4882a593Smuzhiyun 		return halrf_tssi_get_de_8197g(dm, path);
4209*4882a593Smuzhiyun #endif
4210*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
4211*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
4212*4882a593Smuzhiyun 		return halrf_tssi_get_de_8814c(dm, path);
4213*4882a593Smuzhiyun #endif
4214*4882a593Smuzhiyun 	return 0;
4215*4882a593Smuzhiyun }
4216*4882a593Smuzhiyun 
halrf_get_online_tssi_de(void * dm_void,u8 path,s32 pout)4217*4882a593Smuzhiyun u32 halrf_get_online_tssi_de(void *dm_void, u8 path, s32 pout)
4218*4882a593Smuzhiyun {
4219*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4220*4882a593Smuzhiyun 
4221*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
4222*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
4223*4882a593Smuzhiyun 		return halrf_get_online_tssi_de_8723f(dm, path, pout);
4224*4882a593Smuzhiyun #endif
4225*4882a593Smuzhiyun 	return 0;
4226*4882a593Smuzhiyun }
4227*4882a593Smuzhiyun 
halrf_tssi_trigger(void * dm_void)4228*4882a593Smuzhiyun void halrf_tssi_trigger(void *dm_void)
4229*4882a593Smuzhiyun {
4230*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4231*4882a593Smuzhiyun 	struct dm_rf_calibration_struct *cali_info = &(dm->rf_calibrate_info);
4232*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
4233*4882a593Smuzhiyun 
4234*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
4235*4882a593Smuzhiyun 	if (*dm->mp_mode == 1) {
4236*4882a593Smuzhiyun 		if (cali_info->txpowertrack_control == 0 ||
4237*4882a593Smuzhiyun 			cali_info->txpowertrack_control == 1) {
4238*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4239*4882a593Smuzhiyun 				"[TSSI]======>%s MP Mode UI chose thermal tracking. return !!!\n", __func__);
4240*4882a593Smuzhiyun 			return;
4241*4882a593Smuzhiyun 		}
4242*4882a593Smuzhiyun 	} else {
4243*4882a593Smuzhiyun 		if (rf->power_track_type >= 0 && rf->power_track_type <= 3) {
4244*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4245*4882a593Smuzhiyun 				"[TSSI]======>%s Normal Mode efues is thermal tracking. return !!!\n", __func__);
4246*4882a593Smuzhiyun 			return;
4247*4882a593Smuzhiyun 		}
4248*4882a593Smuzhiyun 	}
4249*4882a593Smuzhiyun #endif
4250*4882a593Smuzhiyun 
4251*4882a593Smuzhiyun 	halrf_calculate_tssi_codeword(dm);
4252*4882a593Smuzhiyun 	halrf_set_tssi_codeword(dm);
4253*4882a593Smuzhiyun 	halrf_tssi_dck(dm, false);
4254*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
4255*4882a593Smuzhiyun 	halrf_tssi_get_efuse(dm);
4256*4882a593Smuzhiyun #endif
4257*4882a593Smuzhiyun 	halrf_tssi_set_de(dm);
4258*4882a593Smuzhiyun 	halrf_do_tssi(dm);
4259*4882a593Smuzhiyun }
4260*4882a593Smuzhiyun 
halrf_txgapk_write_gain_table(void * dm_void)4261*4882a593Smuzhiyun void halrf_txgapk_write_gain_table(void *dm_void)
4262*4882a593Smuzhiyun {
4263*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4264*4882a593Smuzhiyun 
4265*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
4266*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
4267*4882a593Smuzhiyun 		halrf_txgapk_save_all_tx_gain_table_8822c(dm);
4268*4882a593Smuzhiyun #endif
4269*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
4270*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
4271*4882a593Smuzhiyun 		halrf_txgapk_save_all_tx_gain_table_8814c(dm);
4272*4882a593Smuzhiyun #endif
4273*4882a593Smuzhiyun 
4274*4882a593Smuzhiyun }
4275*4882a593Smuzhiyun 
halrf_txgapk_reload_tx_gain(void * dm_void)4276*4882a593Smuzhiyun void halrf_txgapk_reload_tx_gain(void *dm_void)
4277*4882a593Smuzhiyun {
4278*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4279*4882a593Smuzhiyun 
4280*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
4281*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
4282*4882a593Smuzhiyun 		halrf_txgapk_reload_tx_gain_8822c(dm);
4283*4882a593Smuzhiyun #endif
4284*4882a593Smuzhiyun /*
4285*4882a593Smuzhiyun #if (RTL8814C_SUPPORT == 1)
4286*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814C)
4287*4882a593Smuzhiyun 		halrf_txgapk_reload_tx_gain_8814c(dm);
4288*4882a593Smuzhiyun #endif
4289*4882a593Smuzhiyun */
4290*4882a593Smuzhiyun }
4291*4882a593Smuzhiyun 
halrf_txgap_enable_disable(void * dm_void,u8 enable)4292*4882a593Smuzhiyun void halrf_txgap_enable_disable(void *dm_void, u8 enable)
4293*4882a593Smuzhiyun {
4294*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4295*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
4296*4882a593Smuzhiyun 
4297*4882a593Smuzhiyun 	if (enable) {
4298*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability | HAL_RF_TXGAPK;
4299*4882a593Smuzhiyun 		halrf_txgapk_trigger(dm);
4300*4882a593Smuzhiyun 	} else {
4301*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability & ~HAL_RF_TXGAPK;
4302*4882a593Smuzhiyun 		halrf_txgapk_reload_tx_gain(dm);
4303*4882a593Smuzhiyun 	}
4304*4882a593Smuzhiyun }
4305*4882a593Smuzhiyun 
4306*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
_halrf_get_power_offset_by_thermal_8723f(void * dm_void,u8 path,s8 thermal_detla)4307*4882a593Smuzhiyun s8 _halrf_get_power_offset_by_thermal_8723f(void *dm_void, u8 path, s8 thermal_detla)
4308*4882a593Smuzhiyun {
4309*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4310*4882a593Smuzhiyun 	struct dm_rf_calibration_struct *cali_info = &dm->rf_calibrate_info;
4311*4882a593Smuzhiyun 	u8 channel = *dm->channel;
4312*4882a593Smuzhiyun 	u8 tx_rate = phydm_get_tx_rate(dm);
4313*4882a593Smuzhiyun 	s8 power_offset = 0;
4314*4882a593Smuzhiyun 	u8 i = 0;
4315*4882a593Smuzhiyun 	u8 thermal_up_a[DELTA_SWINGIDX_SIZE] = {0}, thermal_down_a[DELTA_SWINGIDX_SIZE] = {0};
4316*4882a593Smuzhiyun 	u8 thermal_up_b[DELTA_SWINGIDX_SIZE] = {0}, thermal_down_b[DELTA_SWINGIDX_SIZE] = {0};
4317*4882a593Smuzhiyun 	u8 txagc_offset_2g_cck_a_p[] = {
4318*4882a593Smuzhiyun 		0, 0, 0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 4, 5, 5, 5,
4319*4882a593Smuzhiyun 		 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6};
4320*4882a593Smuzhiyun 	u8 txagc_offset_2g_cck_a_n[] = {
4321*4882a593Smuzhiyun 		0, 0, 0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 4, 5, 5, 5,
4322*4882a593Smuzhiyun 		 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6};
4323*4882a593Smuzhiyun 	u8 txagc_offset_2g_cck_b_p[] = {
4324*4882a593Smuzhiyun 		0, 0, 0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 4, 5, 5,
4325*4882a593Smuzhiyun 		 5, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6};
4326*4882a593Smuzhiyun 	u8 txagc_offset_2g_cck_b_n[] = {
4327*4882a593Smuzhiyun 		0, 0, 0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 4, 5,
4328*4882a593Smuzhiyun 		 5, 5, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6};
4329*4882a593Smuzhiyun 	u8 txagc_offset_2ga_p[] = {
4330*4882a593Smuzhiyun 		0, 0, 1, 1, 2, 2, 2, 3, 3, 3, 4, 4, 5, 5, 6,
4331*4882a593Smuzhiyun 		 6, 6, 6, 6, 6, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7};
4332*4882a593Smuzhiyun 	u8 txagc_offset_2ga_n[] = {
4333*4882a593Smuzhiyun 		0, 0, 0, 1, 1, 1, 2, 2, 2, 3, 3, 3, 4, 4, 4,
4334*4882a593Smuzhiyun 		 5, 5, 5, 5, 5, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6};
4335*4882a593Smuzhiyun 	u8 txagc_offset_2gb_p[] = {
4336*4882a593Smuzhiyun 		0, 0, 1, 1, 2, 2, 2, 3, 3, 3, 3, 4, 4, 4, 5,
4337*4882a593Smuzhiyun 		 5, 6, 6, 6, 6, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7};
4338*4882a593Smuzhiyun 	u8 txagc_offset_2gb_n[] = {
4339*4882a593Smuzhiyun 		0, 0, 0, 1, 1, 1, 2, 2, 2, 3, 3, 3, 4, 4, 4,
4340*4882a593Smuzhiyun 		 5, 5, 5, 5, 5, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6};
4341*4882a593Smuzhiyun 	u8 txagc_offset_5ga_n[][30] = {
4342*4882a593Smuzhiyun 		{0, 0, 2, 2, 2, 2, 3, 3, 4, 4, 4, 4, 5, 5, 5, 6, 6,
4343*4882a593Smuzhiyun 			6, 7, 7, 7, 7, 7, 8, 8, 8, 8, 8, 8, 8},
4344*4882a593Smuzhiyun 		{0, 0, 2, 2, 2, 2, 3, 3, 4, 4, 4, 4, 5, 5, 5, 6, 6,
4345*4882a593Smuzhiyun 			6, 7, 7, 7, 7, 7, 8, 8, 8, 8, 8, 8, 8},
4346*4882a593Smuzhiyun 		{0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 4, 4, 5, 5, 5, 6, 6,
4347*4882a593Smuzhiyun 			6, 7, 7, 7, 7, 7, 8, 8, 8, 8, 8, 8, 8},
4348*4882a593Smuzhiyun 	};
4349*4882a593Smuzhiyun 	u8 txagc_offset_5ga_p[][30] = {
4350*4882a593Smuzhiyun 		{0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 4, 4, 6, 6, 6, 6, 8,
4351*4882a593Smuzhiyun 			8, 8, 8, 8, 8, 8, 8, 8, 8, 8, 8, 8, 8},
4352*4882a593Smuzhiyun 		{0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 4, 4, 6, 6, 6, 6, 8,
4353*4882a593Smuzhiyun 			8, 8, 9, 9, 9, 9, 9, 9, 9, 9, 9, 9, 9},
4354*4882a593Smuzhiyun 		{0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 6, 6, 6, 6, 7, 7, 8,
4355*4882a593Smuzhiyun 			8, 8, 9, 9, 9, 9, 9, 9, 9, 9, 9, 9, 9},
4356*4882a593Smuzhiyun 	};
4357*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TX_PWR_TRACK,"[RF][TSSI] ======>%s\n", __func__);
4358*4882a593Smuzhiyun 
4359*4882a593Smuzhiyun 	if (channel >= 1 && channel <= 14) {
4360*4882a593Smuzhiyun 		if (IS_CCK_RATE(tx_rate)) {
4361*4882a593Smuzhiyun 			odm_move_memory(dm, thermal_up_a, txagc_offset_2g_cck_a_p, sizeof(thermal_up_a));
4362*4882a593Smuzhiyun 			odm_move_memory(dm, thermal_down_a, txagc_offset_2g_cck_a_n, sizeof(thermal_down_a));
4363*4882a593Smuzhiyun 			odm_move_memory(dm, thermal_up_b, txagc_offset_2g_cck_b_p, sizeof(thermal_up_b));
4364*4882a593Smuzhiyun 			odm_move_memory(dm, thermal_down_b, txagc_offset_2g_cck_b_n, sizeof(thermal_down_b));
4365*4882a593Smuzhiyun 		} else {
4366*4882a593Smuzhiyun 			odm_move_memory(dm, thermal_up_a, txagc_offset_2ga_p, sizeof(thermal_up_a));
4367*4882a593Smuzhiyun 			odm_move_memory(dm, thermal_down_a, txagc_offset_2ga_n, sizeof(thermal_down_a));
4368*4882a593Smuzhiyun 			odm_move_memory(dm, thermal_up_b, txagc_offset_2gb_p, sizeof(thermal_up_b));
4369*4882a593Smuzhiyun 			odm_move_memory(dm, thermal_down_b, txagc_offset_2gb_n, sizeof(thermal_down_b));
4370*4882a593Smuzhiyun 		}
4371*4882a593Smuzhiyun 	}
4372*4882a593Smuzhiyun 
4373*4882a593Smuzhiyun 	if (channel >= 36 && channel <= 64) {
4374*4882a593Smuzhiyun 		odm_move_memory(dm, thermal_up_a, txagc_offset_5ga_p[0], sizeof(thermal_up_a));
4375*4882a593Smuzhiyun 		odm_move_memory(dm, thermal_down_a, txagc_offset_5ga_n[0], sizeof(thermal_down_a));
4376*4882a593Smuzhiyun 	} else if (channel >= 100 && channel <= 144) {
4377*4882a593Smuzhiyun 		 odm_move_memory(dm, thermal_up_a, txagc_offset_5ga_p[1], sizeof(thermal_up_a));
4378*4882a593Smuzhiyun 		odm_move_memory(dm, thermal_down_a, txagc_offset_5ga_n[1], sizeof(thermal_down_a));
4379*4882a593Smuzhiyun 	} else if (channel >= 149 && channel <= 177) {
4380*4882a593Smuzhiyun 		odm_move_memory(dm, thermal_up_a, txagc_offset_5ga_p[2], sizeof(thermal_up_a));
4381*4882a593Smuzhiyun 		odm_move_memory(dm, thermal_down_a, txagc_offset_5ga_n[2], sizeof(thermal_down_a));
4382*4882a593Smuzhiyun 	}
4383*4882a593Smuzhiyun 
4384*4882a593Smuzhiyun 	if(thermal_detla < 0) {
4385*4882a593Smuzhiyun 		if (thermal_detla < -29)
4386*4882a593Smuzhiyun 			i = 29;
4387*4882a593Smuzhiyun 		else
4388*4882a593Smuzhiyun 			i = (u8)(-1 * thermal_detla);
4389*4882a593Smuzhiyun 
4390*4882a593Smuzhiyun 		if (path ==0 )
4391*4882a593Smuzhiyun 			power_offset = thermal_down_a[i];
4392*4882a593Smuzhiyun 		else
4393*4882a593Smuzhiyun 			power_offset = thermal_down_b[i];
4394*4882a593Smuzhiyun 
4395*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,"[RF][TSSI] Temp is lower\n");
4396*4882a593Smuzhiyun 	} else {
4397*4882a593Smuzhiyun 		if (thermal_detla >= 30)
4398*4882a593Smuzhiyun 			i = 29;
4399*4882a593Smuzhiyun 		else
4400*4882a593Smuzhiyun 			i = thermal_detla;
4401*4882a593Smuzhiyun 
4402*4882a593Smuzhiyun 		if (path ==0 )
4403*4882a593Smuzhiyun 			power_offset = thermal_up_a[i];
4404*4882a593Smuzhiyun 		else
4405*4882a593Smuzhiyun 			power_offset = thermal_up_b[i];
4406*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,"[RF][TSSI] Temp is higher\n");
4407*4882a593Smuzhiyun 	}
4408*4882a593Smuzhiyun 
4409*4882a593Smuzhiyun 	return power_offset;
4410*4882a593Smuzhiyun }
4411*4882a593Smuzhiyun 
halrf_powertracking_thermal(void * dm_void)4412*4882a593Smuzhiyun void halrf_powertracking_thermal(void *dm_void)
4413*4882a593Smuzhiyun {
4414*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4415*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
4416*4882a593Smuzhiyun 	struct _halrf_tssi_data *tssi = &rf->halrf_tssi_data;
4417*4882a593Smuzhiyun 	struct dm_rf_calibration_struct *cali_info = &(dm->rf_calibrate_info);
4418*4882a593Smuzhiyun 	s8 thermal_value = 0, thermal_detla = 0;
4419*4882a593Smuzhiyun 	s8 power_offset0 = 0, power_offset1 = 0;
4420*4882a593Smuzhiyun 	u8 thermal_base = 0, temp[2] = {0};
4421*4882a593Smuzhiyun 	u8 path;
4422*4882a593Smuzhiyun 	u8 rate = phydm_get_tx_rate(dm);
4423*4882a593Smuzhiyun 	//RF_DBG(dm, DBG_RF_TX_PWR_TRACK,"[RF][TSSI] ======>%s\n", __func__);
4424*4882a593Smuzhiyun 
4425*4882a593Smuzhiyun 	if(rf->is_tssi_in_progress == 1)
4426*4882a593Smuzhiyun 		return;
4427*4882a593Smuzhiyun 	if (*dm->mp_mode == 1) {
4428*4882a593Smuzhiyun 		if (cali_info->txpowertrack_control <= 2) {
4429*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,"[RF][TSSI] return!! txpowertrack_control = %d\n",
4430*4882a593Smuzhiyun 				cali_info->txpowertrack_control);
4431*4882a593Smuzhiyun 			return;
4432*4882a593Smuzhiyun 		}
4433*4882a593Smuzhiyun 	} else {
4434*4882a593Smuzhiyun 		if (!(rf->rf_supportability & HAL_RF_TX_PWR_TRACK)) {
4435*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4436*4882a593Smuzhiyun 				"[RF][TSSI] ===>is_txpowertracking is false, return!!\n");
4437*4882a593Smuzhiyun 			return;
4438*4882a593Smuzhiyun 		}
4439*4882a593Smuzhiyun 	}
4440*4882a593Smuzhiyun 
4441*4882a593Smuzhiyun 	if (odm_get_bb_reg(dm, R_0x4318, BIT30) == 1){
4442*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,"[RF][TSSI] return!! txpowertrack_control = %d, 0x4318 = 0x%x\n",
4443*4882a593Smuzhiyun 			cali_info->txpowertrack_control,odm_get_bb_reg(dm, R_0x4318, MASKDWORD));
4444*4882a593Smuzhiyun 		return;
4445*4882a593Smuzhiyun 	}
4446*4882a593Smuzhiyun 	path = (u8)odm_get_bb_reg(dm, 0x1884, BIT(20));
4447*4882a593Smuzhiyun 	thermal_base = tssi->thermal_cal;
4448*4882a593Smuzhiyun 	thermal_value = (s8)odm_get_rf_reg(dm, 0, RF_0x42, 0x7E);/*path0*/
4449*4882a593Smuzhiyun 	thermal_detla = (s8)(thermal_value - thermal_base);
4450*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][TSSI] thermal_value = 0x%x, thermal_base = 0x%x\n",
4451*4882a593Smuzhiyun 		thermal_value, thermal_base);
4452*4882a593Smuzhiyun 	power_offset0 = _halrf_get_power_offset_by_thermal_8723f(dm, 0, thermal_detla);
4453*4882a593Smuzhiyun 	power_offset1 = _halrf_get_power_offset_by_thermal_8723f(dm, 1, thermal_detla);
4454*4882a593Smuzhiyun 
4455*4882a593Smuzhiyun 	if (rate == ODM_MGN_1M || rate == ODM_MGN_2M || rate == ODM_MGN_5_5M || rate == ODM_MGN_11M){
4456*4882a593Smuzhiyun 		temp[0] = tssi->txagc_offset_thermaltrack[0] -0x18 + 4*(power_offset0);/*s0*/
4457*4882a593Smuzhiyun 		temp[1] = tssi->txagc_offset_thermaltrack[1] - 0x8 + 4*(power_offset1);/*s1*/
4458*4882a593Smuzhiyun 	} else {
4459*4882a593Smuzhiyun 		temp[0] = tssi->txagc_offset_thermaltrack[0] + 4*(power_offset0);
4460*4882a593Smuzhiyun 		temp[1] = tssi->txagc_offset_thermaltrack[1] + 4*(power_offset1);
4461*4882a593Smuzhiyun 	}
4462*4882a593Smuzhiyun 	/*S0:in the same index,cck_pwr-ofdm_pwr=7dB*/
4463*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x4388, MASKBYTE0, temp[0]);/*s0*/
4464*4882a593Smuzhiyun 	/*S1:in the same index,cck_pwr-ofdm_pwr=5dB*/
4465*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x4388, MASKBYTE2, temp[1]);/*s1*/
4466*4882a593Smuzhiyun 
4467*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][TSSI] current_Path = %d, tx_rate = 0x%x\n", path, rate);
4468*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][TSSI] txagc_offset = 0x%x\n",
4469*4882a593Smuzhiyun 		tssi->txagc_offset_thermaltrack[path]);
4470*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4471*4882a593Smuzhiyun 		"[RF][TSSI] thermal_detla = %d, thermal_offset_s0 = 0x%x, thermal_offset_s1 = 0x%x\n",
4472*4882a593Smuzhiyun 		thermal_detla, power_offset0, power_offset1);
4473*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TX_PWR_TRACK,"[RF][TSSI] 0x4388 = 0x%x\n",
4474*4882a593Smuzhiyun 		odm_get_bb_reg(dm, R_0x4388, MASKDWORD));
4475*4882a593Smuzhiyun 
4476*4882a593Smuzhiyun 
4477*4882a593Smuzhiyun }
halrf_xtal_thermal_track(void * dm_void)4478*4882a593Smuzhiyun void halrf_xtal_thermal_track(void *dm_void)
4479*4882a593Smuzhiyun {
4480*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4481*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
4482*4882a593Smuzhiyun 	struct _halrf_tssi_data *tssi = &rf->halrf_tssi_data;
4483*4882a593Smuzhiyun 	struct dm_rf_calibration_struct *cali_info = &(dm->rf_calibrate_info);
4484*4882a593Smuzhiyun 	s8	*delta_swing_table_xtal_up = NULL;
4485*4882a593Smuzhiyun 	u8	xtal_offset_eanble = 0, i =0;
4486*4882a593Smuzhiyun 	s8	thermal_value = 0, thermal_detla = 0;
4487*4882a593Smuzhiyun 	u8  	thermal_base = 0;
4488*4882a593Smuzhiyun 	s8  	xtal_table_up[DELTA_SWINGIDX_SIZE] = {0};
4489*4882a593Smuzhiyun 	s8  	xtal_table_down[DELTA_SWINGIDX_SIZE] = {0};
4490*4882a593Smuzhiyun 	u32 	reg_val = 0, crystal_cap = 0;
4491*4882a593Smuzhiyun 
4492*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4493*4882a593Smuzhiyun 	       "[RF][xtal] ======>%s\n", __func__);
4494*4882a593Smuzhiyun 
4495*4882a593Smuzhiyun 	if ( dm->support_ic_type == ODM_RTL8723F) {
4496*4882a593Smuzhiyun 		if (rf->is_dpk_in_progress || dm->rf_calibrate_info.is_iqk_in_progress ||
4497*4882a593Smuzhiyun 		    dm->is_psd_in_process || rf->is_tssi_in_progress ||
4498*4882a593Smuzhiyun 		    !(rf->rf_supportability & HAL_RF_DPK_TRACK) ||
4499*4882a593Smuzhiyun 		    rf->is_txgapk_in_progress)
4500*4882a593Smuzhiyun 			return;
4501*4882a593Smuzhiyun 
4502*4882a593Smuzhiyun 		if(tssi->thermal[0] == 0xff) {
4503*4882a593Smuzhiyun 			//RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][xtal] thermal 0xFF, return!\n");
4504*4882a593Smuzhiyun 			return;
4505*4882a593Smuzhiyun 		} else {
4506*4882a593Smuzhiyun 			thermal_base = tssi->thermal[0];
4507*4882a593Smuzhiyun 			//RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][xtal] thermal_base = 0x%x\n", thermal_base);
4508*4882a593Smuzhiyun 		}
4509*4882a593Smuzhiyun 
4510*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][xtal] thermal_base = 0x%x\n", thermal_base);
4511*4882a593Smuzhiyun 
4512*4882a593Smuzhiyun 		thermal_value = (s8)odm_get_rf_reg(dm, RF_PATH_A, RF_0x42, 0x7E);	/* 0x42: RF Reg[6:1]*/
4513*4882a593Smuzhiyun 
4514*4882a593Smuzhiyun 		thermal_detla = (s8)(thermal_value - thermal_base);
4515*4882a593Smuzhiyun 
4516*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][xtal] cali_info->xtal_offset = 0x%x\n", cali_info->xtal_offset);
4517*4882a593Smuzhiyun 
4518*4882a593Smuzhiyun 		cali_info->xtal_offset_last = cali_info->xtal_offset;
4519*4882a593Smuzhiyun 		/*
4520*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4521*4882a593Smuzhiyun 						   "[RF][Xtal] cali_info->delta_swing_table_xtal_p = %d\n", cali_info->delta_swing_table_xtal_p[2]);
4522*4882a593Smuzhiyun 		*/
4523*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4524*4882a593Smuzhiyun 		       "[RF][Xtal] thermal_value = 0x%x, thermal_detla = 0x%x, xtal_offset_last = 0x%x\n",
4525*4882a593Smuzhiyun 		       thermal_value, thermal_detla, cali_info->xtal_offset_last);
4526*4882a593Smuzhiyun 		odm_move_memory(dm, xtal_table_up, cali_info->delta_swing_table_xtal_p, sizeof(xtal_table_up));//(void *)
4527*4882a593Smuzhiyun 		odm_move_memory(dm, xtal_table_down, cali_info->delta_swing_table_xtal_n, sizeof(xtal_table_down));
4528*4882a593Smuzhiyun 		/*
4529*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4530*4882a593Smuzhiyun 						   "[RF][Xtal] xtal_table_up[1] = %d\n", xtal_table_up[1]);*/
4531*4882a593Smuzhiyun 		if(thermal_detla < 0) {
4532*4882a593Smuzhiyun 
4533*4882a593Smuzhiyun 			if (thermal_detla < -29)
4534*4882a593Smuzhiyun 				i = 29;
4535*4882a593Smuzhiyun 			else
4536*4882a593Smuzhiyun 				i = (u8)(-1 * thermal_detla);
4537*4882a593Smuzhiyun 			cali_info->xtal_offset = xtal_table_down[i];
4538*4882a593Smuzhiyun 		} else {
4539*4882a593Smuzhiyun 
4540*4882a593Smuzhiyun 			if (thermal_detla >= 30)
4541*4882a593Smuzhiyun 				i = 29;
4542*4882a593Smuzhiyun 			else
4543*4882a593Smuzhiyun 				i = thermal_detla;
4544*4882a593Smuzhiyun 
4545*4882a593Smuzhiyun 			cali_info->xtal_offset = xtal_table_up[i];
4546*4882a593Smuzhiyun 		}
4547*4882a593Smuzhiyun 
4548*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4549*4882a593Smuzhiyun 		       "[RF][Xtal] xtal_offset = %d\n", cali_info->xtal_offset);
4550*4882a593Smuzhiyun 		if (cali_info->xtal_offset_last == cali_info->xtal_offset)
4551*4882a593Smuzhiyun 			xtal_offset_eanble = 0;
4552*4882a593Smuzhiyun 		else
4553*4882a593Smuzhiyun 			xtal_offset_eanble = 1;
4554*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4555*4882a593Smuzhiyun 		       "[RF][Xtal] xtal_offset_eanble = %d\n", xtal_offset_eanble);
4556*4882a593Smuzhiyun 		if (xtal_offset_eanble != 0) {
4557*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "**********Enter Xtal Tracking**********\n");
4558*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4559*4882a593Smuzhiyun 		       "[RF][Xtal] R_0x103c[16:10] = 0x%x\n", odm_get_mac_reg(dm, R_0x103c, 0x0001FC00));
4560*4882a593Smuzhiyun 
4561*4882a593Smuzhiyun 			crystal_cap = dm->dm_cfo_track.crystal_cap_default & 0x7F;
4562*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4563*4882a593Smuzhiyun 		       "[RF][Xtal] DEFAULT crystal_cap = 0x%x\n", crystal_cap);
4564*4882a593Smuzhiyun 			reg_val = crystal_cap + cali_info->xtal_offset;
4565*4882a593Smuzhiyun 			//reg_val = (u32)(odm_get_mac_reg(dm, R_0x103c, 0x0001FC00) + cali_info->xtal_offset);
4566*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4567*4882a593Smuzhiyun 		       "[RF][Xtal] reg_val = 0x%x\n", reg_val);
4568*4882a593Smuzhiyun 			/* write 0x103c[23:17] = 0x103c[16:10] = crystal_cap */
4569*4882a593Smuzhiyun 			crystal_cap = reg_val | (reg_val << 7);
4570*4882a593Smuzhiyun 			odm_set_mac_reg(dm, R_0x103c, 0x00FFFC00, crystal_cap);
4571*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4572*4882a593Smuzhiyun 		       "[RF][Xtal] R_0x103c[16:10] = 0x%x\n", odm_get_mac_reg(dm, R_0x103c, 0x0001FC00));
4573*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4574*4882a593Smuzhiyun 		       "[RF][Xtal] R_0x103c[23:17] = 0x%x\n", odm_get_mac_reg(dm, R_0x103c, 0x00FE0000));
4575*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "**********End Xtal Tracking**********\n");
4576*4882a593Smuzhiyun 		}
4577*4882a593Smuzhiyun 		//odm_set_rf_reg(dm, RF_PATH_A, RF_0x42, 0x30000, 0x3);
4578*4882a593Smuzhiyun 		//delay
4579*4882a593Smuzhiyun 	}
4580*4882a593Smuzhiyun 	/*RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4581*4882a593Smuzhiyun 	       "[RF][xtal] <======%s\n", __func__);*/
4582*4882a593Smuzhiyun }
4583*4882a593Smuzhiyun #endif
4584*4882a593Smuzhiyun 
_halrf_dump_subpage(void * dm_void,u32 * _used,char * output,u32 * _out_len,u8 page)4585*4882a593Smuzhiyun void _halrf_dump_subpage(void *dm_void, u32 *_used, char *output, u32 *_out_len, u8 page)
4586*4882a593Smuzhiyun {
4587*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4588*4882a593Smuzhiyun 
4589*4882a593Smuzhiyun 	u32 used = *_used;
4590*4882a593Smuzhiyun 	u32 out_len = *_out_len;
4591*4882a593Smuzhiyun 	u32 addr;
4592*4882a593Smuzhiyun 
4593*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
4594*4882a593Smuzhiyun 		 "\n===============[ Subpage_%d start]===============\n", page);
4595*4882a593Smuzhiyun 
4596*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_RFK, " ===============[ Subpage_%d start]===============\n", page);
4597*4882a593Smuzhiyun 
4598*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1b00, BIT(2) | BIT(1), page);
4599*4882a593Smuzhiyun 
4600*4882a593Smuzhiyun 	for (addr = 0x1b00; addr < 0x1c00; addr += 0x10) {
4601*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4602*4882a593Smuzhiyun 			 " 0x%x : 0x%08x  0x%08x  0x%08x  0x%08x\n", addr,
4603*4882a593Smuzhiyun 			odm_get_bb_reg(dm, addr, MASKDWORD),
4604*4882a593Smuzhiyun 		 	odm_get_bb_reg(dm, addr + 0x4, MASKDWORD),
4605*4882a593Smuzhiyun 		 	odm_get_bb_reg(dm, addr + 0x8, MASKDWORD),
4606*4882a593Smuzhiyun 		 	odm_get_bb_reg(dm, addr + 0xc, MASKDWORD));
4607*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_RFK, " 0x%x : 0x%08x  0x%08x  0x%08x  0x%08x\n", addr,
4608*4882a593Smuzhiyun 		       odm_get_bb_reg(dm, addr, MASKDWORD),
4609*4882a593Smuzhiyun 		       odm_get_bb_reg(dm, addr + 0x4, MASKDWORD),
4610*4882a593Smuzhiyun 		       odm_get_bb_reg(dm, addr + 0x8, MASKDWORD),
4611*4882a593Smuzhiyun 		       odm_get_bb_reg(dm, addr + 0xc, MASKDWORD));
4612*4882a593Smuzhiyun 	}
4613*4882a593Smuzhiyun 
4614*4882a593Smuzhiyun 	*_used = used;
4615*4882a593Smuzhiyun 	*_out_len = out_len;
4616*4882a593Smuzhiyun }
4617*4882a593Smuzhiyun 
halrf_dump_rfk_reg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)4618*4882a593Smuzhiyun void halrf_dump_rfk_reg(void *dm_void, char input[][16], u32 *_used,
4619*4882a593Smuzhiyun 			      char *output, u32 *_out_len)
4620*4882a593Smuzhiyun {
4621*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4622*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
4623*4882a593Smuzhiyun 
4624*4882a593Smuzhiyun 	char help[] = "-h";
4625*4882a593Smuzhiyun 	u32 var1[10] = {0};
4626*4882a593Smuzhiyun 	u32 used = *_used;
4627*4882a593Smuzhiyun 	u32 out_len = *_out_len;
4628*4882a593Smuzhiyun 	u32 reg_1b00, supportability;
4629*4882a593Smuzhiyun 	u8 page;
4630*4882a593Smuzhiyun 
4631*4882a593Smuzhiyun 	if (!(dm->support_ic_type & (ODM_IC_11AC_SERIES |  ODM_IC_JGR3_SERIES))) {
4632*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4633*4882a593Smuzhiyun 			 "CMD is Unsupported due to IC type!!!\n");
4634*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_RFK, "[RFK] CMD is Unsupported due to IC type!!!\n");
4635*4882a593Smuzhiyun 		return;
4636*4882a593Smuzhiyun 	} else if (rf->is_dpk_in_progress || dm->rf_calibrate_info.is_iqk_in_progress ||
4637*4882a593Smuzhiyun 	    dm->is_psd_in_process || rf->is_tssi_in_progress || rf->is_txgapk_in_progress) {
4638*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4639*4882a593Smuzhiyun 			 "Bypass CMD due to RFK is doing!!!\n");
4640*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_RFK, "[RFK] Bypass CMD due to RFK is doing!!!\n");
4641*4882a593Smuzhiyun 		return;
4642*4882a593Smuzhiyun 	}
4643*4882a593Smuzhiyun 
4644*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
4645*4882a593Smuzhiyun 	if (*dm->is_fcs_mode_enable) {
4646*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4647*4882a593Smuzhiyun 			 "Bypass CMD due to FCS mode!!!\n");
4648*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_RFK, "[RFK] Bypass CMD due to FCS mode!!!\n");
4649*4882a593Smuzhiyun 		return;
4650*4882a593Smuzhiyun 	}
4651*4882a593Smuzhiyun #endif
4652*4882a593Smuzhiyun 	supportability = rf->rf_supportability;
4653*4882a593Smuzhiyun 
4654*4882a593Smuzhiyun 	/*to avoid DPK track interruption*/
4655*4882a593Smuzhiyun 	rf->rf_supportability = rf->rf_supportability & ~HAL_RF_DPK_TRACK;
4656*4882a593Smuzhiyun 
4657*4882a593Smuzhiyun 	reg_1b00 = odm_get_bb_reg(dm, R_0x1b00, MASKDWORD);
4658*4882a593Smuzhiyun 
4659*4882a593Smuzhiyun 	if (input[2])
4660*4882a593Smuzhiyun 		PHYDM_SSCANF(input[2], DCMD_DECIMAL, &var1[0]);
4661*4882a593Smuzhiyun 
4662*4882a593Smuzhiyun 	if ((strcmp(input[2], help) == 0))
4663*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4664*4882a593Smuzhiyun 			 "dump subpage {0:Page0, 1:Page1, 2:Page2, 3:Page3, 4:all}\n");
4665*4882a593Smuzhiyun 	else if (var1[0] > 4)
4666*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4667*4882a593Smuzhiyun 			 "Wrong subpage number!!\n");
4668*4882a593Smuzhiyun 	else if (var1[0] == 4) {
4669*4882a593Smuzhiyun 		for (page = 0; page < 4; page++)
4670*4882a593Smuzhiyun 			_halrf_dump_subpage(dm, &used, output, &out_len, page);
4671*4882a593Smuzhiyun 	} else
4672*4882a593Smuzhiyun 		_halrf_dump_subpage(dm, &used, output, &out_len, (u8)var1[0]);
4673*4882a593Smuzhiyun 
4674*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1b00, MASKDWORD, reg_1b00);
4675*4882a593Smuzhiyun 
4676*4882a593Smuzhiyun 	rf->rf_supportability = supportability;
4677*4882a593Smuzhiyun 
4678*4882a593Smuzhiyun 	*_used = used;
4679*4882a593Smuzhiyun 	*_out_len = out_len;
4680*4882a593Smuzhiyun }
4681*4882a593Smuzhiyun 
4682*4882a593Smuzhiyun /*Golbal function*/
halrf_reload_bp(void * dm_void,u32 * bp_reg,u32 * bp,u32 num)4683*4882a593Smuzhiyun void halrf_reload_bp(void *dm_void, u32 *bp_reg, u32 *bp, u32 num)
4684*4882a593Smuzhiyun {
4685*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4686*4882a593Smuzhiyun 	u32 i;
4687*4882a593Smuzhiyun 
4688*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
4689*4882a593Smuzhiyun 		odm_write_4byte(dm, bp_reg[i], bp[i]);
4690*4882a593Smuzhiyun }
4691*4882a593Smuzhiyun 
halrf_reload_bprf(void * dm_void,u32 * bp_reg,u32 bp[][4],u32 num,u8 ss)4692*4882a593Smuzhiyun void halrf_reload_bprf(void *dm_void, u32 *bp_reg, u32 bp[][4], u32 num,
4693*4882a593Smuzhiyun 		       u8 ss)
4694*4882a593Smuzhiyun {
4695*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4696*4882a593Smuzhiyun 	u32 i, path;
4697*4882a593Smuzhiyun 
4698*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
4699*4882a593Smuzhiyun 		for (path = 0; path < ss; path++)
4700*4882a593Smuzhiyun 			odm_set_rf_reg(dm, (enum rf_path)path, bp_reg[i],
4701*4882a593Smuzhiyun 				       MASK20BITS, bp[i][path]);
4702*4882a593Smuzhiyun 	}
4703*4882a593Smuzhiyun }
4704*4882a593Smuzhiyun 
halrf_bp(void * dm_void,u32 * bp_reg,u32 * bp,u32 num)4705*4882a593Smuzhiyun void halrf_bp(void *dm_void, u32 *bp_reg, u32 *bp, u32 num)
4706*4882a593Smuzhiyun {
4707*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4708*4882a593Smuzhiyun 	u32 i;
4709*4882a593Smuzhiyun 
4710*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
4711*4882a593Smuzhiyun 		bp[i] = odm_read_4byte(dm, bp_reg[i]);
4712*4882a593Smuzhiyun }
4713*4882a593Smuzhiyun 
halrf_bprf(void * dm_void,u32 * bp_reg,u32 bp[][4],u32 num,u8 ss)4714*4882a593Smuzhiyun void halrf_bprf(void *dm_void, u32 *bp_reg, u32 bp[][4], u32 num, u8 ss)
4715*4882a593Smuzhiyun {
4716*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4717*4882a593Smuzhiyun 	u32 i, path;
4718*4882a593Smuzhiyun 
4719*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
4720*4882a593Smuzhiyun 		for (path = 0; path < ss; path++) {
4721*4882a593Smuzhiyun 			bp[i][path] =
4722*4882a593Smuzhiyun 				odm_get_rf_reg(dm, (enum rf_path)path,
4723*4882a593Smuzhiyun 					       bp_reg[i], MASK20BITS);
4724*4882a593Smuzhiyun 		}
4725*4882a593Smuzhiyun 	}
4726*4882a593Smuzhiyun }
4727*4882a593Smuzhiyun 
halrf_swap(void * dm_void,u32 * v1,u32 * v2)4728*4882a593Smuzhiyun void halrf_swap(void *dm_void, u32 *v1, u32 *v2)
4729*4882a593Smuzhiyun {
4730*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4731*4882a593Smuzhiyun 	u32 temp;
4732*4882a593Smuzhiyun 
4733*4882a593Smuzhiyun 	temp = *v1;
4734*4882a593Smuzhiyun 	*v1 = *v2;
4735*4882a593Smuzhiyun 	*v2 = temp;
4736*4882a593Smuzhiyun }
4737*4882a593Smuzhiyun 
halrf_bubble(void * dm_void,u32 * v1,u32 * v2)4738*4882a593Smuzhiyun void halrf_bubble(void *dm_void, u32 *v1, u32 *v2)
4739*4882a593Smuzhiyun {
4740*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4741*4882a593Smuzhiyun 	u32 temp;
4742*4882a593Smuzhiyun 
4743*4882a593Smuzhiyun 	if (*v1 >= 0x200 && *v2 >= 0x200) {
4744*4882a593Smuzhiyun 		if (*v1 > *v2)
4745*4882a593Smuzhiyun 			halrf_swap(dm, v1, v2);
4746*4882a593Smuzhiyun 	} else if (*v1 < 0x200 && *v2 < 0x200) {
4747*4882a593Smuzhiyun 		if (*v1 > *v2)
4748*4882a593Smuzhiyun 			halrf_swap(dm, v1, v2);
4749*4882a593Smuzhiyun 	} else if (*v1 < 0x200 && *v2 >= 0x200) {
4750*4882a593Smuzhiyun 		halrf_swap(dm, v1, v2);
4751*4882a593Smuzhiyun 	}
4752*4882a593Smuzhiyun }
4753*4882a593Smuzhiyun 
halrf_b_sort(void * dm_void,u32 * iv,u32 * qv)4754*4882a593Smuzhiyun void halrf_b_sort(void *dm_void, u32 *iv, u32 *qv)
4755*4882a593Smuzhiyun {
4756*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4757*4882a593Smuzhiyun 	u32 temp;
4758*4882a593Smuzhiyun 	u32 i, j;
4759*4882a593Smuzhiyun 
4760*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_DACK, "[DACK]bubble!!!!!!!!!!!!");
4761*4882a593Smuzhiyun 	for (i = 0; i < SN - 1; i++) {
4762*4882a593Smuzhiyun 		for (j = 0; j < (SN - 1 - i) ; j++) {
4763*4882a593Smuzhiyun 			halrf_bubble(dm, &iv[j], &iv[j + 1]);
4764*4882a593Smuzhiyun 			halrf_bubble(dm, &qv[j], &qv[j + 1]);
4765*4882a593Smuzhiyun 		}
4766*4882a593Smuzhiyun 	}
4767*4882a593Smuzhiyun }
4768*4882a593Smuzhiyun 
halrf_minmax_compare(void * dm_void,u32 value,u32 * min,u32 * max)4769*4882a593Smuzhiyun void halrf_minmax_compare(void *dm_void, u32 value, u32 *min,
4770*4882a593Smuzhiyun 			  u32 *max)
4771*4882a593Smuzhiyun {
4772*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4773*4882a593Smuzhiyun 
4774*4882a593Smuzhiyun 	if (value >= 0x200) {
4775*4882a593Smuzhiyun 		if (*min >= 0x200) {
4776*4882a593Smuzhiyun 			if (*min > value)
4777*4882a593Smuzhiyun 				*min = value;
4778*4882a593Smuzhiyun 		} else {
4779*4882a593Smuzhiyun 			*min = value;
4780*4882a593Smuzhiyun 		}
4781*4882a593Smuzhiyun 		if (*max >= 0x200) {
4782*4882a593Smuzhiyun 			if (*max < value)
4783*4882a593Smuzhiyun 				*max = value;
4784*4882a593Smuzhiyun 		}
4785*4882a593Smuzhiyun 	} else {
4786*4882a593Smuzhiyun 		if (*min < 0x200) {
4787*4882a593Smuzhiyun 			if (*min > value)
4788*4882a593Smuzhiyun 				*min = value;
4789*4882a593Smuzhiyun 		}
4790*4882a593Smuzhiyun 
4791*4882a593Smuzhiyun 		if (*max  >= 0x200) {
4792*4882a593Smuzhiyun 			*max = value;
4793*4882a593Smuzhiyun 		} else {
4794*4882a593Smuzhiyun 			if (*max < value)
4795*4882a593Smuzhiyun 				*max = value;
4796*4882a593Smuzhiyun 		}
4797*4882a593Smuzhiyun 	}
4798*4882a593Smuzhiyun }
4799*4882a593Smuzhiyun 
halrf_delta(void * dm_void,u32 v1,u32 v2)4800*4882a593Smuzhiyun u32 halrf_delta(void *dm_void, u32 v1, u32 v2)
4801*4882a593Smuzhiyun {
4802*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4803*4882a593Smuzhiyun 
4804*4882a593Smuzhiyun 	if (v1 >= 0x200 && v2 >= 0x200) {
4805*4882a593Smuzhiyun 		if (v1 > v2)
4806*4882a593Smuzhiyun 			return v1 - v2;
4807*4882a593Smuzhiyun 		else
4808*4882a593Smuzhiyun 			return v2 - v1;
4809*4882a593Smuzhiyun 	} else if (v1 >= 0x200 && v2 < 0x200) {
4810*4882a593Smuzhiyun 		return v2 + (0x400 - v1);
4811*4882a593Smuzhiyun 	} else if (v1 < 0x200 && v2 >= 0x200) {
4812*4882a593Smuzhiyun 		return v1 + (0x400 - v2);
4813*4882a593Smuzhiyun 	}
4814*4882a593Smuzhiyun 
4815*4882a593Smuzhiyun 	if (v1 > v2)
4816*4882a593Smuzhiyun 		return v1 - v2;
4817*4882a593Smuzhiyun 	else
4818*4882a593Smuzhiyun 		return v2 - v1;
4819*4882a593Smuzhiyun }
4820*4882a593Smuzhiyun 
halrf_compare(void * dm_void,u32 value)4821*4882a593Smuzhiyun boolean halrf_compare(void *dm_void, u32 value)
4822*4882a593Smuzhiyun {
4823*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4824*4882a593Smuzhiyun 
4825*4882a593Smuzhiyun 	boolean fail = false;
4826*4882a593Smuzhiyun 
4827*4882a593Smuzhiyun 	if (value >= 0x200 && (0x400 - value) > 0x64)
4828*4882a593Smuzhiyun 		fail = true;
4829*4882a593Smuzhiyun 	else if (value < 0x200 && value > 0x64)
4830*4882a593Smuzhiyun 		fail = true;
4831*4882a593Smuzhiyun 
4832*4882a593Smuzhiyun 	if (fail)
4833*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]overflow!!!!!!!!!!!!!!!");
4834*4882a593Smuzhiyun 	return fail;
4835*4882a593Smuzhiyun }
4836*4882a593Smuzhiyun 
halrf_mode(void * dm_void,u32 * i_value,u32 * q_value)4837*4882a593Smuzhiyun void halrf_mode(void *dm_void, u32 *i_value, u32 *q_value)
4838*4882a593Smuzhiyun {
4839*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4840*4882a593Smuzhiyun 	u32 iv[SN], qv[SN], im[SN], qm[SN], temp, temp1, temp2;
4841*4882a593Smuzhiyun 	u32 p, m, t;
4842*4882a593Smuzhiyun 	u32 i_max = 0, q_max = 0, i_min = 0x0, q_min = 0x0, c = 0x0;
4843*4882a593Smuzhiyun 	u32 i_delta, q_delta;
4844*4882a593Smuzhiyun 	u8 i, j, ii = 0, qi = 0;
4845*4882a593Smuzhiyun 	boolean fail = false;
4846*4882a593Smuzhiyun 
4847*4882a593Smuzhiyun 	ODM_delay_ms(10);
4848*4882a593Smuzhiyun 	for (i = 0; i < SN; i++) {
4849*4882a593Smuzhiyun 		im[i] = 0;
4850*4882a593Smuzhiyun 		qm[i] = 0;
4851*4882a593Smuzhiyun 	}
4852*4882a593Smuzhiyun 	i = 0;
4853*4882a593Smuzhiyun 	c = 0;
4854*4882a593Smuzhiyun 	while (i < SN && c < 1000) {
4855*4882a593Smuzhiyun 		c++;
4856*4882a593Smuzhiyun 		temp = odm_get_bb_reg(dm, 0x2dbc, 0x3fffff);
4857*4882a593Smuzhiyun 		iv[i] = (temp & 0x3ff000) >> 12;
4858*4882a593Smuzhiyun 		qv[i] = temp & 0x3ff;
4859*4882a593Smuzhiyun 
4860*4882a593Smuzhiyun 		fail = false;
4861*4882a593Smuzhiyun 		if (halrf_compare(dm, iv[i]))
4862*4882a593Smuzhiyun 			fail = true;
4863*4882a593Smuzhiyun 		if (halrf_compare(dm, qv[i]))
4864*4882a593Smuzhiyun 			fail = true;
4865*4882a593Smuzhiyun 		if (!fail)
4866*4882a593Smuzhiyun 			i++;
4867*4882a593Smuzhiyun 	}
4868*4882a593Smuzhiyun 	c = 0;
4869*4882a593Smuzhiyun 	do {
4870*4882a593Smuzhiyun 		c++;
4871*4882a593Smuzhiyun 		i_min = iv[0];
4872*4882a593Smuzhiyun 		i_max = iv[0];
4873*4882a593Smuzhiyun 		q_min = qv[0];
4874*4882a593Smuzhiyun 		q_max = qv[0];
4875*4882a593Smuzhiyun 		for (i = 0; i < SN; i++) {
4876*4882a593Smuzhiyun 			halrf_minmax_compare(dm, iv[i], &i_min, &i_max);
4877*4882a593Smuzhiyun 			halrf_minmax_compare(dm, qv[i], &q_min, &q_max);
4878*4882a593Smuzhiyun 		}
4879*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]i_min=0x%x, i_max=0x%x",
4880*4882a593Smuzhiyun 		       i_min, i_max);
4881*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]q_min=0x%x, q_max=0x%x",
4882*4882a593Smuzhiyun 		       q_min, q_max);
4883*4882a593Smuzhiyun 		if (i_max < 0x200 && i_min < 0x200)
4884*4882a593Smuzhiyun 			i_delta = i_max - i_min;
4885*4882a593Smuzhiyun 		else if (i_max >= 0x200 && i_min >= 0x200)
4886*4882a593Smuzhiyun 			i_delta = i_max - i_min;
4887*4882a593Smuzhiyun 		else
4888*4882a593Smuzhiyun 			i_delta = i_max + (0x400 - i_min);
4889*4882a593Smuzhiyun 
4890*4882a593Smuzhiyun 		if (q_max < 0x200 && q_min < 0x200)
4891*4882a593Smuzhiyun 			q_delta = q_max - q_min;
4892*4882a593Smuzhiyun 		else if (q_max >= 0x200 && q_min >= 0x200)
4893*4882a593Smuzhiyun 			q_delta = q_max - q_min;
4894*4882a593Smuzhiyun 		else
4895*4882a593Smuzhiyun 			q_delta = q_max + (0x400 - q_min);
4896*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]i_delta=0x%x, q_delta=0x%x",
4897*4882a593Smuzhiyun 		       i_delta, q_delta);
4898*4882a593Smuzhiyun 		halrf_b_sort(dm, iv, qv);
4899*4882a593Smuzhiyun 		if (i_delta > 5 || q_delta > 5) {
4900*4882a593Smuzhiyun 			temp = odm_get_bb_reg(dm, 0x2dbc, 0x3fffff);
4901*4882a593Smuzhiyun 			iv[0] = (temp & 0x3ff000) >> 12;
4902*4882a593Smuzhiyun 			qv[0] = temp & 0x3ff;
4903*4882a593Smuzhiyun 			temp = odm_get_bb_reg(dm, 0x2dbc, 0x3fffff);
4904*4882a593Smuzhiyun 			iv[SN - 1] = (temp & 0x3ff000) >> 12;
4905*4882a593Smuzhiyun 			qv[SN - 1] = temp & 0x3ff;
4906*4882a593Smuzhiyun 		} else {
4907*4882a593Smuzhiyun 			break;
4908*4882a593Smuzhiyun 		}
4909*4882a593Smuzhiyun 	} while (c < 100);
4910*4882a593Smuzhiyun #if 1
4911*4882a593Smuzhiyun #if 0
4912*4882a593Smuzhiyun 	for (i = 0; i < SN; i++)
4913*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]iv[%d] = 0x%x\n", i, iv[i]);
4914*4882a593Smuzhiyun 	for (i = 0; i < SN; i++)
4915*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]qv[%d] = 0x%x\n", i, qv[i]);
4916*4882a593Smuzhiyun #endif
4917*4882a593Smuzhiyun 	/*i*/
4918*4882a593Smuzhiyun 	m = 0;
4919*4882a593Smuzhiyun 	p = 0;
4920*4882a593Smuzhiyun 	for (i = 10; i < SN - 10; i++) {
4921*4882a593Smuzhiyun 		if (iv[i] > 0x200)
4922*4882a593Smuzhiyun 			m = (0x400 - iv[i]) + m;
4923*4882a593Smuzhiyun 		else
4924*4882a593Smuzhiyun 			p = iv[i] + p;
4925*4882a593Smuzhiyun 	}
4926*4882a593Smuzhiyun 
4927*4882a593Smuzhiyun 	if (p > m) {
4928*4882a593Smuzhiyun 		t = p - m;
4929*4882a593Smuzhiyun 		t = t / (SN - 20);
4930*4882a593Smuzhiyun 	} else {
4931*4882a593Smuzhiyun 		t = m - p;
4932*4882a593Smuzhiyun 		t = t / (SN - 20);
4933*4882a593Smuzhiyun 		if (t != 0x0)
4934*4882a593Smuzhiyun 			t = 0x400 - t;
4935*4882a593Smuzhiyun 	}
4936*4882a593Smuzhiyun 	*i_value = t;
4937*4882a593Smuzhiyun 	/*q*/
4938*4882a593Smuzhiyun 	m = 0;
4939*4882a593Smuzhiyun 	p = 0;
4940*4882a593Smuzhiyun 	for (i = 10; i < SN - 10; i++) {
4941*4882a593Smuzhiyun 		if (qv[i] > 0x200)
4942*4882a593Smuzhiyun 			m = (0x400 - qv[i]) + m;
4943*4882a593Smuzhiyun 		else
4944*4882a593Smuzhiyun 			p = qv[i] + p;
4945*4882a593Smuzhiyun 	}
4946*4882a593Smuzhiyun 	if (p > m) {
4947*4882a593Smuzhiyun 		t = p - m;
4948*4882a593Smuzhiyun 		t = t / (SN - 20);
4949*4882a593Smuzhiyun 	} else {
4950*4882a593Smuzhiyun 		t = m - p;
4951*4882a593Smuzhiyun 		t = t / (SN - 20);
4952*4882a593Smuzhiyun 		if (t != 0x0)
4953*4882a593Smuzhiyun 			t = 0x400 - t;
4954*4882a593Smuzhiyun 	}
4955*4882a593Smuzhiyun 	*q_value = t;
4956*4882a593Smuzhiyun #endif
4957*4882a593Smuzhiyun }
halrf_delay_10us(u16 v1)4958*4882a593Smuzhiyun void halrf_delay_10us(u16 v1)
4959*4882a593Smuzhiyun {
4960*4882a593Smuzhiyun 	u16 i = 0;
4961*4882a593Smuzhiyun 
4962*4882a593Smuzhiyun 	for (i = 0; i < v1; i++)
4963*4882a593Smuzhiyun 		ODM_delay_us(10);
4964*4882a593Smuzhiyun }
4965*4882a593Smuzhiyun 
4966