xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8822cs/hal/hal_mcc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2015 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *****************************************************************************/
15*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE
16*4882a593Smuzhiyun #define _HAL_MCC_C_
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <drv_types.h> /* PADAPTER */
19*4882a593Smuzhiyun #include <rtw_mcc.h> /* mcc structure */
20*4882a593Smuzhiyun #include <hal_data.h> /* HAL_DATA */
21*4882a593Smuzhiyun #include <rtw_pwrctrl.h> /* power control */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*  use for AP/GO + STA/GC case */
24*4882a593Smuzhiyun #define MCC_DURATION_IDX 0 /* druration for station side */
25*4882a593Smuzhiyun #define MCC_TSF_SYNC_OFFSET_IDX 1
26*4882a593Smuzhiyun #define MCC_START_TIME_OFFSET_IDX 2
27*4882a593Smuzhiyun #define MCC_INTERVAL_IDX 3
28*4882a593Smuzhiyun #define MCC_GUARD_OFFSET0_IDX 4
29*4882a593Smuzhiyun #define MCC_GUARD_OFFSET1_IDX 5
30*4882a593Smuzhiyun #define MCC_STOP_THRESHOLD 6
31*4882a593Smuzhiyun #define TU 1024 /* 1 TU equals 1024 microseconds */
32*4882a593Smuzhiyun /* druration, TSF sync offset, start time offset, interval (unit:TU (1024 microseconds))*/
33*4882a593Smuzhiyun u8 mcc_switch_channel_policy_table[][7]={
34*4882a593Smuzhiyun 	{20, 50, 40, 100, 0, 0, 30},
35*4882a593Smuzhiyun 	{80, 50, 10, 100, 0, 0, 30},
36*4882a593Smuzhiyun 	{36, 50, 32, 100, 0, 0, 30},
37*4882a593Smuzhiyun 	{30, 50, 35, 100, 0, 0, 30},
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun const int mcc_max_policy_num = sizeof(mcc_switch_channel_policy_table) /sizeof(u8) /7;
41*4882a593Smuzhiyun 
dump_iqk_val_table(PADAPTER padapter)42*4882a593Smuzhiyun static void dump_iqk_val_table(PADAPTER padapter)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	HAL_DATA_TYPE *pHalData = GET_HAL_DATA(padapter);
45*4882a593Smuzhiyun 	struct hal_spec_t *hal_spec = GET_HAL_SPEC(padapter);
46*4882a593Smuzhiyun 	struct hal_iqk_reg_backup *iqk_reg_backup = pHalData->iqk_reg_backup;
47*4882a593Smuzhiyun 	u8 total_rf_path = hal_spec->rf_reg_path_num;
48*4882a593Smuzhiyun 	u8 rf_path_idx = 0;
49*4882a593Smuzhiyun 	u8 backup_chan_idx = 0;
50*4882a593Smuzhiyun 	u8 backup_reg_idx = 0;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE_V2
53*4882a593Smuzhiyun #else
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	RTW_INFO("=============dump IQK backup table================\n");
56*4882a593Smuzhiyun 	for (backup_chan_idx = 0; backup_chan_idx < MAX_IQK_INFO_BACKUP_CHNL_NUM; backup_chan_idx++) {
57*4882a593Smuzhiyun 		for (rf_path_idx = 0; rf_path_idx < total_rf_path; rf_path_idx++) {
58*4882a593Smuzhiyun 			for(backup_reg_idx = 0; backup_reg_idx < MAX_IQK_INFO_BACKUP_REG_NUM; backup_reg_idx++) {
59*4882a593Smuzhiyun 				RTW_INFO("ch:%d. bw:%d. rf path:%d. reg[%d] = 0x%02x \n"
60*4882a593Smuzhiyun 						, iqk_reg_backup[backup_chan_idx].central_chnl
61*4882a593Smuzhiyun 						, iqk_reg_backup[backup_chan_idx].bw_mode
62*4882a593Smuzhiyun 						, rf_path_idx
63*4882a593Smuzhiyun 						, backup_reg_idx
64*4882a593Smuzhiyun 						, iqk_reg_backup[backup_chan_idx].reg_backup[rf_path_idx][backup_reg_idx]
65*4882a593Smuzhiyun 						);
66*4882a593Smuzhiyun 			}
67*4882a593Smuzhiyun 		}
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun 	RTW_INFO("=============================================\n");
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
rtw_hal_mcc_build_p2p_noa_attr(PADAPTER padapter,u8 * ie,u32 * ie_len)74*4882a593Smuzhiyun static void rtw_hal_mcc_build_p2p_noa_attr(PADAPTER padapter, u8 *ie, u32 *ie_len)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
77*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
78*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
79*4882a593Smuzhiyun 	u8 p2p_noa_attr_ie[MAX_P2P_IE_LEN] = {0x00};
80*4882a593Smuzhiyun 	u32 p2p_noa_attr_len = 0;
81*4882a593Smuzhiyun 	u8 noa_desc_num = 1;
82*4882a593Smuzhiyun 	u8 opp_ps = 0; /* Disable OppPS */
83*4882a593Smuzhiyun 	u8 noa_count = 255;
84*4882a593Smuzhiyun 	u32 noa_duration;
85*4882a593Smuzhiyun 	u32 noa_interval;
86*4882a593Smuzhiyun 	u8 noa_index = 0;
87*4882a593Smuzhiyun 	u8 mcc_policy_idx = 0;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	mcc_policy_idx = pmccobjpriv->policy_index;
90*4882a593Smuzhiyun 	noa_duration = mcc_switch_channel_policy_table[mcc_policy_idx][MCC_DURATION_IDX] * TU;
91*4882a593Smuzhiyun 	noa_interval = mcc_switch_channel_policy_table[mcc_policy_idx][MCC_INTERVAL_IDX] * TU;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* P2P OUI(4 bytes) */
94*4882a593Smuzhiyun 	_rtw_memcpy(p2p_noa_attr_ie, P2P_OUI, 4);
95*4882a593Smuzhiyun 	p2p_noa_attr_len = p2p_noa_attr_len + 4;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* attrute ID(1 byte) */
98*4882a593Smuzhiyun 	p2p_noa_attr_ie[p2p_noa_attr_len] = P2P_ATTR_NOA;
99*4882a593Smuzhiyun 	p2p_noa_attr_len = p2p_noa_attr_len + 1;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* attrute length(2 bytes) length = noa_desc_num*13 + 2 */
102*4882a593Smuzhiyun 	RTW_PUT_LE16(p2p_noa_attr_ie + p2p_noa_attr_len, (noa_desc_num * 13 + 2));
103*4882a593Smuzhiyun 	p2p_noa_attr_len = p2p_noa_attr_len + 2;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* Index (1 byte) */
106*4882a593Smuzhiyun 	p2p_noa_attr_ie[p2p_noa_attr_len] = noa_index;
107*4882a593Smuzhiyun 	p2p_noa_attr_len = p2p_noa_attr_len + 1;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* CTWindow and OppPS Parameters (1 byte) */
110*4882a593Smuzhiyun 	p2p_noa_attr_ie[p2p_noa_attr_len] = opp_ps;
111*4882a593Smuzhiyun 	p2p_noa_attr_len = p2p_noa_attr_len+ 1;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* NoA Count (1 byte) */
114*4882a593Smuzhiyun 	p2p_noa_attr_ie[p2p_noa_attr_len] = noa_count;
115*4882a593Smuzhiyun 	p2p_noa_attr_len = p2p_noa_attr_len + 1;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* NoA Duration (4 bytes) unit: microseconds */
118*4882a593Smuzhiyun 	RTW_PUT_LE32(p2p_noa_attr_ie + p2p_noa_attr_len, noa_duration);
119*4882a593Smuzhiyun 	p2p_noa_attr_len = p2p_noa_attr_len + 4;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* NoA Interval (4 bytes) unit: microseconds */
122*4882a593Smuzhiyun 	RTW_PUT_LE32(p2p_noa_attr_ie + p2p_noa_attr_len, noa_interval);
123*4882a593Smuzhiyun 	p2p_noa_attr_len = p2p_noa_attr_len + 4;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* NoA Start Time (4 bytes) unit: microseconds */
126*4882a593Smuzhiyun 	RTW_PUT_LE32(p2p_noa_attr_ie + p2p_noa_attr_len, pmccadapriv->noa_start_time);
127*4882a593Smuzhiyun 	if (0)
128*4882a593Smuzhiyun 		RTW_INFO("indxe:%d, start_time=0x%02x:0x%02x:0x%02x:0x%02x\n"
129*4882a593Smuzhiyun 		, noa_index
130*4882a593Smuzhiyun 		, p2p_noa_attr_ie[p2p_noa_attr_len]
131*4882a593Smuzhiyun 		, p2p_noa_attr_ie[p2p_noa_attr_len + 1]
132*4882a593Smuzhiyun 		, p2p_noa_attr_ie[p2p_noa_attr_len + 2]
133*4882a593Smuzhiyun 		, p2p_noa_attr_ie[p2p_noa_attr_len + 3]);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	p2p_noa_attr_len = p2p_noa_attr_len + 4;
136*4882a593Smuzhiyun 	rtw_set_ie(ie, _VENDOR_SPECIFIC_IE_, p2p_noa_attr_len, (u8 *)p2p_noa_attr_ie, ie_len);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /**
141*4882a593Smuzhiyun  * rtw_hal_mcc_update_go_p2p_ie - update go p2p ie(add NoA attribute)
142*4882a593Smuzhiyun  * @padapter: the adapter to be update go p2p ie
143*4882a593Smuzhiyun  */
rtw_hal_mcc_update_go_p2p_ie(PADAPTER padapter)144*4882a593Smuzhiyun static void rtw_hal_mcc_update_go_p2p_ie(PADAPTER padapter)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
147*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
148*4882a593Smuzhiyun 	u8 *pos = NULL;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* no noa attribute, build it */
152*4882a593Smuzhiyun 	if (pmccadapriv->p2p_go_noa_ie_len == 0)
153*4882a593Smuzhiyun 		rtw_hal_mcc_build_p2p_noa_attr(padapter, pmccadapriv->p2p_go_noa_ie, &pmccadapriv->p2p_go_noa_ie_len);
154*4882a593Smuzhiyun 	else {
155*4882a593Smuzhiyun 		/* has noa attribut, modify it */
156*4882a593Smuzhiyun 		u32 noa_duration = 0;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		/* update index */
159*4882a593Smuzhiyun 		pos = pmccadapriv->p2p_go_noa_ie + pmccadapriv->p2p_go_noa_ie_len - 15;
160*4882a593Smuzhiyun 		/* 0~255 */
161*4882a593Smuzhiyun 		(*pos) = ((*pos) + 1) % 256;
162*4882a593Smuzhiyun 		if (0)
163*4882a593Smuzhiyun 			RTW_INFO("indxe:%d\n", (*pos));
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 		/* update duration */
167*4882a593Smuzhiyun 		noa_duration = mcc_switch_channel_policy_table[mccobjpriv->policy_index][MCC_DURATION_IDX] * TU;
168*4882a593Smuzhiyun 		pos = pmccadapriv->p2p_go_noa_ie + pmccadapriv->p2p_go_noa_ie_len - 12;
169*4882a593Smuzhiyun 		RTW_PUT_LE32(pos, noa_duration);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		/* update start time */
172*4882a593Smuzhiyun 		pos = pmccadapriv->p2p_go_noa_ie + pmccadapriv->p2p_go_noa_ie_len - 4;
173*4882a593Smuzhiyun 		RTW_PUT_LE32(pos, pmccadapriv->noa_start_time);
174*4882a593Smuzhiyun 		if (0)
175*4882a593Smuzhiyun 			RTW_INFO("start_time=0x%02x:0x%02x:0x%02x:0x%02x\n"
176*4882a593Smuzhiyun 			, ((u8*)(pos))[0]
177*4882a593Smuzhiyun 			, ((u8*)(pos))[1]
178*4882a593Smuzhiyun 			, ((u8*)(pos))[2]
179*4882a593Smuzhiyun 			, ((u8*)(pos))[3]);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (0) {
184*4882a593Smuzhiyun 		RTW_INFO("p2p_go_noa_ie_len:%d\n", pmccadapriv->p2p_go_noa_ie_len);
185*4882a593Smuzhiyun 		RTW_INFO_DUMP("\n", pmccadapriv->p2p_go_noa_ie, pmccadapriv->p2p_go_noa_ie_len);
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 	update_beacon(padapter, _VENDOR_SPECIFIC_IE_, P2P_OUI, _TRUE, 0);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /**
191*4882a593Smuzhiyun  * rtw_hal_mcc_remove_go_p2p_ie - remove go p2p ie(add NoA attribute)
192*4882a593Smuzhiyun  * @padapter: the adapter to be update go p2p ie
193*4882a593Smuzhiyun  */
rtw_hal_mcc_remove_go_p2p_ie(PADAPTER padapter)194*4882a593Smuzhiyun static void rtw_hal_mcc_remove_go_p2p_ie(PADAPTER padapter)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct mlme_priv *pmlmepriv = &(padapter->mlmepriv);
197*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* chech has noa ie or not */
200*4882a593Smuzhiyun 	if (pmccadapriv->p2p_go_noa_ie_len == 0)
201*4882a593Smuzhiyun 		return;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	pmccadapriv->p2p_go_noa_ie_len = 0;
204*4882a593Smuzhiyun 	update_beacon(padapter, _VENDOR_SPECIFIC_IE_, P2P_OUI, _TRUE, 0);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* restore IQK value for all interface */
rtw_hal_mcc_restore_iqk_val(PADAPTER padapter)208*4882a593Smuzhiyun void rtw_hal_mcc_restore_iqk_val(PADAPTER padapter)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	u8 take_care_iqk = _FALSE;
211*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
212*4882a593Smuzhiyun 	_adapter *iface = NULL;
213*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
214*4882a593Smuzhiyun 	u8 i = 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	rtw_hal_get_hwreg(padapter, HW_VAR_CH_SW_NEED_TO_TAKE_CARE_IQK_INFO, &take_care_iqk);
217*4882a593Smuzhiyun 	if (take_care_iqk == _TRUE && MCC_EN(padapter)) {
218*4882a593Smuzhiyun 		for (i = 0; i < dvobj->iface_nums; i++) {
219*4882a593Smuzhiyun 			iface = dvobj->padapters[i];
220*4882a593Smuzhiyun 			if (iface == NULL)
221*4882a593Smuzhiyun 				continue;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 			mccadapriv = &iface->mcc_adapterpriv;
224*4882a593Smuzhiyun 			if (mccadapriv->role == MCC_ROLE_MAX)
225*4882a593Smuzhiyun 				continue;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 			rtw_hal_ch_sw_iqk_info_restore(iface, CH_SW_USE_CASE_MCC);
228*4882a593Smuzhiyun 		}
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (0)
232*4882a593Smuzhiyun 		dump_iqk_val_table(padapter);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
rtw_hal_check_mcc_status(PADAPTER padapter,u8 mcc_status)235*4882a593Smuzhiyun u8 rtw_hal_check_mcc_status(PADAPTER padapter, u8 mcc_status)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (pmccobjpriv->mcc_status & (mcc_status))
240*4882a593Smuzhiyun 		return _TRUE;
241*4882a593Smuzhiyun 	else
242*4882a593Smuzhiyun 		return _FALSE;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
rtw_hal_set_mcc_status(PADAPTER padapter,u8 mcc_status)245*4882a593Smuzhiyun void rtw_hal_set_mcc_status(PADAPTER padapter, u8 mcc_status)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	pmccobjpriv->mcc_status |= (mcc_status);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
rtw_hal_clear_mcc_status(PADAPTER padapter,u8 mcc_status)252*4882a593Smuzhiyun void rtw_hal_clear_mcc_status(PADAPTER padapter, u8 mcc_status)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	pmccobjpriv->mcc_status &= (~mcc_status);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
rtw_hal_mcc_update_policy_table(PADAPTER adapter)259*4882a593Smuzhiyun static void rtw_hal_mcc_update_policy_table(PADAPTER adapter)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(adapter);
262*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
263*4882a593Smuzhiyun 	u8 mcc_duration = mccobjpriv->duration;
264*4882a593Smuzhiyun 	s8 mcc_policy_idx = mccobjpriv->policy_index;
265*4882a593Smuzhiyun 	u8 interval = mcc_switch_channel_policy_table[mcc_policy_idx][MCC_INTERVAL_IDX];
266*4882a593Smuzhiyun 	u8 new_mcc_duration_time = 0;
267*4882a593Smuzhiyun 	u8 new_starttime_offset = 0;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* convert % to ms */
270*4882a593Smuzhiyun 	new_mcc_duration_time = mcc_duration * interval / 100;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* start time offset = (interval - duration time)/2 */
273*4882a593Smuzhiyun 	new_starttime_offset = (interval - new_mcc_duration_time) >> 1;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* update modified parameters */
276*4882a593Smuzhiyun 	mcc_switch_channel_policy_table[mcc_policy_idx][MCC_DURATION_IDX]
277*4882a593Smuzhiyun 		= new_mcc_duration_time;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	mcc_switch_channel_policy_table[mcc_policy_idx][MCC_START_TIME_OFFSET_IDX]
280*4882a593Smuzhiyun 		= new_starttime_offset;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
rtw_hal_config_mcc_switch_channel_setting(PADAPTER padapter)285*4882a593Smuzhiyun static void rtw_hal_config_mcc_switch_channel_setting(PADAPTER padapter)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
288*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
289*4882a593Smuzhiyun 	struct registry_priv *registry_par = &padapter->registrypriv;
290*4882a593Smuzhiyun 	u8 mcc_duration = 0;
291*4882a593Smuzhiyun 	s8 mcc_policy_idx = 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	mcc_policy_idx = registry_par->rtw_mcc_policy_table_idx;
294*4882a593Smuzhiyun 	mcc_duration = mccobjpriv->duration;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	if (mcc_policy_idx < 0 || mcc_policy_idx >= mcc_max_policy_num) {
297*4882a593Smuzhiyun 		mccobjpriv->policy_index = 0;
298*4882a593Smuzhiyun 		RTW_INFO("[MCC] can't find table(%d), use default policy(%d)\n",
299*4882a593Smuzhiyun 			mcc_policy_idx, mccobjpriv->policy_index);
300*4882a593Smuzhiyun 	} else
301*4882a593Smuzhiyun 		mccobjpriv->policy_index = mcc_policy_idx;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* convert % to time */
304*4882a593Smuzhiyun 	if (mcc_duration != 0)
305*4882a593Smuzhiyun 		rtw_hal_mcc_update_policy_table(padapter);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	RTW_INFO("[MCC] policy(%d): %d,%d,%d,%d,%d,%d\n"
308*4882a593Smuzhiyun 		, mccobjpriv->policy_index
309*4882a593Smuzhiyun 		, mcc_switch_channel_policy_table[mccobjpriv->policy_index][MCC_DURATION_IDX]
310*4882a593Smuzhiyun 		, mcc_switch_channel_policy_table[mccobjpriv->policy_index][MCC_TSF_SYNC_OFFSET_IDX]
311*4882a593Smuzhiyun 		, mcc_switch_channel_policy_table[mccobjpriv->policy_index][MCC_START_TIME_OFFSET_IDX]
312*4882a593Smuzhiyun 		, mcc_switch_channel_policy_table[mccobjpriv->policy_index][MCC_INTERVAL_IDX]
313*4882a593Smuzhiyun 		, mcc_switch_channel_policy_table[mccobjpriv->policy_index][MCC_GUARD_OFFSET0_IDX]
314*4882a593Smuzhiyun 		, mcc_switch_channel_policy_table[mccobjpriv->policy_index][MCC_GUARD_OFFSET1_IDX]);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
rtw_hal_mcc_assign_tx_threshold(PADAPTER padapter)318*4882a593Smuzhiyun static void rtw_hal_mcc_assign_tx_threshold(PADAPTER padapter)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	struct registry_priv *preg = &padapter->registrypriv;
321*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
322*4882a593Smuzhiyun 	struct mlme_ext_priv *pmlmeext = &padapter->mlmeextpriv;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	switch (pmccadapriv->role) {
325*4882a593Smuzhiyun 	case MCC_ROLE_STA:
326*4882a593Smuzhiyun 	case MCC_ROLE_GC:
327*4882a593Smuzhiyun 		switch (pmlmeext->cur_bwmode) {
328*4882a593Smuzhiyun 		case CHANNEL_WIDTH_20:
329*4882a593Smuzhiyun 			/*
330*4882a593Smuzhiyun 			* target tx byte(bytes) = target tx tp(Mbits/sec) * 1024 * 1024 / 8 * (duration(ms) / 1024)
331*4882a593Smuzhiyun 			*					= target tx tp(Mbits/sec) * 128 * duration(ms)
332*4882a593Smuzhiyun 			* note:
333*4882a593Smuzhiyun 			* target tx tp(Mbits/sec) * 1024 * 1024 / 8 ==> Mbits to bytes
334*4882a593Smuzhiyun 			* duration(ms) / 1024 ==> msec to sec
335*4882a593Smuzhiyun 			*/
336*4882a593Smuzhiyun 			pmccadapriv->mcc_target_tx_bytes_to_port = preg->rtw_mcc_sta_bw20_target_tx_tp * 128 * pmccadapriv->mcc_duration;
337*4882a593Smuzhiyun 			break;
338*4882a593Smuzhiyun 		case CHANNEL_WIDTH_40:
339*4882a593Smuzhiyun 			pmccadapriv->mcc_target_tx_bytes_to_port = preg->rtw_mcc_sta_bw40_target_tx_tp * 128 * pmccadapriv->mcc_duration;
340*4882a593Smuzhiyun 			break;
341*4882a593Smuzhiyun 		case CHANNEL_WIDTH_80:
342*4882a593Smuzhiyun 			pmccadapriv->mcc_target_tx_bytes_to_port = preg->rtw_mcc_sta_bw80_target_tx_tp * 128 * pmccadapriv->mcc_duration;
343*4882a593Smuzhiyun 			break;
344*4882a593Smuzhiyun 		case CHANNEL_WIDTH_160:
345*4882a593Smuzhiyun 		case CHANNEL_WIDTH_80_80:
346*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT": not support bwmode = %d\n"
347*4882a593Smuzhiyun 				, FUNC_ADPT_ARG(padapter), pmlmeext->cur_bwmode);
348*4882a593Smuzhiyun 			break;
349*4882a593Smuzhiyun 		}
350*4882a593Smuzhiyun 		break;
351*4882a593Smuzhiyun 	case MCC_ROLE_AP:
352*4882a593Smuzhiyun 	case MCC_ROLE_GO:
353*4882a593Smuzhiyun 		switch (pmlmeext->cur_bwmode) {
354*4882a593Smuzhiyun 		case CHANNEL_WIDTH_20:
355*4882a593Smuzhiyun 			pmccadapriv->mcc_target_tx_bytes_to_port = preg->rtw_mcc_ap_bw20_target_tx_tp * 128 * pmccadapriv->mcc_duration;
356*4882a593Smuzhiyun 			break;
357*4882a593Smuzhiyun 		case CHANNEL_WIDTH_40:
358*4882a593Smuzhiyun 			pmccadapriv->mcc_target_tx_bytes_to_port = preg->rtw_mcc_ap_bw40_target_tx_tp * 128 * pmccadapriv->mcc_duration;
359*4882a593Smuzhiyun 			break;
360*4882a593Smuzhiyun 		case CHANNEL_WIDTH_80:
361*4882a593Smuzhiyun 			pmccadapriv->mcc_target_tx_bytes_to_port = preg->rtw_mcc_ap_bw80_target_tx_tp * 128 * pmccadapriv->mcc_duration;
362*4882a593Smuzhiyun 			break;
363*4882a593Smuzhiyun 		case CHANNEL_WIDTH_160:
364*4882a593Smuzhiyun 		case CHANNEL_WIDTH_80_80:
365*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT": not support bwmode = %d\n"
366*4882a593Smuzhiyun 				, FUNC_ADPT_ARG(padapter), pmlmeext->cur_bwmode);
367*4882a593Smuzhiyun 			break;
368*4882a593Smuzhiyun 		}
369*4882a593Smuzhiyun 		break;
370*4882a593Smuzhiyun 	default:
371*4882a593Smuzhiyun 		RTW_INFO(FUNC_ADPT_FMT": unknown role = %d\n"
372*4882a593Smuzhiyun 			, FUNC_ADPT_ARG(padapter), pmccadapriv->role);
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #ifdef CONFIG_MCC_PHYDM_OFFLOAD
mcc_cfg_phdym_rf_ch(_adapter * adapter)378*4882a593Smuzhiyun static void mcc_cfg_phdym_rf_ch (_adapter *adapter)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 		struct mcc_adapter_priv *mccadapriv = &adapter->mcc_adapterpriv;
381*4882a593Smuzhiyun 		struct mlme_ext_priv *mlmeext = &adapter->mlmeextpriv;
382*4882a593Smuzhiyun 		HAL_DATA_TYPE *hal = GET_HAL_DATA(adapter);
383*4882a593Smuzhiyun 		struct dm_struct *dm = &hal->odmpriv;
384*4882a593Smuzhiyun 		struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
385*4882a593Smuzhiyun 		u8 order = 0;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		set_channel_bwmode(adapter, mlmeext->cur_channel, mlmeext->cur_ch_offset, mlmeext->cur_bwmode);
388*4882a593Smuzhiyun 		order = mccadapriv->order;
389*4882a593Smuzhiyun 		mcc_dm->mcc_rf_ch[order] = phy_query_rf_reg(adapter, RF_PATH_A, 0x18, 0x03ff);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
mcc_cfg_phdym_update_macid(_adapter * adapter,u8 add,u8 mac_id)392*4882a593Smuzhiyun static void mcc_cfg_phdym_update_macid (_adapter *adapter, u8 add, u8 mac_id)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 		struct mcc_adapter_priv *mccadapriv = &adapter->mcc_adapterpriv;
395*4882a593Smuzhiyun 		struct mlme_ext_priv *mlmeext = &adapter->mlmeextpriv;
396*4882a593Smuzhiyun 		HAL_DATA_TYPE *hal = GET_HAL_DATA(adapter);
397*4882a593Smuzhiyun 		struct dm_struct *dm = &hal->odmpriv;
398*4882a593Smuzhiyun 		struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
399*4882a593Smuzhiyun 		u8 order = 0, i = 0;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		order = mccadapriv->order;
402*4882a593Smuzhiyun 		if (add) {
403*4882a593Smuzhiyun 			for (i = 0; i < NUM_STA; i++) {
404*4882a593Smuzhiyun 				if (mcc_dm->sta_macid[order][i] == 0xff) {
405*4882a593Smuzhiyun 					mcc_dm->sta_macid[order][i] = mac_id;
406*4882a593Smuzhiyun 					break;
407*4882a593Smuzhiyun 				}
408*4882a593Smuzhiyun 			}
409*4882a593Smuzhiyun 		} else {
410*4882a593Smuzhiyun 			for (i = 0; i < NUM_STA; i++) {
411*4882a593Smuzhiyun 				if (mcc_dm->sta_macid[order][i] == mac_id) {
412*4882a593Smuzhiyun 					mcc_dm->sta_macid[order][i] = 0xff;
413*4882a593Smuzhiyun 					break;
414*4882a593Smuzhiyun 				}
415*4882a593Smuzhiyun 			}
416*4882a593Smuzhiyun 		}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
mcc_cfg_phdym_start(_adapter * adapter,u8 start)421*4882a593Smuzhiyun static void mcc_cfg_phdym_start(_adapter *adapter, u8 start)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct dvobj_priv *dvobj;
424*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv;
425*4882a593Smuzhiyun 	HAL_DATA_TYPE *hal;
426*4882a593Smuzhiyun 	struct dm_struct *dm;
427*4882a593Smuzhiyun 	struct _phydm_mcc_dm_ *mcc_dm;
428*4882a593Smuzhiyun 	u8 rfk_forbidden = _TRUE;
429*4882a593Smuzhiyun 	u8 i = 0, j = 0;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	dvobj = adapter_to_dvobj(adapter);
432*4882a593Smuzhiyun 	mccobjpriv = adapter_to_mccobjpriv(adapter);
433*4882a593Smuzhiyun 	hal = GET_HAL_DATA(adapter);
434*4882a593Smuzhiyun 	dm = &hal->odmpriv;
435*4882a593Smuzhiyun 	mcc_dm = &dm->mcc_dm;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (start) {
438*4882a593Smuzhiyun 		#ifdef CONFIG_MCC_PHYDM_OFFLOAD
439*4882a593Smuzhiyun 		mcc_dm->mcc_status = mccobjpriv->mcc_phydm_offload;
440*4882a593Smuzhiyun 		#endif
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 		rfk_forbidden = _TRUE;
443*4882a593Smuzhiyun 		halrf_cmn_info_set(dm, HALRF_CMNINFO_RFK_FORBIDDEN, rfk_forbidden);
444*4882a593Smuzhiyun 	} else {
445*4882a593Smuzhiyun 		rfk_forbidden = _FALSE;
446*4882a593Smuzhiyun 		halrf_cmn_info_set(dm, HALRF_CMNINFO_RFK_FORBIDDEN, rfk_forbidden);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 		#ifdef CONFIG_MCC_PHYDM_OFFLOAD
449*4882a593Smuzhiyun 		for(i = 0; i < MAX_MCC_NUM; i ++) {
450*4882a593Smuzhiyun 			for(j = 0; j < NUM_STA; j ++) {
451*4882a593Smuzhiyun 				if (mcc_dm->sta_macid[i][j] != 0xff)
452*4882a593Smuzhiyun 					/* clear all used value for mcc stop */
453*4882a593Smuzhiyun 					/* do nothing for mcc start due to phydm will init to 0xff */
454*4882a593Smuzhiyun 					mcc_dm->sta_macid[i][j] = 0xff;
455*4882a593Smuzhiyun 			}
456*4882a593Smuzhiyun 			mcc_dm->mcc_rf_ch[i] = 0xff;
457*4882a593Smuzhiyun 		}
458*4882a593Smuzhiyun 		mcc_dm->mcc_status = 0;
459*4882a593Smuzhiyun 		#endif
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
mcc_cfg_phdym_dump(_adapter * adapter,void * sel)463*4882a593Smuzhiyun static void mcc_cfg_phdym_dump(_adapter *adapter, void *sel)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	HAL_DATA_TYPE *hal;
466*4882a593Smuzhiyun 	struct dm_struct *dm;
467*4882a593Smuzhiyun 	struct _phydm_mcc_dm_ *mcc_dm;
468*4882a593Smuzhiyun 	u8 rfk_forbidden = _TRUE;
469*4882a593Smuzhiyun 	u8 i = 0, j = 0;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	hal = GET_HAL_DATA(adapter);
473*4882a593Smuzhiyun 	dm = &hal->odmpriv;
474*4882a593Smuzhiyun 	mcc_dm = &dm->mcc_dm;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	rfk_forbidden = halrf_cmn_info_get(dm, HALRF_CMNINFO_RFK_FORBIDDEN);
477*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "dump mcc dm info\n");
478*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "mcc_status=%d\n", mcc_dm->mcc_status);
479*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "rfk_forbidden=%d\n", rfk_forbidden);
480*4882a593Smuzhiyun 	for(i = 0; i < MAX_MCC_NUM; i ++) {
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 		if (mcc_dm->mcc_rf_ch[i] != 0xff)
483*4882a593Smuzhiyun 			RTW_PRINT_SEL(sel, "mcc_dm->mcc_rf_ch[%d] = 0x%02x\n", i, mcc_dm->mcc_rf_ch[i]);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		for(j = 0; j < NUM_STA; j ++) {
486*4882a593Smuzhiyun 			if (mcc_dm->sta_macid[i][j] != 0xff)
487*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "mcc_dm->sta_macid[%d][%d] = %d\n", i, j, mcc_dm->sta_macid[i][j]);
488*4882a593Smuzhiyun 		}
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
mcc_cfg_phdym_offload(_adapter * adapter,u8 enable)492*4882a593Smuzhiyun static void mcc_cfg_phdym_offload(_adapter *adapter, u8 enable)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = adapter_to_mccobjpriv(adapter);
495*4882a593Smuzhiyun 	_adapter *iface = NULL;
496*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
497*4882a593Smuzhiyun 	HAL_DATA_TYPE *hal = NULL;
498*4882a593Smuzhiyun 	struct dm_struct *dm = NULL;
499*4882a593Smuzhiyun 	struct _phydm_mcc_dm_ *mcc_dm = NULL;
500*4882a593Smuzhiyun 	struct sta_priv *stapriv = NULL;
501*4882a593Smuzhiyun 	struct sta_info *sta = NULL;
502*4882a593Smuzhiyun 	struct wlan_network *cur_network = NULL;
503*4882a593Smuzhiyun 	_irqL irqL;
504*4882a593Smuzhiyun 	_list	*head = NULL, *list = NULL;
505*4882a593Smuzhiyun 	u8 i = 0;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	hal = GET_HAL_DATA(adapter);
509*4882a593Smuzhiyun 	dm = &hal->odmpriv;
510*4882a593Smuzhiyun 	mcc_dm = &dm->mcc_dm;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* due to phydm will rst related date, driver must set related data */
513*4882a593Smuzhiyun 	if (enable) {
514*4882a593Smuzhiyun 		for (i = 0; i < MAX_MCC_NUM; i++) {
515*4882a593Smuzhiyun 			iface = mccobjpriv->iface[i];
516*4882a593Smuzhiyun 			if (!iface)
517*4882a593Smuzhiyun 				continue;
518*4882a593Smuzhiyun 			stapriv = &iface->stapriv;
519*4882a593Smuzhiyun 			mccadapriv = &iface->mcc_adapterpriv;
520*4882a593Smuzhiyun 			switch (mccadapriv->role) {
521*4882a593Smuzhiyun 			case MCC_ROLE_STA:
522*4882a593Smuzhiyun 			case MCC_ROLE_GC:
523*4882a593Smuzhiyun 				cur_network = &iface->mlmepriv.cur_network;
524*4882a593Smuzhiyun 				sta = rtw_get_stainfo(stapriv, cur_network->network.MacAddress);
525*4882a593Smuzhiyun 				if (sta)
526*4882a593Smuzhiyun 					mcc_cfg_phdym_update_macid(iface, _TRUE, sta->cmn.mac_id);
527*4882a593Smuzhiyun 				break;
528*4882a593Smuzhiyun 			case MCC_ROLE_AP:
529*4882a593Smuzhiyun 			case MCC_ROLE_GO:
530*4882a593Smuzhiyun 				_enter_critical_bh(&stapriv->asoc_list_lock, &irqL);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 				head = &stapriv->asoc_list;
533*4882a593Smuzhiyun 				list = get_next(head);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 				while ((rtw_end_of_queue_search(head, list)) == _FALSE) {
536*4882a593Smuzhiyun 					sta = LIST_CONTAINOR(list, struct sta_info, asoc_list);
537*4882a593Smuzhiyun 					list = get_next(list);
538*4882a593Smuzhiyun 					mcc_cfg_phdym_update_macid(iface, _TRUE, sta->cmn.mac_id);
539*4882a593Smuzhiyun 				}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 				_exit_critical_bh(&stapriv->asoc_list_lock, &irqL);
542*4882a593Smuzhiyun 				break;
543*4882a593Smuzhiyun 			default:
544*4882a593Smuzhiyun 				RTW_INFO("Unknown role\n");
545*4882a593Smuzhiyun 				rtw_warn_on(1);
546*4882a593Smuzhiyun 				break;
547*4882a593Smuzhiyun 			}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		}
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	mcc_dm->mcc_status = enable;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
rtw_hal_mcc_cfg_phydm(_adapter * adapter,enum mcc_cfg_phydm_ops ops,void * data)555*4882a593Smuzhiyun static void rtw_hal_mcc_cfg_phydm (_adapter *adapter, enum mcc_cfg_phydm_ops ops, void *data)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	switch (ops) {
558*4882a593Smuzhiyun 	case MCC_CFG_PHYDM_OFFLOAD:
559*4882a593Smuzhiyun 		mcc_cfg_phdym_offload(adapter, *(u8 *)data);
560*4882a593Smuzhiyun 		break;
561*4882a593Smuzhiyun 	case MCC_CFG_PHYDM_RF_CH:
562*4882a593Smuzhiyun 		mcc_cfg_phdym_rf_ch(adapter);
563*4882a593Smuzhiyun 		break;
564*4882a593Smuzhiyun 	case MCC_CFG_PHYDM_ADD_CLIENT:
565*4882a593Smuzhiyun 		mcc_cfg_phdym_update_macid(adapter, _TRUE, *(u8 *)data);
566*4882a593Smuzhiyun 		break;
567*4882a593Smuzhiyun 	case MCC_CFG_PHYDM_REMOVE_CLIENT:
568*4882a593Smuzhiyun 		mcc_cfg_phdym_update_macid(adapter, _FALSE, *(u8 *)data);
569*4882a593Smuzhiyun 		break;
570*4882a593Smuzhiyun 	case MCC_CFG_PHYDM_START:
571*4882a593Smuzhiyun 		mcc_cfg_phdym_start(adapter, _TRUE);
572*4882a593Smuzhiyun 		break;
573*4882a593Smuzhiyun 	case MCC_CFG_PHYDM_STOP:
574*4882a593Smuzhiyun 		mcc_cfg_phdym_start(adapter, _FALSE);
575*4882a593Smuzhiyun 		break;
576*4882a593Smuzhiyun 	case MCC_CFG_PHYDM_DUMP:
577*4882a593Smuzhiyun 		mcc_cfg_phdym_dump(adapter, data);
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 	case MCC_CFG_PHYDM_MAX:
580*4882a593Smuzhiyun 	default:
581*4882a593Smuzhiyun 		RTW_ERR("[MCC] rtw_hal_mcc_cfg_phydm ops error (%d)\n", ops);
582*4882a593Smuzhiyun 		break;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun #endif
587*4882a593Smuzhiyun 
rtw_hal_config_mcc_role_setting(PADAPTER padapter,u8 order)588*4882a593Smuzhiyun static void rtw_hal_config_mcc_role_setting(PADAPTER padapter, u8 order)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	struct dvobj_priv	*pdvobjpriv = adapter_to_dvobj(padapter);
591*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(pdvobjpriv->mcc_objpriv);
592*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
593*4882a593Smuzhiyun 	struct mlme_priv *pmlmepriv = &(padapter->mlmepriv);
594*4882a593Smuzhiyun 	struct wlan_network *cur_network = &(pmlmepriv->cur_network);
595*4882a593Smuzhiyun 	struct sta_priv *pstapriv = &padapter->stapriv;
596*4882a593Smuzhiyun 	struct sta_info *psta = NULL;
597*4882a593Smuzhiyun 	struct registry_priv *preg = &padapter->registrypriv;
598*4882a593Smuzhiyun 	_irqL irqL;
599*4882a593Smuzhiyun 	_list	*phead =NULL, *plist = NULL;
600*4882a593Smuzhiyun 	u8 policy_index = 0;
601*4882a593Smuzhiyun 	u8 mcc_duration = 0;
602*4882a593Smuzhiyun 	u8 mcc_interval = 0;
603*4882a593Smuzhiyun 	u8 starting_ap_num = DEV_AP_STARTING_NUM(pdvobjpriv);
604*4882a593Smuzhiyun 	u8 ap_num = DEV_AP_NUM(pdvobjpriv);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	policy_index = pmccobjpriv->policy_index;
607*4882a593Smuzhiyun 	mcc_duration = mcc_switch_channel_policy_table[pmccobjpriv->policy_index][MCC_DURATION_IDX]
608*4882a593Smuzhiyun 		- mcc_switch_channel_policy_table[pmccobjpriv->policy_index][MCC_GUARD_OFFSET0_IDX]
609*4882a593Smuzhiyun 			- mcc_switch_channel_policy_table[pmccobjpriv->policy_index][MCC_GUARD_OFFSET1_IDX];
610*4882a593Smuzhiyun 	mcc_interval = mcc_switch_channel_policy_table[pmccobjpriv->policy_index][MCC_INTERVAL_IDX];
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	if (starting_ap_num == 0 && ap_num == 0) {
613*4882a593Smuzhiyun 		pmccadapriv->order = order;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		if (pmccadapriv->order == 0) {
616*4882a593Smuzhiyun 			/* setting is smiliar to GO/AP */
617*4882a593Smuzhiyun 			/* pmccadapriv->mcc_duration = mcc_interval - mcc_duration;*/
618*4882a593Smuzhiyun 			pmccadapriv->mgmt_queue_macid = MCC_ROLE_SOFTAP_GO_MGMT_QUEUE_MACID;
619*4882a593Smuzhiyun 		} else if (pmccadapriv->order == 1) {
620*4882a593Smuzhiyun 			/* pmccadapriv->mcc_duration = mcc_duration; */
621*4882a593Smuzhiyun 			pmccadapriv->mgmt_queue_macid = MCC_ROLE_STA_GC_MGMT_QUEUE_MACID;
622*4882a593Smuzhiyun 		} else {
623*4882a593Smuzhiyun 			RTW_INFO("[MCC] not support >= 3 interface\n");
624*4882a593Smuzhiyun 			rtw_warn_on(1);
625*4882a593Smuzhiyun 		}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		rtw_hal_mcc_assign_tx_threshold(padapter);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 		psta = rtw_get_stainfo(pstapriv, cur_network->network.MacAddress);
630*4882a593Smuzhiyun 		if (psta) {
631*4882a593Smuzhiyun 			/* combine AP/GO macid and mgmt queue macid to bitmap */
632*4882a593Smuzhiyun 			pmccadapriv->mcc_macid_bitmap = BIT(psta->cmn.mac_id) | BIT(pmccadapriv->mgmt_queue_macid);
633*4882a593Smuzhiyun 			#ifdef CONFIG_MCC_PHYDM_OFFLOAD
634*4882a593Smuzhiyun 			rtw_hal_mcc_cfg_phydm(padapter, MCC_CFG_PHYDM_ADD_CLIENT, &psta->cmn.mac_id);
635*4882a593Smuzhiyun 			#endif
636*4882a593Smuzhiyun 		} else {
637*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT":AP/GO station info is NULL\n", FUNC_ADPT_ARG(padapter));
638*4882a593Smuzhiyun 			rtw_warn_on(1);
639*4882a593Smuzhiyun 		}
640*4882a593Smuzhiyun 	} else {
641*4882a593Smuzhiyun 		/* GO/AP is 1nd order  GC/STA is 2nd order */
642*4882a593Smuzhiyun 		switch (pmccadapriv->role) {
643*4882a593Smuzhiyun 		case MCC_ROLE_STA:
644*4882a593Smuzhiyun 		case MCC_ROLE_GC:
645*4882a593Smuzhiyun 			pmccadapriv->order = 1;
646*4882a593Smuzhiyun 			pmccadapriv->mcc_duration = mcc_duration;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 			rtw_hal_mcc_assign_tx_threshold(padapter);
649*4882a593Smuzhiyun 			/* assign used mac to avoid affecting RA */
650*4882a593Smuzhiyun 			pmccadapriv->mgmt_queue_macid = MCC_ROLE_STA_GC_MGMT_QUEUE_MACID;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 			psta = rtw_get_stainfo(pstapriv, cur_network->network.MacAddress);
653*4882a593Smuzhiyun 			if (psta) {
654*4882a593Smuzhiyun 				/* combine AP/GO macid and mgmt queue macid to bitmap */
655*4882a593Smuzhiyun 				pmccadapriv->mcc_macid_bitmap = BIT(psta->cmn.mac_id) | BIT(pmccadapriv->mgmt_queue_macid);
656*4882a593Smuzhiyun 				#ifdef CONFIG_MCC_PHYDM_OFFLOAD
657*4882a593Smuzhiyun 				rtw_hal_mcc_cfg_phydm(padapter, MCC_CFG_PHYDM_ADD_CLIENT, &psta->cmn.mac_id);
658*4882a593Smuzhiyun 				#endif
659*4882a593Smuzhiyun 			} else {
660*4882a593Smuzhiyun 				RTW_INFO(FUNC_ADPT_FMT":AP/GO station info is NULL\n", FUNC_ADPT_ARG(padapter));
661*4882a593Smuzhiyun 				rtw_warn_on(1);
662*4882a593Smuzhiyun 			}
663*4882a593Smuzhiyun 			break;
664*4882a593Smuzhiyun 		case MCC_ROLE_AP:
665*4882a593Smuzhiyun 		case MCC_ROLE_GO:
666*4882a593Smuzhiyun 			pmccadapriv->order = 0;
667*4882a593Smuzhiyun 			/* total druation value equals interval */
668*4882a593Smuzhiyun 			pmccadapriv->mcc_duration = mcc_interval - mcc_duration;
669*4882a593Smuzhiyun 			pmccadapriv->p2p_go_noa_ie_len = 0; /* not NoA attribute at init time */
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 			rtw_hal_mcc_assign_tx_threshold(padapter);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 			_enter_critical_bh(&pstapriv->asoc_list_lock, &irqL);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 			phead = &pstapriv->asoc_list;
676*4882a593Smuzhiyun 			plist = get_next(phead);
677*4882a593Smuzhiyun 			pmccadapriv->mcc_macid_bitmap = 0;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 			while ((rtw_end_of_queue_search(phead, plist)) == _FALSE) {
680*4882a593Smuzhiyun 				psta = LIST_CONTAINOR(plist, struct sta_info, asoc_list);
681*4882a593Smuzhiyun 				plist = get_next(plist);
682*4882a593Smuzhiyun 				pmccadapriv->mcc_macid_bitmap |= BIT(psta->cmn.mac_id);
683*4882a593Smuzhiyun 				#ifdef CONFIG_MCC_PHYDM_OFFLOAD
684*4882a593Smuzhiyun 				rtw_hal_mcc_cfg_phydm(padapter, MCC_CFG_PHYDM_ADD_CLIENT, &psta->cmn.mac_id);
685*4882a593Smuzhiyun 				#endif
686*4882a593Smuzhiyun 			}
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 			_exit_critical_bh(&pstapriv->asoc_list_lock, &irqL);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 			psta = rtw_get_bcmc_stainfo(padapter);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 			if (psta != NULL)
693*4882a593Smuzhiyun 				pmccadapriv->mgmt_queue_macid = psta->cmn.mac_id;
694*4882a593Smuzhiyun 			else {
695*4882a593Smuzhiyun 				pmccadapriv->mgmt_queue_macid = MCC_ROLE_SOFTAP_GO_MGMT_QUEUE_MACID;
696*4882a593Smuzhiyun 				RTW_INFO(FUNC_ADPT_FMT":bcmc station is NULL, use macid %d\n"
697*4882a593Smuzhiyun 					, FUNC_ADPT_ARG(padapter), pmccadapriv->mgmt_queue_macid);
698*4882a593Smuzhiyun 			}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 			/* combine client macid and mgmt queue macid to bitmap */
701*4882a593Smuzhiyun 			pmccadapriv->mcc_macid_bitmap |= BIT(pmccadapriv->mgmt_queue_macid);
702*4882a593Smuzhiyun 			break;
703*4882a593Smuzhiyun 		default:
704*4882a593Smuzhiyun 			RTW_INFO("Unknown role\n");
705*4882a593Smuzhiyun 			rtw_warn_on(1);
706*4882a593Smuzhiyun 			break;
707*4882a593Smuzhiyun 		}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	/* setting Null data parameters */
712*4882a593Smuzhiyun 	if (pmccadapriv->role == MCC_ROLE_STA) {
713*4882a593Smuzhiyun 			pmccadapriv->null_early = 3;
714*4882a593Smuzhiyun 			pmccadapriv->null_rty_num= 5;
715*4882a593Smuzhiyun 	} else if (pmccadapriv->role == MCC_ROLE_GC) {
716*4882a593Smuzhiyun 			pmccadapriv->null_early = 2;
717*4882a593Smuzhiyun 			pmccadapriv->null_rty_num= 5;
718*4882a593Smuzhiyun 	} else {
719*4882a593Smuzhiyun 			pmccadapriv->null_early = 0;
720*4882a593Smuzhiyun 			pmccadapriv->null_rty_num= 0;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	RTW_INFO("********* "FUNC_ADPT_FMT" *********\n", FUNC_ADPT_ARG(padapter));
724*4882a593Smuzhiyun 	RTW_INFO("order:%d\n", pmccadapriv->order);
725*4882a593Smuzhiyun 	RTW_INFO("role:%d\n", pmccadapriv->role);
726*4882a593Smuzhiyun 	RTW_INFO("mcc duration:%d\n", pmccadapriv->mcc_duration);
727*4882a593Smuzhiyun 	RTW_INFO("null_early:%d\n", pmccadapriv->null_early);
728*4882a593Smuzhiyun 	RTW_INFO("null_rty_num:%d\n", pmccadapriv->null_rty_num);
729*4882a593Smuzhiyun 	RTW_INFO("mgmt queue macid:%d\n", pmccadapriv->mgmt_queue_macid);
730*4882a593Smuzhiyun 	RTW_INFO("bitmap:0x%02x\n", pmccadapriv->mcc_macid_bitmap);
731*4882a593Smuzhiyun 	RTW_INFO("target tx bytes:%d\n", pmccadapriv->mcc_target_tx_bytes_to_port);
732*4882a593Smuzhiyun 	RTW_INFO("**********************************\n");
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	pmccobjpriv->iface[pmccadapriv->order] = padapter;
735*4882a593Smuzhiyun 	#ifdef CONFIG_MCC_PHYDM_OFFLOAD
736*4882a593Smuzhiyun 	rtw_hal_mcc_cfg_phydm(padapter, MCC_CFG_PHYDM_RF_CH, NULL);
737*4882a593Smuzhiyun 	#endif
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
rtw_hal_mcc_rqt_tsf(PADAPTER padapter,u64 * out_tsf)741*4882a593Smuzhiyun static void rtw_hal_mcc_rqt_tsf(PADAPTER padapter, u64 *out_tsf)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
744*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
745*4882a593Smuzhiyun 	PADAPTER order0_iface = NULL;
746*4882a593Smuzhiyun 	PADAPTER order1_iface = NULL;
747*4882a593Smuzhiyun 	struct submit_ctx *tsf_req_sctx = NULL;
748*4882a593Smuzhiyun 	enum _hw_port tsfx = MAX_HW_PORT;
749*4882a593Smuzhiyun 	enum _hw_port tsfy = MAX_HW_PORT;
750*4882a593Smuzhiyun 	u8 cmd[H2C_MCC_RQT_TSF_LEN] = {0};
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	_enter_critical_mutex(&mccobjpriv->mcc_tsf_req_mutex, NULL);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	order0_iface = mccobjpriv->iface[0];
755*4882a593Smuzhiyun 	order1_iface = mccobjpriv->iface[1];
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	tsf_req_sctx = &mccobjpriv->mcc_tsf_req_sctx;
758*4882a593Smuzhiyun 	rtw_sctx_init(tsf_req_sctx, MCC_EXPIRE_TIME);
759*4882a593Smuzhiyun 	mccobjpriv->mcc_tsf_req_sctx_order = 0;
760*4882a593Smuzhiyun 	tsfx = rtw_hal_get_port(order0_iface);
761*4882a593Smuzhiyun 	tsfy = rtw_hal_get_port(order1_iface);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	SET_H2CCMD_MCC_RQT_TSFX(cmd, tsfx);
764*4882a593Smuzhiyun 	SET_H2CCMD_MCC_RQT_TSFY(cmd, tsfy);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	rtw_hal_fill_h2c_cmd(padapter, H2C_MCC_RQT_TSF, H2C_MCC_RQT_TSF_LEN, cmd);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	if (!rtw_sctx_wait(tsf_req_sctx, __func__))
769*4882a593Smuzhiyun 		RTW_INFO(FUNC_ADPT_FMT": wait for mcc tsf req C2H time out\n", FUNC_ADPT_ARG(padapter));
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	if (tsf_req_sctx->status  == RTW_SCTX_DONE_SUCCESS && out_tsf != NULL) {
772*4882a593Smuzhiyun 		out_tsf[0] = order0_iface->mcc_adapterpriv.tsf;
773*4882a593Smuzhiyun 		out_tsf[1] = order1_iface->mcc_adapterpriv.tsf;
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	_exit_critical_mutex(&mccobjpriv->mcc_tsf_req_mutex, NULL);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
rtw_hal_mcc_check_start_time_is_valid(PADAPTER padapter,u8 case_num,u32 tsfdiff,s8 * upper_bound_0,s8 * lower_bound_0,s8 * upper_bound_1,s8 * lower_bound_1)780*4882a593Smuzhiyun static u8 rtw_hal_mcc_check_start_time_is_valid(PADAPTER padapter, u8 case_num,
781*4882a593Smuzhiyun 	u32 tsfdiff, s8 *upper_bound_0, s8 *lower_bound_0, s8 *upper_bound_1, s8 *lower_bound_1)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
784*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
785*4882a593Smuzhiyun 	u8 duration_0 = 0, duration_1 = 0;
786*4882a593Smuzhiyun 	s8 final_upper_bound = 0, final_lower_bound = 0;
787*4882a593Smuzhiyun 	u8 intersection =  _FALSE;
788*4882a593Smuzhiyun 	u8 min_start_time = 5;
789*4882a593Smuzhiyun 	u8 max_start_time = 95;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	duration_0 = mccobjpriv->iface[0]->mcc_adapterpriv.mcc_duration;
792*4882a593Smuzhiyun 	duration_1 = mccobjpriv->iface[1]->mcc_adapterpriv.mcc_duration;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	switch(case_num) {
795*4882a593Smuzhiyun 	case 1:
796*4882a593Smuzhiyun 		*upper_bound_0 = tsfdiff;
797*4882a593Smuzhiyun 		*lower_bound_0 = tsfdiff - duration_1;
798*4882a593Smuzhiyun 		*upper_bound_1 = 150 - duration_1;
799*4882a593Smuzhiyun 		*lower_bound_1= 0;
800*4882a593Smuzhiyun 		break;
801*4882a593Smuzhiyun 	case 2:
802*4882a593Smuzhiyun 		*upper_bound_0 = tsfdiff + 100;
803*4882a593Smuzhiyun 		*lower_bound_0 = tsfdiff + 100 - duration_1;
804*4882a593Smuzhiyun 		*upper_bound_1 = 150 - duration_1;
805*4882a593Smuzhiyun 		*lower_bound_1= 0;
806*4882a593Smuzhiyun 		break;
807*4882a593Smuzhiyun 	case 3:
808*4882a593Smuzhiyun 		*upper_bound_0 = tsfdiff + 50;
809*4882a593Smuzhiyun 		*lower_bound_0 = tsfdiff + 50 - duration_1;
810*4882a593Smuzhiyun 		*upper_bound_1 = 150 - duration_1;
811*4882a593Smuzhiyun 		*lower_bound_1= 0;
812*4882a593Smuzhiyun 		break;
813*4882a593Smuzhiyun 	case 4:
814*4882a593Smuzhiyun 		*upper_bound_0 = tsfdiff;
815*4882a593Smuzhiyun 		*lower_bound_0 = tsfdiff - duration_1;
816*4882a593Smuzhiyun 		*upper_bound_1 = 150 - duration_1;
817*4882a593Smuzhiyun 		*lower_bound_1= 0;
818*4882a593Smuzhiyun 		break;
819*4882a593Smuzhiyun 	case 5:
820*4882a593Smuzhiyun 		*upper_bound_0 = 200 - tsfdiff;
821*4882a593Smuzhiyun 		*lower_bound_0 = 200 - tsfdiff - duration_1;
822*4882a593Smuzhiyun 		*upper_bound_1 = 150 - duration_1;
823*4882a593Smuzhiyun 		*lower_bound_1= 0;
824*4882a593Smuzhiyun 		break;
825*4882a593Smuzhiyun 	case 6:
826*4882a593Smuzhiyun 		*upper_bound_0 = tsfdiff - 50;
827*4882a593Smuzhiyun 		*lower_bound_0 = tsfdiff - 50 - duration_1;
828*4882a593Smuzhiyun 		*upper_bound_1 = 150 - duration_1;
829*4882a593Smuzhiyun 		*lower_bound_1= 0;
830*4882a593Smuzhiyun 		break;
831*4882a593Smuzhiyun 	default:
832*4882a593Smuzhiyun 		RTW_ERR("[MCC] %s: error case number(%d\n)", __func__, case_num);
833*4882a593Smuzhiyun 	}
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/* check Intersection or not */
837*4882a593Smuzhiyun 	if ((*lower_bound_1 >= *upper_bound_0) ||
838*4882a593Smuzhiyun 		(*lower_bound_0 >= *upper_bound_1))
839*4882a593Smuzhiyun 		intersection = _FALSE;
840*4882a593Smuzhiyun 	else
841*4882a593Smuzhiyun 		intersection = _TRUE;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (intersection) {
844*4882a593Smuzhiyun 		if (*upper_bound_0 > *upper_bound_1)
845*4882a593Smuzhiyun 			final_upper_bound = *upper_bound_1;
846*4882a593Smuzhiyun 		else
847*4882a593Smuzhiyun 			final_upper_bound = *upper_bound_0;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 		if (*lower_bound_0 > *lower_bound_1)
850*4882a593Smuzhiyun 			final_lower_bound = *lower_bound_0;
851*4882a593Smuzhiyun 		else
852*4882a593Smuzhiyun 			final_lower_bound = *lower_bound_1;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 		mccobjpriv->start_time = (final_lower_bound + final_upper_bound) / 2;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 		/* check start time less than 5ms, request by Pablo@SD1 */
857*4882a593Smuzhiyun 		if (mccobjpriv->start_time <= min_start_time) {
858*4882a593Smuzhiyun 			mccobjpriv->start_time = 6;
859*4882a593Smuzhiyun 			if (mccobjpriv->start_time < final_lower_bound && mccobjpriv->start_time > final_upper_bound) {
860*4882a593Smuzhiyun 				intersection = _FALSE;
861*4882a593Smuzhiyun 				goto exit;
862*4882a593Smuzhiyun 			}
863*4882a593Smuzhiyun 		}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		/* check start time less than 95ms */
866*4882a593Smuzhiyun 		if (mccobjpriv->start_time >= max_start_time) {
867*4882a593Smuzhiyun 			mccobjpriv->start_time = 90;
868*4882a593Smuzhiyun 			if (mccobjpriv->start_time < final_lower_bound && mccobjpriv->start_time > final_upper_bound) {
869*4882a593Smuzhiyun 				intersection = _FALSE;
870*4882a593Smuzhiyun 				goto exit;
871*4882a593Smuzhiyun 			}
872*4882a593Smuzhiyun 		}
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun exit:
876*4882a593Smuzhiyun 	return intersection;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
rtw_hal_mcc_decide_duration(PADAPTER padapter)879*4882a593Smuzhiyun static void rtw_hal_mcc_decide_duration(PADAPTER padapter)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	struct registry_priv *registry_par = &padapter->registrypriv;
882*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
883*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
884*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL, *mccadapriv_order0 = NULL, *mccadapriv_order1 = NULL;
885*4882a593Smuzhiyun 	_adapter *iface = NULL, *iface_order0 = NULL,  *iface_order1 = NULL;
886*4882a593Smuzhiyun 	u8 duration = 0, i = 0, duration_time;
887*4882a593Smuzhiyun 	u8 mcc_interval = 150;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	iface_order0 = mccobjpriv->iface[0];
890*4882a593Smuzhiyun 	iface_order1 = mccobjpriv->iface[1];
891*4882a593Smuzhiyun 	mccadapriv_order0 = &iface_order0->mcc_adapterpriv;
892*4882a593Smuzhiyun 	mccadapriv_order1 = &iface_order1->mcc_adapterpriv;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (mccobjpriv->duration == 0) {
895*4882a593Smuzhiyun 		/* default */
896*4882a593Smuzhiyun 		duration = 30;/*(%)*/
897*4882a593Smuzhiyun 		RTW_INFO("%s: mccobjpriv->duration=0, use default value(%d)\n",
898*4882a593Smuzhiyun 			__FUNCTION__, duration);
899*4882a593Smuzhiyun 	} else {
900*4882a593Smuzhiyun 		duration = mccobjpriv->duration;/*(%)*/
901*4882a593Smuzhiyun 		RTW_INFO("%s: mccobjpriv->duration=%d\n",
902*4882a593Smuzhiyun 			__FUNCTION__, duration);
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	mccobjpriv->interval = mcc_interval;
906*4882a593Smuzhiyun 	mccobjpriv->mcc_stop_threshold = 2000 * 4 / 300 - 6;
907*4882a593Smuzhiyun 	/* convert % to ms, for primary adapter */
908*4882a593Smuzhiyun 	duration_time = mccobjpriv->interval * duration / 100;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	for (i = 0; i < dvobj->iface_nums; i++) {
911*4882a593Smuzhiyun 		iface = dvobj->padapters[i];
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 		if (!iface)
914*4882a593Smuzhiyun 			continue;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 		mccadapriv = &iface->mcc_adapterpriv;
917*4882a593Smuzhiyun 		if (mccadapriv->role == MCC_ROLE_MAX)
918*4882a593Smuzhiyun 			continue;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 		if (is_primary_adapter(iface))
921*4882a593Smuzhiyun 			mccadapriv->mcc_duration = duration_time;
922*4882a593Smuzhiyun 		else
923*4882a593Smuzhiyun 			mccadapriv->mcc_duration = mccobjpriv->interval - duration_time;
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	RTW_INFO("[MCC]"  FUNC_ADPT_FMT " order 0 duration=%d\n", FUNC_ADPT_ARG(iface_order0), mccadapriv_order0->mcc_duration);
927*4882a593Smuzhiyun 	RTW_INFO("[MCC]"  FUNC_ADPT_FMT " order 1 duration=%d\n", FUNC_ADPT_ARG(iface_order1), mccadapriv_order1->mcc_duration);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
rtw_hal_mcc_update_timing_parameters(PADAPTER padapter,u8 force_update)930*4882a593Smuzhiyun static u8 rtw_hal_mcc_update_timing_parameters(PADAPTER padapter, u8 force_update)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
933*4882a593Smuzhiyun 	u8 need_update = _FALSE;
934*4882a593Smuzhiyun 	u8 starting_ap_num = DEV_AP_STARTING_NUM(dvobj);
935*4882a593Smuzhiyun 	u8 ap_num = DEV_AP_NUM(dvobj);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* for STA+STA, modify policy table */
939*4882a593Smuzhiyun 	if (starting_ap_num == 0 && ap_num == 0) {
940*4882a593Smuzhiyun 		struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
941*4882a593Smuzhiyun 		struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
942*4882a593Smuzhiyun 		struct mcc_adapter_priv *pmccadapriv = NULL;
943*4882a593Smuzhiyun 		_adapter *iface = NULL;
944*4882a593Smuzhiyun 		u64 tsf[MAX_MCC_NUM] = {0};
945*4882a593Smuzhiyun 		u64 tsf0 = 0, tsf1 = 0;
946*4882a593Smuzhiyun 		u32 beaconperiod_0 = 0, beaconperiod_1 = 0, tsfdiff = 0;
947*4882a593Smuzhiyun 		s8 upper_bound_0 = 0, lower_bound_0 = 0;
948*4882a593Smuzhiyun 		s8 upper_bound_1 = 0, lower_bound_1 = 0;
949*4882a593Smuzhiyun 		u8 valid = _FALSE;
950*4882a593Smuzhiyun 		u8 case_num = 1;
951*4882a593Smuzhiyun 		u8 i = 0;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 		/* query TSF */
954*4882a593Smuzhiyun 		rtw_hal_mcc_rqt_tsf(padapter, tsf);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 		/* selecet policy table according TSF diff */
957*4882a593Smuzhiyun 		tsf0 = tsf[0];
958*4882a593Smuzhiyun 		beaconperiod_0 = pmccobjpriv->iface[0]->mlmepriv.cur_network.network.Configuration.BeaconPeriod;
959*4882a593Smuzhiyun 		tsf0 = rtw_modular64(tsf0, (beaconperiod_0 * TU));
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 		tsf1 = tsf[1];
962*4882a593Smuzhiyun 		beaconperiod_1 = pmccobjpriv->iface[1]->mlmepriv.cur_network.network.Configuration.BeaconPeriod;
963*4882a593Smuzhiyun 		tsf1 = rtw_modular64(tsf1, (beaconperiod_1 * TU));
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 		if (tsf0 > tsf1)
966*4882a593Smuzhiyun 			tsfdiff = tsf0- tsf1;
967*4882a593Smuzhiyun 		else
968*4882a593Smuzhiyun 			tsfdiff = (tsf0 +  beaconperiod_0 * TU) - tsf1;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 		/* convert to ms */
971*4882a593Smuzhiyun 		tsfdiff = (tsfdiff / TU);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		/* force update*/
974*4882a593Smuzhiyun 		if (force_update) {
975*4882a593Smuzhiyun 			RTW_INFO("orig TSF0:%lld, orig TSF1:%lld\n",
976*4882a593Smuzhiyun 				pmccobjpriv->iface[0]->mcc_adapterpriv.tsf, pmccobjpriv->iface[1]->mcc_adapterpriv.tsf);
977*4882a593Smuzhiyun 			RTW_INFO("tsf0:%lld, tsf1:%lld\n", tsf0, tsf1);
978*4882a593Smuzhiyun 			RTW_INFO("%s: force=%d, last_tsfdiff=%d, tsfdiff=%d, THRESHOLD=%d\n",
979*4882a593Smuzhiyun 				__func__, force_update, pmccobjpriv->last_tsfdiff, tsfdiff, MCC_UPDATE_PARAMETER_THRESHOLD);
980*4882a593Smuzhiyun 			pmccobjpriv->last_tsfdiff = tsfdiff;
981*4882a593Smuzhiyun 			need_update = _TRUE;
982*4882a593Smuzhiyun 		} else {
983*4882a593Smuzhiyun 			if (pmccobjpriv->last_tsfdiff > tsfdiff) {
984*4882a593Smuzhiyun 				/* last tsfdiff - current tsfdiff > THRESHOLD, update parameters */
985*4882a593Smuzhiyun 				if (pmccobjpriv->last_tsfdiff > (tsfdiff + MCC_UPDATE_PARAMETER_THRESHOLD)) {
986*4882a593Smuzhiyun 					RTW_INFO("orig TSF0:%lld, orig TSF1:%lld\n",
987*4882a593Smuzhiyun 						pmccobjpriv->iface[0]->mcc_adapterpriv.tsf, pmccobjpriv->iface[1]->mcc_adapterpriv.tsf);
988*4882a593Smuzhiyun 					RTW_INFO("tsf0:%lld, tsf1:%lld\n", tsf0, tsf1);
989*4882a593Smuzhiyun 					RTW_INFO("%s: force=%d, last_tsfdiff=%d, tsfdiff=%d, THRESHOLD=%d\n",
990*4882a593Smuzhiyun 						__func__, force_update, pmccobjpriv->last_tsfdiff, tsfdiff, MCC_UPDATE_PARAMETER_THRESHOLD);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 					pmccobjpriv->last_tsfdiff = tsfdiff;
993*4882a593Smuzhiyun 					need_update = _TRUE;
994*4882a593Smuzhiyun 				} else {
995*4882a593Smuzhiyun 					need_update = _FALSE;
996*4882a593Smuzhiyun 				}
997*4882a593Smuzhiyun 			} else if (tsfdiff > pmccobjpriv->last_tsfdiff){
998*4882a593Smuzhiyun 				/* current tsfdiff - last tsfdiff > THRESHOLD, update parameters */
999*4882a593Smuzhiyun 				if (tsfdiff > (pmccobjpriv->last_tsfdiff + MCC_UPDATE_PARAMETER_THRESHOLD)) {
1000*4882a593Smuzhiyun 					RTW_INFO("orig TSF0:%lld, orig TSF1:%lld\n",
1001*4882a593Smuzhiyun 						pmccobjpriv->iface[0]->mcc_adapterpriv.tsf, pmccobjpriv->iface[1]->mcc_adapterpriv.tsf);
1002*4882a593Smuzhiyun 					RTW_INFO("tsf0:%lld, tsf1:%lld\n", tsf0, tsf1);
1003*4882a593Smuzhiyun 					RTW_INFO("%s: force=%d, last_tsfdiff=%d, tsfdiff=%d, THRESHOLD=%d\n",
1004*4882a593Smuzhiyun 						__func__, force_update, pmccobjpriv->last_tsfdiff, tsfdiff, MCC_UPDATE_PARAMETER_THRESHOLD);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 					pmccobjpriv->last_tsfdiff = tsfdiff;
1007*4882a593Smuzhiyun 					need_update = _TRUE;
1008*4882a593Smuzhiyun 				} else {
1009*4882a593Smuzhiyun 					need_update = _FALSE;
1010*4882a593Smuzhiyun 				}
1011*4882a593Smuzhiyun 			} else {
1012*4882a593Smuzhiyun 				need_update = _FALSE;
1013*4882a593Smuzhiyun 			}
1014*4882a593Smuzhiyun 		}
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		if (need_update == _FALSE)
1017*4882a593Smuzhiyun 			goto exit;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		rtw_hal_mcc_decide_duration(padapter);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 		if (tsfdiff <= 50) {
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 			/* RX TBTT 0 */
1024*4882a593Smuzhiyun 			case_num = 1;
1025*4882a593Smuzhiyun 			valid = rtw_hal_mcc_check_start_time_is_valid(padapter, case_num, tsfdiff,
1026*4882a593Smuzhiyun 				&upper_bound_0, &lower_bound_0, &upper_bound_1, &lower_bound_1);
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 			if (valid)
1029*4882a593Smuzhiyun 				goto valid_result;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 			/* RX TBTT 1 */
1032*4882a593Smuzhiyun 			case_num = 2;
1033*4882a593Smuzhiyun 			valid = rtw_hal_mcc_check_start_time_is_valid(padapter, case_num, tsfdiff,
1034*4882a593Smuzhiyun 				&upper_bound_0, &lower_bound_0, &upper_bound_1, &lower_bound_1);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 			if (valid)
1037*4882a593Smuzhiyun 				goto valid_result;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 			/* RX TBTT 2 */
1040*4882a593Smuzhiyun 			case_num = 3;
1041*4882a593Smuzhiyun 			valid = rtw_hal_mcc_check_start_time_is_valid(padapter, case_num, tsfdiff,
1042*4882a593Smuzhiyun 				&upper_bound_0, &lower_bound_0, &upper_bound_1, &lower_bound_1);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 			if (valid)
1045*4882a593Smuzhiyun 				goto valid_result;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 			if (valid == _FALSE) {
1048*4882a593Smuzhiyun 				RTW_INFO("[MCC] do not find fit start time\n");
1049*4882a593Smuzhiyun 				RTW_INFO("[MCC] tsfdiff:%d, duration:%d(%c), interval:%d\n",
1050*4882a593Smuzhiyun 					tsfdiff, pmccobjpriv->duration, 37, pmccobjpriv->interval);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 			}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 		} else {
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 			/* RX TBTT 0 */
1057*4882a593Smuzhiyun 			case_num = 4;
1058*4882a593Smuzhiyun 			valid = rtw_hal_mcc_check_start_time_is_valid(padapter, case_num, tsfdiff,
1059*4882a593Smuzhiyun 				&upper_bound_0, &lower_bound_0, &upper_bound_1, &lower_bound_1);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 			if (valid)
1062*4882a593Smuzhiyun 				goto valid_result;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 			/* RX TBTT 1 */
1066*4882a593Smuzhiyun 			case_num = 5;
1067*4882a593Smuzhiyun 			valid = rtw_hal_mcc_check_start_time_is_valid(padapter, case_num, tsfdiff,
1068*4882a593Smuzhiyun 				&upper_bound_0, &lower_bound_0, &upper_bound_1, &lower_bound_1);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 			if (valid)
1071*4882a593Smuzhiyun 				goto valid_result;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 			/* RX TBTT 2 */
1075*4882a593Smuzhiyun 			case_num = 6;
1076*4882a593Smuzhiyun 			valid = rtw_hal_mcc_check_start_time_is_valid(padapter, case_num, tsfdiff,
1077*4882a593Smuzhiyun 				&upper_bound_0, &lower_bound_0, &upper_bound_1, &lower_bound_1);
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 			if (valid)
1080*4882a593Smuzhiyun 				goto valid_result;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 			if (valid == _FALSE) {
1083*4882a593Smuzhiyun 				RTW_INFO("[MCC] do not find fit start time\n");
1084*4882a593Smuzhiyun 				RTW_INFO("[MCC] tsfdiff:%d, duration:%d(%c), interval:%d\n",
1085*4882a593Smuzhiyun 					tsfdiff, pmccobjpriv->duration, 37, pmccobjpriv->interval);
1086*4882a593Smuzhiyun 			}
1087*4882a593Smuzhiyun 		}
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	valid_result:
1092*4882a593Smuzhiyun 		RTW_INFO("********************\n");
1093*4882a593Smuzhiyun 		RTW_INFO("%s: case_num:%d, start time:%d\n",
1094*4882a593Smuzhiyun 				__func__, case_num, pmccobjpriv->start_time);
1095*4882a593Smuzhiyun 		RTW_INFO("%s: upper_bound_0:%d, lower_bound_0:%d\n",
1096*4882a593Smuzhiyun 				__func__, upper_bound_0, lower_bound_0);
1097*4882a593Smuzhiyun 		RTW_INFO("%s: upper_bound_1:%d, lower_bound_1:%d\n",
1098*4882a593Smuzhiyun 				__func__, upper_bound_1, lower_bound_1);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 		for (i = 0; i < dvobj->iface_nums; i++) {
1101*4882a593Smuzhiyun 			iface = dvobj->padapters[i];
1102*4882a593Smuzhiyun 			if (iface == NULL)
1103*4882a593Smuzhiyun 				continue;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 			pmccadapriv = &iface->mcc_adapterpriv;
1106*4882a593Smuzhiyun 			pmccadapriv = &iface->mcc_adapterpriv;
1107*4882a593Smuzhiyun 			if (pmccadapriv->role == MCC_ROLE_MAX)
1108*4882a593Smuzhiyun 				continue;
1109*4882a593Smuzhiyun #if 0
1110*4882a593Smuzhiyun 			if (pmccadapriv->order == 0) {
1111*4882a593Smuzhiyun 				pmccadapriv->mcc_duration = mcc_duration;
1112*4882a593Smuzhiyun 			} else if (pmccadapriv->order == 1) {
1113*4882a593Smuzhiyun 				pmccadapriv->mcc_duration = mcc_interval - mcc_duration;
1114*4882a593Smuzhiyun 			} else {
1115*4882a593Smuzhiyun 				RTW_INFO("[MCC] not support >= 3 interface\n");
1116*4882a593Smuzhiyun 				rtw_warn_on(1);
1117*4882a593Smuzhiyun 			}
1118*4882a593Smuzhiyun #endif
1119*4882a593Smuzhiyun 			RTW_INFO("********************\n");
1120*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT": order:%d, role:%d\n",
1121*4882a593Smuzhiyun 				FUNC_ADPT_ARG(iface), pmccadapriv->order, pmccadapriv->role);
1122*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT": mcc duration:%d, target tx bytes:%d\n",
1123*4882a593Smuzhiyun 				FUNC_ADPT_ARG(iface), pmccadapriv->mcc_duration, pmccadapriv->mcc_target_tx_bytes_to_port);
1124*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT": mgmt queue macid:%d, bitmap:0x%02x\n",
1125*4882a593Smuzhiyun 				FUNC_ADPT_ARG(iface), pmccadapriv->mgmt_queue_macid, pmccadapriv->mcc_macid_bitmap);
1126*4882a593Smuzhiyun 			RTW_INFO("********************\n");
1127*4882a593Smuzhiyun 		}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	}
1130*4882a593Smuzhiyun exit:
1131*4882a593Smuzhiyun 	return need_update;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
rtw_hal_decide_mcc_role(PADAPTER padapter)1134*4882a593Smuzhiyun static u8 rtw_hal_decide_mcc_role(PADAPTER padapter)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
1137*4882a593Smuzhiyun 	_adapter *iface = NULL;
1138*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = NULL;
1139*4882a593Smuzhiyun 	struct wifidirect_info *pwdinfo = NULL;
1140*4882a593Smuzhiyun 	struct mlme_priv *pmlmepriv = NULL;
1141*4882a593Smuzhiyun 	u8 ret = _SUCCESS, i = 0;
1142*4882a593Smuzhiyun 	u8 order = 1;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	for (i = 0; i < dvobj->iface_nums; i++) {
1145*4882a593Smuzhiyun 		iface = dvobj->padapters[i];
1146*4882a593Smuzhiyun 		if (iface == NULL)
1147*4882a593Smuzhiyun 			continue;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 		pmccadapriv = &iface->mcc_adapterpriv;
1150*4882a593Smuzhiyun 		pwdinfo = &iface->wdinfo;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 		if (MLME_IS_GO(iface))
1153*4882a593Smuzhiyun 			pmccadapriv->role = MCC_ROLE_GO;
1154*4882a593Smuzhiyun 		else if (MLME_IS_AP(iface))
1155*4882a593Smuzhiyun 			pmccadapriv->role = MCC_ROLE_AP;
1156*4882a593Smuzhiyun 		else if (MLME_IS_GC(iface))
1157*4882a593Smuzhiyun 			pmccadapriv->role = MCC_ROLE_GC;
1158*4882a593Smuzhiyun 		else if (MLME_IS_STA(iface)) {
1159*4882a593Smuzhiyun 			if (MLME_IS_LINKING(iface) || MLME_IS_ASOC(iface))
1160*4882a593Smuzhiyun 				pmccadapriv->role = MCC_ROLE_STA;
1161*4882a593Smuzhiyun 			else {
1162*4882a593Smuzhiyun 				/* bypass non-linked/non-linking interface */
1163*4882a593Smuzhiyun 				RTW_INFO(FUNC_ADPT_FMT" mlme state:0x%2x\n",
1164*4882a593Smuzhiyun 					FUNC_ADPT_ARG(iface), MLME_STATE(iface));
1165*4882a593Smuzhiyun 				continue;
1166*4882a593Smuzhiyun 			}
1167*4882a593Smuzhiyun 		} else {
1168*4882a593Smuzhiyun 			/* bypass non-linked/non-linking interface */
1169*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT" P2P Role:%d, mlme state:0x%2x\n",
1170*4882a593Smuzhiyun 				FUNC_ADPT_ARG(iface), pwdinfo->role, MLME_STATE(iface));
1171*4882a593Smuzhiyun 			continue;
1172*4882a593Smuzhiyun 		}
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 		if (padapter == iface) {
1175*4882a593Smuzhiyun 			/* current adapter is order 0 */
1176*4882a593Smuzhiyun 			rtw_hal_config_mcc_role_setting(iface, 0);
1177*4882a593Smuzhiyun 		} else {
1178*4882a593Smuzhiyun 			rtw_hal_config_mcc_role_setting(iface, order);
1179*4882a593Smuzhiyun 			order ++;
1180*4882a593Smuzhiyun 		}
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	rtw_hal_mcc_update_timing_parameters(padapter, _TRUE);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	return ret;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
rtw_hal_construct_CTS(PADAPTER padapter,u8 * pframe,u32 * pLength)1188*4882a593Smuzhiyun static void rtw_hal_construct_CTS(PADAPTER padapter, u8 *pframe, u32 *pLength)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun 	u8 broadcast_addr[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	/* frame type, length = 1*/
1193*4882a593Smuzhiyun 	set_frame_sub_type(pframe, WIFI_RTS);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	/* frame control flag, length = 1 */
1196*4882a593Smuzhiyun 	*(pframe + 1) = 0;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	/* frame duration, length = 2 */
1199*4882a593Smuzhiyun 	*(pframe + 2) = 0x00;
1200*4882a593Smuzhiyun 	*(pframe + 3) = 0x78;
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	/* frame recvaddr, length = 6 */
1203*4882a593Smuzhiyun 	_rtw_memcpy((pframe + 4), broadcast_addr, ETH_ALEN);
1204*4882a593Smuzhiyun 	_rtw_memcpy((pframe + 4 + ETH_ALEN), adapter_mac_addr(padapter), ETH_ALEN);
1205*4882a593Smuzhiyun 	_rtw_memcpy((pframe + 4 + ETH_ALEN*2), adapter_mac_addr(padapter), ETH_ALEN);
1206*4882a593Smuzhiyun 	*pLength = 22;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun /* avoid wrong information for power limit */
rtw_hal_mcc_upadate_chnl_bw(_adapter * padapter,u8 ch,u8 ch_offset,u8 bw,u8 print)1210*4882a593Smuzhiyun void rtw_hal_mcc_upadate_chnl_bw(_adapter *padapter, u8 ch, u8 ch_offset, u8 bw, u8 print)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	u8 center_ch, chnl_offset80 = HAL_PRIME_CHNL_OFFSET_DONT_CARE;
1214*4882a593Smuzhiyun 	struct mlme_ext_priv *pmlmeext = &padapter->mlmeextpriv;
1215*4882a593Smuzhiyun 	PHAL_DATA_TYPE	hal = GET_HAL_DATA(padapter);
1216*4882a593Smuzhiyun 	u8 cch_160, cch_80, cch_40, cch_20;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	center_ch = rtw_get_center_ch(ch, bw, ch_offset);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	if (bw == CHANNEL_WIDTH_80) {
1221*4882a593Smuzhiyun 		if (center_ch > ch)
1222*4882a593Smuzhiyun 			chnl_offset80 = HAL_PRIME_CHNL_OFFSET_LOWER;
1223*4882a593Smuzhiyun 		else if (center_ch < ch)
1224*4882a593Smuzhiyun 			chnl_offset80 = HAL_PRIME_CHNL_OFFSET_UPPER;
1225*4882a593Smuzhiyun 		else
1226*4882a593Smuzhiyun 			chnl_offset80 = HAL_PRIME_CHNL_OFFSET_DONT_CARE;
1227*4882a593Smuzhiyun 	}
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/* set Channel */
1230*4882a593Smuzhiyun 	/* saved channel/bw info */
1231*4882a593Smuzhiyun 	rtw_set_oper_ch(padapter, ch);
1232*4882a593Smuzhiyun 	rtw_set_oper_bw(padapter, bw);
1233*4882a593Smuzhiyun 	rtw_set_oper_choffset(padapter, ch_offset);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	cch_80 = bw == CHANNEL_WIDTH_80 ? center_ch : 0;
1236*4882a593Smuzhiyun 	cch_40 = bw == CHANNEL_WIDTH_40 ? center_ch : 0;
1237*4882a593Smuzhiyun 	cch_20 = bw == CHANNEL_WIDTH_20 ? center_ch : 0;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	if (cch_80 != 0)
1240*4882a593Smuzhiyun 		cch_40 = rtw_get_scch_by_cch_offset(cch_80, CHANNEL_WIDTH_80, chnl_offset80);
1241*4882a593Smuzhiyun 	if (cch_40 != 0)
1242*4882a593Smuzhiyun 		cch_20 = rtw_get_scch_by_cch_offset(cch_40, CHANNEL_WIDTH_40, ch_offset);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	hal->cch_80 = cch_80;
1246*4882a593Smuzhiyun 	hal->cch_40 = cch_40;
1247*4882a593Smuzhiyun 	hal->cch_20 = cch_20;
1248*4882a593Smuzhiyun 	hal->current_channel = center_ch;
1249*4882a593Smuzhiyun 	hal->CurrentCenterFrequencyIndex1 = center_ch;
1250*4882a593Smuzhiyun 	hal->current_channel_bw = bw;
1251*4882a593Smuzhiyun 	hal->nCur40MhzPrimeSC = ch_offset;
1252*4882a593Smuzhiyun 	hal->nCur80MhzPrimeSC = chnl_offset80;
1253*4882a593Smuzhiyun 	hal->current_band_type = ch > 14 ? BAND_ON_5G:BAND_ON_2_4G;
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	if (print) {
1256*4882a593Smuzhiyun 		RTW_INFO(FUNC_ADPT_FMT" cch:%u, %s, offset40:%u, offset80:%u (%u, %u, %u), band:%s\n"
1257*4882a593Smuzhiyun 			, FUNC_ADPT_ARG(padapter), center_ch, ch_width_str(bw)
1258*4882a593Smuzhiyun 			, ch_offset, chnl_offset80
1259*4882a593Smuzhiyun 			, hal->cch_80, hal->cch_40, hal->cch_20
1260*4882a593Smuzhiyun 			, band_str(hal->current_band_type));
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun 
rtw_hal_dl_mcc_fw_rsvd_page(_adapter * adapter,u8 * pframe,u16 * index,u8 tx_desc,u32 page_size,u8 * total_page_num,RSVDPAGE_LOC * rsvd_page_loc,u8 * page_num)1264*4882a593Smuzhiyun u8 rtw_hal_dl_mcc_fw_rsvd_page(_adapter *adapter, u8 *pframe, u16 *index,
1265*4882a593Smuzhiyun 	u8 tx_desc, u32 page_size, u8 *total_page_num, RSVDPAGE_LOC *rsvd_page_loc, u8 *page_num)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun 	u32 len = 0;
1268*4882a593Smuzhiyun 	_adapter *iface = NULL;
1269*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(adapter);
1270*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
1271*4882a593Smuzhiyun 	struct mlme_ext_info *pmlmeinfo = NULL;
1272*4882a593Smuzhiyun 	struct mlme_ext_priv *pmlmeext = NULL;
1273*4882a593Smuzhiyun 	struct hal_com_data *hal = GET_HAL_DATA(adapter);
1274*4882a593Smuzhiyun 	struct hal_spec_t *hal_spec = GET_HAL_SPEC(adapter);
1275*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
1276*4882a593Smuzhiyun #if defined(CONFIG_RTL8822C)
1277*4882a593Smuzhiyun 	struct dm_struct *phydm = adapter_to_phydm(adapter);
1278*4882a593Smuzhiyun 	struct txagc_table_8822c tab;
1279*4882a593Smuzhiyun 	u8 agc_buff[2][NUM_RATE_AC_2SS]; /* tatol 0x40 rate index for PATH A/B */
1280*4882a593Smuzhiyun #endif
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	u8 ret = _SUCCESS, i = 0, j  =0, order = 0, CurtPktPageNum = 0;
1283*4882a593Smuzhiyun 	u8 *start = NULL;
1284*4882a593Smuzhiyun 	u8 path = RF_PATH_A;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	if (page_num) {
1287*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE_V2
1288*4882a593Smuzhiyun 		if (!hal->RegIQKFWOffload)
1289*4882a593Smuzhiyun 			RTW_WARN("[MCC] must enable FW IQK for New IC\n");
1290*4882a593Smuzhiyun #endif /* CONFIG_MCC_MODE_V2 */
1291*4882a593Smuzhiyun 		*total_page_num += (2 * MAX_MCC_NUM+ 1);
1292*4882a593Smuzhiyun 		RTW_INFO("[MCC] allocate mcc rsvd page num = %d\n", *total_page_num);
1293*4882a593Smuzhiyun 		goto exit;
1294*4882a593Smuzhiyun 	}
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	/* check proccess mcc start setting */
1297*4882a593Smuzhiyun 	if (!rtw_hal_check_mcc_status(adapter, MCC_STATUS_PROCESS_MCC_START_SETTING)) {
1298*4882a593Smuzhiyun 		ret = _FAIL;
1299*4882a593Smuzhiyun 		goto exit;
1300*4882a593Smuzhiyun 	}
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	for (i = 0; i < dvobj->iface_nums; i++) {
1303*4882a593Smuzhiyun 		iface = dvobj->padapters[i];
1304*4882a593Smuzhiyun 		if (iface == NULL)
1305*4882a593Smuzhiyun 			continue;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 		mccadapriv = &iface->mcc_adapterpriv;
1308*4882a593Smuzhiyun 		if (mccadapriv->role == MCC_ROLE_MAX)
1309*4882a593Smuzhiyun 			continue;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 		order = mccadapriv->order;
1312*4882a593Smuzhiyun 		pmccobjpriv->mcc_loc_rsvd_paga[order] = *total_page_num;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 		switch (mccadapriv->role) {
1315*4882a593Smuzhiyun 		case MCC_ROLE_STA:
1316*4882a593Smuzhiyun 		case MCC_ROLE_GC:
1317*4882a593Smuzhiyun 			/* Build NULL DATA */
1318*4882a593Smuzhiyun 			RTW_INFO("LocNull(order:%d): %d\n"
1319*4882a593Smuzhiyun 				, order, pmccobjpriv->mcc_loc_rsvd_paga[order]);
1320*4882a593Smuzhiyun 			len = 0;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 			rtw_hal_construct_NullFunctionData(iface
1323*4882a593Smuzhiyun 				, &pframe[*index], &len, _FALSE, 0, 0, _FALSE);
1324*4882a593Smuzhiyun 			rtw_hal_fill_fake_txdesc(iface, &pframe[*index-tx_desc],
1325*4882a593Smuzhiyun 				len, _FALSE, _FALSE, _FALSE);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 			CurtPktPageNum = (u8)PageNum(tx_desc + len, page_size);
1328*4882a593Smuzhiyun 			*total_page_num += CurtPktPageNum;
1329*4882a593Smuzhiyun 			*index += (CurtPktPageNum * page_size);
1330*4882a593Smuzhiyun 			RSVD_PAGE_CFG("LocNull", CurtPktPageNum, *total_page_num, *index);
1331*4882a593Smuzhiyun 			break;
1332*4882a593Smuzhiyun 		case MCC_ROLE_AP:
1333*4882a593Smuzhiyun 			/* Bulid CTS */
1334*4882a593Smuzhiyun 			RTW_INFO("LocCTS(order:%d): %d\n"
1335*4882a593Smuzhiyun 				, order, pmccobjpriv->mcc_loc_rsvd_paga[order]);
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 			len = 0;
1338*4882a593Smuzhiyun 			rtw_hal_construct_CTS(iface, &pframe[*index], &len);
1339*4882a593Smuzhiyun 			rtw_hal_fill_fake_txdesc(iface, &pframe[*index-tx_desc],
1340*4882a593Smuzhiyun 				len, _FALSE, _FALSE, _FALSE);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 			CurtPktPageNum = (u8)PageNum(tx_desc + len, page_size);
1343*4882a593Smuzhiyun 			*total_page_num += CurtPktPageNum;
1344*4882a593Smuzhiyun 			*index += (CurtPktPageNum * page_size);
1345*4882a593Smuzhiyun 			RSVD_PAGE_CFG("LocCTS", CurtPktPageNum, *total_page_num, *index);
1346*4882a593Smuzhiyun 			break;
1347*4882a593Smuzhiyun 		case MCC_ROLE_GO:
1348*4882a593Smuzhiyun 		/* To DO */
1349*4882a593Smuzhiyun 			break;
1350*4882a593Smuzhiyun 		default:
1351*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT": unknown role = %d\n"
1352*4882a593Smuzhiyun 				, FUNC_ADPT_ARG(iface), mccadapriv->role);
1353*4882a593Smuzhiyun 			break;
1354*4882a593Smuzhiyun 		}
1355*4882a593Smuzhiyun 	}
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	for (i = 0; i < MAX_MCC_NUM; i++) {
1358*4882a593Smuzhiyun 		u8 center_ch = 0, ch = 0, bw = 0, bw_offset = 0;
1359*4882a593Smuzhiyun 		BAND_TYPE band = BAND_MAX;
1360*4882a593Smuzhiyun 		u8 power_index = 0;
1361*4882a593Smuzhiyun 		u8 rate_array_sz = 0;
1362*4882a593Smuzhiyun 		u8 *rates = NULL;
1363*4882a593Smuzhiyun 		u8 rate = 0;
1364*4882a593Smuzhiyun 		u8 shift = 0;
1365*4882a593Smuzhiyun 		u32 power_index_4bytes = 0;
1366*4882a593Smuzhiyun 		u8 total_rate = 0;
1367*4882a593Smuzhiyun 		u8 *total_rate_offset = NULL;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 		iface = pmccobjpriv->iface[i];
1370*4882a593Smuzhiyun 		pmlmeext = &iface->mlmeextpriv;
1371*4882a593Smuzhiyun 		ch = pmlmeext->cur_channel;
1372*4882a593Smuzhiyun 		bw = pmlmeext->cur_bwmode;
1373*4882a593Smuzhiyun 		bw_offset = pmlmeext->cur_ch_offset;
1374*4882a593Smuzhiyun 		center_ch = rtw_get_center_ch(ch, bw, bw_offset);
1375*4882a593Smuzhiyun 		band = center_ch <= 14 ? BAND_ON_2_4G : BAND_ON_5G;
1376*4882a593Smuzhiyun 		rtw_hal_mcc_upadate_chnl_bw(iface, ch, bw_offset, bw, _TRUE);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 		start = &pframe[*index - tx_desc];
1379*4882a593Smuzhiyun 		_rtw_memset(start, 0, page_size);
1380*4882a593Smuzhiyun 		pmccobjpriv->mcc_pwr_idx_rsvd_page[i] = *total_page_num;
1381*4882a593Smuzhiyun 		RTW_INFO(ADPT_FMT" order:%d, pwr_idx_rsvd_page location[%d]: %d\n",
1382*4882a593Smuzhiyun 			ADPT_ARG(iface), mccadapriv->order,
1383*4882a593Smuzhiyun 			i, pmccobjpriv->mcc_pwr_idx_rsvd_page[i]);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 		total_rate_offset = start;
1386*4882a593Smuzhiyun #if !defined(CONFIG_RTL8822C)
1387*4882a593Smuzhiyun 		for (path = RF_PATH_A; path < hal_spec->rf_reg_path_num; ++path) {
1388*4882a593Smuzhiyun 			total_rate = 0;
1389*4882a593Smuzhiyun 			/* PATH A for 0~63 byte, PATH B for 64~127 byte*/
1390*4882a593Smuzhiyun 			if (path == RF_PATH_A)
1391*4882a593Smuzhiyun 				start = total_rate_offset + 1;
1392*4882a593Smuzhiyun 			else if (path == RF_PATH_B)
1393*4882a593Smuzhiyun 				start = total_rate_offset + 64;
1394*4882a593Smuzhiyun 			else {
1395*4882a593Smuzhiyun 				RTW_INFO("[MCC] %s: unknow RF PATH(%d)\n", __func__, path);
1396*4882a593Smuzhiyun 				break;
1397*4882a593Smuzhiyun 			}
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 			/* CCK */
1400*4882a593Smuzhiyun 			if (ch <= 14) {
1401*4882a593Smuzhiyun 				rate_array_sz = rates_by_sections[CCK].rate_num;
1402*4882a593Smuzhiyun 				rates = rates_by_sections[CCK].rates;
1403*4882a593Smuzhiyun 				for (j = 0; j < rate_array_sz; ++j) {
1404*4882a593Smuzhiyun 					power_index = phy_get_tx_power_index_ex(iface, path, CCK, rates[j], bw, band, center_ch, ch);
1405*4882a593Smuzhiyun 					rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 					shift = rate % 4;
1408*4882a593Smuzhiyun 					if (shift == 0) {
1409*4882a593Smuzhiyun 						*start = rate;
1410*4882a593Smuzhiyun 						start++;
1411*4882a593Smuzhiyun 						total_rate++;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 						#ifdef DBG_PWR_IDX_RSVD_PAGE
1414*4882a593Smuzhiyun 						RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1415*4882a593Smuzhiyun 							ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1416*4882a593Smuzhiyun 							center_ch, MGN_RATE_STR(rates[j]), power_index);
1417*4882a593Smuzhiyun 						#endif
1418*4882a593Smuzhiyun 					}
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 					*start = power_index;
1421*4882a593Smuzhiyun 					start++;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 					#ifdef DBG_PWR_IDX_RSVD_PAGE
1424*4882a593Smuzhiyun 					RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1425*4882a593Smuzhiyun 						ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1426*4882a593Smuzhiyun 						center_ch, MGN_RATE_STR(rates[j]), power_index);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 					shift = rate % 4;
1430*4882a593Smuzhiyun 					power_index_4bytes |= ((power_index & 0xff) << (shift * 8));
1431*4882a593Smuzhiyun 					if (shift == 3) {
1432*4882a593Smuzhiyun 						rate = rate - 3;
1433*4882a593Smuzhiyun 						RTW_INFO("(index:0x%02x, rfpath:%d, rate:0x%02x)\n", index, path, rate);
1434*4882a593Smuzhiyun 						power_index_4bytes = 0;
1435*4882a593Smuzhiyun 						total_rate++;
1436*4882a593Smuzhiyun 					}
1437*4882a593Smuzhiyun 					#endif
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 				}
1440*4882a593Smuzhiyun 			}
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 			/* OFDM */
1443*4882a593Smuzhiyun 			rate_array_sz = rates_by_sections[OFDM].rate_num;
1444*4882a593Smuzhiyun 			rates = rates_by_sections[OFDM].rates;
1445*4882a593Smuzhiyun 			for (j = 0; j < rate_array_sz; ++j) {
1446*4882a593Smuzhiyun 				power_index = phy_get_tx_power_index_ex(iface, path, OFDM, rates[j], bw, band, center_ch, ch);
1447*4882a593Smuzhiyun 				rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 				shift = rate % 4;
1450*4882a593Smuzhiyun 				if (shift == 0) {
1451*4882a593Smuzhiyun 					*start = rate;
1452*4882a593Smuzhiyun 					start++;
1453*4882a593Smuzhiyun 					total_rate++;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 					#ifdef DBG_PWR_IDX_RSVD_PAGE
1456*4882a593Smuzhiyun 					RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1457*4882a593Smuzhiyun 						ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1458*4882a593Smuzhiyun 						center_ch, MGN_RATE_STR(rates[j]), power_index);
1459*4882a593Smuzhiyun 					#endif
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 				}
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 				*start = power_index;
1464*4882a593Smuzhiyun 				start++;
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 				#ifdef DBG_PWR_IDX_RSVD_PAGE
1467*4882a593Smuzhiyun 				RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1468*4882a593Smuzhiyun 					ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1469*4882a593Smuzhiyun 					center_ch, MGN_RATE_STR(rates[j]), power_index);
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 				shift = rate % 4;
1472*4882a593Smuzhiyun 				power_index_4bytes |= ((power_index & 0xff) << (shift * 8));
1473*4882a593Smuzhiyun 				if (shift == 3) {
1474*4882a593Smuzhiyun 					rate = rate - 3;
1475*4882a593Smuzhiyun 					RTW_INFO("(index:0x%02x, rfpath:%d, rate:0x%02x)\n", index, path, rate);
1476*4882a593Smuzhiyun 					power_index_4bytes = 0;
1477*4882a593Smuzhiyun 					total_rate++;
1478*4882a593Smuzhiyun 				}
1479*4882a593Smuzhiyun 				#endif
1480*4882a593Smuzhiyun 			}
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 			/* HT_MCS0_MCS7 */
1483*4882a593Smuzhiyun 			rate_array_sz = rates_by_sections[HT_MCS0_MCS7].rate_num;
1484*4882a593Smuzhiyun 			rates = rates_by_sections[HT_MCS0_MCS7].rates;
1485*4882a593Smuzhiyun 			for (j = 0; j < rate_array_sz; ++j) {
1486*4882a593Smuzhiyun 				power_index = phy_get_tx_power_index_ex(iface, path, HT_1SS, rates[j], bw, band, center_ch, ch);
1487*4882a593Smuzhiyun 				rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 				shift = rate % 4;
1490*4882a593Smuzhiyun 				if (shift == 0) {
1491*4882a593Smuzhiyun 					*start = rate;
1492*4882a593Smuzhiyun 					start++;
1493*4882a593Smuzhiyun 					total_rate++;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 					#ifdef DBG_PWR_IDX_RSVD_PAGE
1496*4882a593Smuzhiyun 					RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1497*4882a593Smuzhiyun 						ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1498*4882a593Smuzhiyun 						center_ch, MGN_RATE_STR(rates[j]), power_index);
1499*4882a593Smuzhiyun 					#endif
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 				}
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 				*start = power_index;
1504*4882a593Smuzhiyun 				start++;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 				#ifdef DBG_PWR_IDX_RSVD_PAGE
1507*4882a593Smuzhiyun 				RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1508*4882a593Smuzhiyun 					ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1509*4882a593Smuzhiyun 					center_ch, MGN_RATE_STR(rates[j]), power_index);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 				shift = rate % 4;
1512*4882a593Smuzhiyun 				power_index_4bytes |= ((power_index & 0xff) << (shift * 8));
1513*4882a593Smuzhiyun 				if (shift == 3) {
1514*4882a593Smuzhiyun 					rate = rate - 3;
1515*4882a593Smuzhiyun 					RTW_INFO("(index:0x%02x, rfpath:%d, rate:0x%02x)\n", index, path, rate);
1516*4882a593Smuzhiyun 					power_index_4bytes = 0;
1517*4882a593Smuzhiyun 					total_rate++;
1518*4882a593Smuzhiyun 				}
1519*4882a593Smuzhiyun 				#endif
1520*4882a593Smuzhiyun 			}
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 			/* HT_MCS8_MCS15 */
1523*4882a593Smuzhiyun 			rate_array_sz = rates_by_sections[HT_MCS8_MCS15].rate_num;
1524*4882a593Smuzhiyun 			rates = rates_by_sections[HT_MCS8_MCS15].rates;
1525*4882a593Smuzhiyun 			for (j = 0; j < rate_array_sz; ++j) {
1526*4882a593Smuzhiyun 				power_index = phy_get_tx_power_index_ex(iface, path, HT_2SS, rates[j], bw, band, center_ch, ch);
1527*4882a593Smuzhiyun 				rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 				shift = rate % 4;
1530*4882a593Smuzhiyun 				if (shift == 0) {
1531*4882a593Smuzhiyun 					*start = rate;
1532*4882a593Smuzhiyun 					start++;
1533*4882a593Smuzhiyun 					total_rate++;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 					#ifdef DBG_PWR_IDX_RSVD_PAGE
1536*4882a593Smuzhiyun 					RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1537*4882a593Smuzhiyun 						ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1538*4882a593Smuzhiyun 						center_ch, MGN_RATE_STR(rates[j]), power_index);
1539*4882a593Smuzhiyun 					#endif
1540*4882a593Smuzhiyun 				}
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 				*start = power_index;
1543*4882a593Smuzhiyun 				start++;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 				#ifdef DBG_PWR_IDX_RSVD_PAGE
1546*4882a593Smuzhiyun 				RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1547*4882a593Smuzhiyun 					ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1548*4882a593Smuzhiyun 					center_ch, MGN_RATE_STR(rates[j]), power_index);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 				shift = rate % 4;
1551*4882a593Smuzhiyun 				power_index_4bytes |= ((power_index & 0xff) << (shift * 8));
1552*4882a593Smuzhiyun 				if (shift == 3) {
1553*4882a593Smuzhiyun 					rate = rate - 3;
1554*4882a593Smuzhiyun 					RTW_INFO("(index:0x%02x, rfpath:%d, rate:0x%02x)\n", index, path, rate);
1555*4882a593Smuzhiyun 					power_index_4bytes = 0;
1556*4882a593Smuzhiyun 					total_rate++;
1557*4882a593Smuzhiyun 				}
1558*4882a593Smuzhiyun 				#endif
1559*4882a593Smuzhiyun 			}
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 			/* VHT_1SSMCS0_1SSMCS9 */
1562*4882a593Smuzhiyun 			rate_array_sz = rates_by_sections[VHT_1SSMCS0_1SSMCS9].rate_num;
1563*4882a593Smuzhiyun 			rates = rates_by_sections[VHT_1SSMCS0_1SSMCS9].rates;
1564*4882a593Smuzhiyun 			for (j = 0; j < rate_array_sz; ++j) {
1565*4882a593Smuzhiyun 				power_index = phy_get_tx_power_index_ex(iface, path, VHT_1SS, rates[j], bw, band, center_ch, ch);
1566*4882a593Smuzhiyun 				rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 				shift = rate % 4;
1569*4882a593Smuzhiyun 				if (shift == 0) {
1570*4882a593Smuzhiyun 					*start = rate;
1571*4882a593Smuzhiyun 					start++;
1572*4882a593Smuzhiyun 					total_rate++;
1573*4882a593Smuzhiyun 					#ifdef DBG_PWR_IDX_RSVD_PAGE
1574*4882a593Smuzhiyun 					RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:0x%02x\n",
1575*4882a593Smuzhiyun 						ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1576*4882a593Smuzhiyun 						center_ch, MGN_RATE_STR(rates[j]), power_index);
1577*4882a593Smuzhiyun 					#endif
1578*4882a593Smuzhiyun 				}
1579*4882a593Smuzhiyun 				*start = power_index;
1580*4882a593Smuzhiyun 				start++;
1581*4882a593Smuzhiyun 				#ifdef DBG_PWR_IDX_RSVD_PAGE
1582*4882a593Smuzhiyun 				RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1583*4882a593Smuzhiyun 					ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1584*4882a593Smuzhiyun 					center_ch, MGN_RATE_STR(rates[j]), power_index);
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 				shift = rate % 4;
1587*4882a593Smuzhiyun 				power_index_4bytes |= ((power_index & 0xff) << (shift * 8));
1588*4882a593Smuzhiyun 				if (shift == 3) {
1589*4882a593Smuzhiyun 					rate = rate - 3;
1590*4882a593Smuzhiyun 					RTW_INFO("(index:0x%02x, rfpath:%d, rate:0x%02x)\n", index, path, rate);
1591*4882a593Smuzhiyun 					power_index_4bytes = 0;
1592*4882a593Smuzhiyun 					total_rate++;
1593*4882a593Smuzhiyun 				}
1594*4882a593Smuzhiyun 				#endif
1595*4882a593Smuzhiyun 			}
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 			/* VHT_2SSMCS0_2SSMCS9 */
1598*4882a593Smuzhiyun 			rate_array_sz = rates_by_sections[VHT_2SSMCS0_2SSMCS9].rate_num;
1599*4882a593Smuzhiyun 			rates = rates_by_sections[VHT_2SSMCS0_2SSMCS9].rates;
1600*4882a593Smuzhiyun 			for (j = 0; j < rate_array_sz; ++j) {
1601*4882a593Smuzhiyun 				power_index = phy_get_tx_power_index_ex(iface, path, VHT_2SS, rates[j], bw, band, center_ch, ch);
1602*4882a593Smuzhiyun 				rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 				shift = rate % 4;
1605*4882a593Smuzhiyun 				if (shift == 0) {
1606*4882a593Smuzhiyun 					*start = rate;
1607*4882a593Smuzhiyun 					start++;
1608*4882a593Smuzhiyun 					total_rate++;
1609*4882a593Smuzhiyun 					#ifdef DBG_PWR_IDX_RSVD_PAGE
1610*4882a593Smuzhiyun 					RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1611*4882a593Smuzhiyun 						ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1612*4882a593Smuzhiyun 						center_ch, MGN_RATE_STR(rates[j]), power_index);
1613*4882a593Smuzhiyun 					#endif
1614*4882a593Smuzhiyun 				}
1615*4882a593Smuzhiyun 				*start = power_index;
1616*4882a593Smuzhiyun 				start++;
1617*4882a593Smuzhiyun 				#ifdef DBG_PWR_IDX_RSVD_PAGE
1618*4882a593Smuzhiyun 				RTW_INFO("TXPWR("ADPT_FMT"): [%c][%s]ch:%u, %s, pwr_idx:%u\n",
1619*4882a593Smuzhiyun 					ADPT_ARG(iface), rf_path_char(path), ch_width_str(bw),
1620*4882a593Smuzhiyun 					center_ch, MGN_RATE_STR(rates[j]), power_index);
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 				shift = rate % 4;
1623*4882a593Smuzhiyun 				power_index_4bytes |= ((power_index & 0xff) << (shift * 8));
1624*4882a593Smuzhiyun 				if (shift == 3) {
1625*4882a593Smuzhiyun 					rate = rate - 3;
1626*4882a593Smuzhiyun 					RTW_INFO("(index:0x%02x, rfpath:%d, rate:0x%02x)\n", index, path, rate);
1627*4882a593Smuzhiyun 					power_index_4bytes = 0;
1628*4882a593Smuzhiyun 						total_rate++;
1629*4882a593Smuzhiyun 				}
1630*4882a593Smuzhiyun 				#endif
1631*4882a593Smuzhiyun 			}
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 		}
1634*4882a593Smuzhiyun 		/*  total rate store in offset 0 */
1635*4882a593Smuzhiyun 		*total_rate_offset = total_rate;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun #ifdef DBG_PWR_IDX_RSVD_PAGE
1638*4882a593Smuzhiyun 			RTW_INFO("total_rate=%d\n", total_rate);
1639*4882a593Smuzhiyun 			RTW_INFO(" ======================="ADPT_FMT"===========================\n", ADPT_ARG(iface));
1640*4882a593Smuzhiyun 			RTW_INFO_DUMP("\n", total_rate_offset, 128);
1641*4882a593Smuzhiyun 			RTW_INFO(" ==================================================\n");
1642*4882a593Smuzhiyun #endif
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 			CurtPktPageNum = 1;
1645*4882a593Smuzhiyun 			*total_page_num += CurtPktPageNum;
1646*4882a593Smuzhiyun 			*index += (CurtPktPageNum * page_size);
1647*4882a593Smuzhiyun 			RSVD_PAGE_CFG("mcc_pwr_idx_rsvd_page", CurtPktPageNum, *total_page_num, *index);
1648*4882a593Smuzhiyun #else /* 8822C */
1649*4882a593Smuzhiyun 			for (path = RF_PATH_A; path < hal_spec->rf_reg_path_num; ++path) {
1650*4882a593Smuzhiyun 				/* CCK */
1651*4882a593Smuzhiyun 				if (ch <= 14) {
1652*4882a593Smuzhiyun 					rate_array_sz = rates_by_sections[CCK].rate_num;
1653*4882a593Smuzhiyun 					rates = rates_by_sections[CCK].rates;
1654*4882a593Smuzhiyun 					for (j = 0; j < rate_array_sz; ++j) {
1655*4882a593Smuzhiyun 						power_index = phy_get_tx_power_index_ex(iface, path, CCK, rates[j], bw, band, center_ch, ch);
1656*4882a593Smuzhiyun 						rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1657*4882a593Smuzhiyun 						agc_buff[path][rate] = power_index;
1658*4882a593Smuzhiyun 					}
1659*4882a593Smuzhiyun 				}
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 				/* OFDM */
1662*4882a593Smuzhiyun 				rate_array_sz = rates_by_sections[OFDM].rate_num;
1663*4882a593Smuzhiyun 				rates = rates_by_sections[OFDM].rates;
1664*4882a593Smuzhiyun 				for (j = 0; j < rate_array_sz; ++j) {
1665*4882a593Smuzhiyun 					power_index = phy_get_tx_power_index_ex(iface, path, OFDM, rates[j], bw, band, center_ch, ch);
1666*4882a593Smuzhiyun 					rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1667*4882a593Smuzhiyun 					agc_buff[path][rate] = power_index;
1668*4882a593Smuzhiyun 				}
1669*4882a593Smuzhiyun 				/* HT */
1670*4882a593Smuzhiyun 				rate_array_sz = rates_by_sections[HT_MCS0_MCS7].rate_num;
1671*4882a593Smuzhiyun 				rates = rates_by_sections[HT_MCS0_MCS7].rates;
1672*4882a593Smuzhiyun 				for (j = 0; j < rate_array_sz; ++j) {
1673*4882a593Smuzhiyun 					power_index = phy_get_tx_power_index_ex(iface, path, HT_1SS, rates[j], bw, band, center_ch, ch);
1674*4882a593Smuzhiyun 					rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1675*4882a593Smuzhiyun 					agc_buff[path][rate] = power_index;
1676*4882a593Smuzhiyun 				}
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 				rate_array_sz = rates_by_sections[HT_MCS8_MCS15].rate_num;
1679*4882a593Smuzhiyun 				rates = rates_by_sections[HT_MCS8_MCS15].rates;
1680*4882a593Smuzhiyun 				for (j = 0; j < rate_array_sz; ++j) {
1681*4882a593Smuzhiyun 					power_index = phy_get_tx_power_index_ex(iface, path, HT_2SS, rates[j], bw, band, center_ch, ch);
1682*4882a593Smuzhiyun 					rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1683*4882a593Smuzhiyun 					agc_buff[path][rate] = power_index;
1684*4882a593Smuzhiyun 				}
1685*4882a593Smuzhiyun 				/* VHT */
1686*4882a593Smuzhiyun 				rate_array_sz = rates_by_sections[VHT_1SSMCS0_1SSMCS9].rate_num;
1687*4882a593Smuzhiyun 				rates = rates_by_sections[VHT_1SSMCS0_1SSMCS9].rates;
1688*4882a593Smuzhiyun 				for (j = 0; j < rate_array_sz; ++j) {
1689*4882a593Smuzhiyun 					power_index = phy_get_tx_power_index_ex(iface, path, VHT_1SS, rates[j], bw, band, center_ch, ch);
1690*4882a593Smuzhiyun 					rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1691*4882a593Smuzhiyun 					agc_buff[path][rate] = power_index;
1692*4882a593Smuzhiyun 				}
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 				rate_array_sz = rates_by_sections[VHT_2SSMCS0_2SSMCS9].rate_num;
1695*4882a593Smuzhiyun 				rates = rates_by_sections[VHT_2SSMCS0_2SSMCS9].rates;
1696*4882a593Smuzhiyun 				for (j = 0; j < rate_array_sz; ++j) {
1697*4882a593Smuzhiyun 					power_index = phy_get_tx_power_index_ex(iface, path, VHT_2SS, rates[j], bw, band, center_ch, ch);
1698*4882a593Smuzhiyun 					rate = phy_get_rate_idx_of_txpwr_by_rate(rates[j]);
1699*4882a593Smuzhiyun 					agc_buff[path][rate] = power_index;
1700*4882a593Smuzhiyun 				}
1701*4882a593Smuzhiyun 			}
1702*4882a593Smuzhiyun 			phydm_get_txagc_ref_and_diff_8822c(phydm, agc_buff, NUM_RATE_AC_2SS, &tab);
1703*4882a593Smuzhiyun 			*start = tab.ref_pow_cck[0];
1704*4882a593Smuzhiyun 			start++;
1705*4882a593Smuzhiyun 			*start = tab.ref_pow_cck[1];
1706*4882a593Smuzhiyun 			start++;
1707*4882a593Smuzhiyun 			*start = tab.ref_pow_ofdm[0];
1708*4882a593Smuzhiyun 			start++;
1709*4882a593Smuzhiyun 			*start = tab.ref_pow_ofdm[1];
1710*4882a593Smuzhiyun 			start++;
1711*4882a593Smuzhiyun 			_rtw_memcpy(start, tab.diff_t, sizeof(tab.diff_t));
1712*4882a593Smuzhiyun 			CurtPktPageNum = 1;
1713*4882a593Smuzhiyun 			*total_page_num += CurtPktPageNum;
1714*4882a593Smuzhiyun 			*index += (CurtPktPageNum * page_size);
1715*4882a593Smuzhiyun 			RSVD_PAGE_CFG("mcc_pwr_idx_rsvd_page", CurtPktPageNum, *total_page_num, *index);
1716*4882a593Smuzhiyun 			#ifdef DBG_PWR_IDX_RSVD_PAGE
1717*4882a593Smuzhiyun 			if (1) {
1718*4882a593Smuzhiyun 				u8 path_idx;
1719*4882a593Smuzhiyun 				for (path_idx = 0; path_idx < 2; path_idx++) {
1720*4882a593Smuzhiyun 					for (j = 0; j < NUM_RATE_AC_2SS; j++)
1721*4882a593Smuzhiyun 						RTW_INFO("agc_buff[%d][%d]=%x\n", i, j, agc_buff[i][j]);
1722*4882a593Smuzhiyun 				}
1723*4882a593Smuzhiyun 				RTW_INFO("tab->ref_pow_cck[0]=%x\n", tab.ref_pow_cck[0]);
1724*4882a593Smuzhiyun 				RTW_INFO("tab->ref_pow_cck[1]=%x\n", tab.ref_pow_cck[1]);
1725*4882a593Smuzhiyun 				RTW_INFO("tab->ref_pow_ofdm[0]=%x\n", tab.ref_pow_ofdm[0]);
1726*4882a593Smuzhiyun 				RTW_INFO("tab->ref_pow_ofdm[1]=%x\n", tab.ref_pow_ofdm[1]);
1727*4882a593Smuzhiyun 				RTW_INFO_DUMP("diff_t ", tab.diff_t, NUM_RATE_AC_2SS);
1728*4882a593Smuzhiyun 				RTW_INFO_DUMP("tab ", (u8 *)&tab, sizeof(tab));
1729*4882a593Smuzhiyun 			}
1730*4882a593Smuzhiyun 			#endif
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun #endif
1733*4882a593Smuzhiyun 		}
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun exit:
1736*4882a593Smuzhiyun 	return ret;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun /*
1740*4882a593Smuzhiyun * 1. Download MCC rsvd page
1741*4882a593Smuzhiyun * 2. Re-Download beacon after download rsvd page
1742*4882a593Smuzhiyun */
rtw_hal_set_fw_mcc_rsvd_page(PADAPTER padapter)1743*4882a593Smuzhiyun static void rtw_hal_set_fw_mcc_rsvd_page(PADAPTER padapter)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun 	HAL_DATA_TYPE *pHalData = GET_HAL_DATA(padapter);
1746*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
1747*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
1748*4882a593Smuzhiyun 	PADAPTER port0_iface = dvobj_get_port0_adapter(dvobj);
1749*4882a593Smuzhiyun 	PADAPTER iface = NULL;
1750*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
1751*4882a593Smuzhiyun 	u8 mstatus = RT_MEDIA_CONNECT, i = 0;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	RTW_INFO(FUNC_ADPT_FMT"\n", FUNC_ADPT_ARG(padapter));
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	rtw_hal_set_hwreg(port0_iface, HW_VAR_H2C_FW_JOINBSSRPT, (u8 *)(&mstatus));
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun #ifdef CONFIG_AP_MODE
1758*4882a593Smuzhiyun 	/* Re-Download beacon */
1759*4882a593Smuzhiyun 	for (i = 0; i < MAX_MCC_NUM; i++) {
1760*4882a593Smuzhiyun 		iface = pmccobjpriv->iface[i];
1761*4882a593Smuzhiyun 		if (iface == NULL)
1762*4882a593Smuzhiyun 			continue;
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 		pmccadapriv = &iface->mcc_adapterpriv;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 		if (pmccadapriv->role == MCC_ROLE_AP
1767*4882a593Smuzhiyun 			|| pmccadapriv->role == MCC_ROLE_GO) {
1768*4882a593Smuzhiyun 			tx_beacon_hdl(iface, NULL);
1769*4882a593Smuzhiyun 		}
1770*4882a593Smuzhiyun 	}
1771*4882a593Smuzhiyun #endif
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun 
rtw_hal_set_mcc_rsvdpage_cmd(_adapter * padapter)1774*4882a593Smuzhiyun static void rtw_hal_set_mcc_rsvdpage_cmd(_adapter *padapter)
1775*4882a593Smuzhiyun {
1776*4882a593Smuzhiyun 	u8 cmd[H2C_MCC_LOCATION_LEN] = {0}, i = 0, order = 0;
1777*4882a593Smuzhiyun 	_adapter *iface = NULL;
1778*4882a593Smuzhiyun 	struct hal_spec_t *hal_spec = GET_HAL_SPEC(padapter);
1779*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
1780*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	SET_H2CCMD_MCC_PWRIDX_OFFLOAD_EN(cmd, _TRUE);
1783*4882a593Smuzhiyun 	SET_H2CCMD_MCC_PWRIDX_OFFLOAD_RFNUM(cmd, hal_spec->rf_reg_path_num);
1784*4882a593Smuzhiyun 	for (order = 0; order < MAX_MCC_NUM; order++) {
1785*4882a593Smuzhiyun 		iface = pmccobjpriv->iface[i];
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 		SET_H2CCMD_MCC_RSVDPAGE_LOC((cmd + order), pmccobjpriv->mcc_loc_rsvd_paga[order]);
1788*4882a593Smuzhiyun 		SET_H2CCMD_MCC_PWRIDX_RSVDPAGE_LOC ((cmd + order), pmccobjpriv->mcc_pwr_idx_rsvd_page[order]);
1789*4882a593Smuzhiyun 	}
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE_DEBUG
1792*4882a593Smuzhiyun 	RTW_INFO("=========================\n");
1793*4882a593Smuzhiyun 	RTW_INFO("MCC RSVD PAGE LOC:\n");
1794*4882a593Smuzhiyun 	for (i = 0; i < H2C_MCC_LOCATION_LEN; i++)
1795*4882a593Smuzhiyun 		pr_dbg("0x%x ", cmd[i]);
1796*4882a593Smuzhiyun 	pr_dbg("\n");
1797*4882a593Smuzhiyun 	RTW_INFO("=========================\n");
1798*4882a593Smuzhiyun #endif /* CONFIG_MCC_MODE_DEBUG */
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	rtw_hal_fill_h2c_cmd(padapter, H2C_MCC_LOCATION, H2C_MCC_LOCATION_LEN, cmd);
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun 
rtw_hal_set_mcc_time_setting_cmd(PADAPTER padapter)1803*4882a593Smuzhiyun static void rtw_hal_set_mcc_time_setting_cmd(PADAPTER padapter)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
1806*4882a593Smuzhiyun 	struct mlme_priv *pmlmepriv = &(padapter->mlmepriv);
1807*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
1808*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
1809*4882a593Smuzhiyun 	u8 cmd[H2C_MCC_TIME_SETTING_LEN] = {0};
1810*4882a593Smuzhiyun 	u8 fw_eable = 1;
1811*4882a593Smuzhiyun 	u8 swchannel_early_time = MCC_SWCH_FW_EARLY_TIME;
1812*4882a593Smuzhiyun 	u8 starting_ap_num = DEV_AP_STARTING_NUM(dvobj);
1813*4882a593Smuzhiyun 	u8 ap_num = DEV_AP_NUM(dvobj);
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	if (starting_ap_num == 0 && ap_num == 0)
1816*4882a593Smuzhiyun 		/* For STA+GC/STA+STA, TSF of GC/STA does not need to sync from TSF of other STA/GC */
1817*4882a593Smuzhiyun 		fw_eable = 0;
1818*4882a593Smuzhiyun 	else
1819*4882a593Smuzhiyun 		/* Only for STA+GO/STA+AP, TSF of AP/GO need to sync from TSF of STA */
1820*4882a593Smuzhiyun 		fw_eable = 1;
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	if (fw_eable == 1) {
1823*4882a593Smuzhiyun 		PADAPTER order0_iface = NULL;
1824*4882a593Smuzhiyun 		PADAPTER order1_iface = NULL;
1825*4882a593Smuzhiyun 		u8 policy_idx = mccobjpriv->policy_index;
1826*4882a593Smuzhiyun 		u8 tsf_sync_offset = mcc_switch_channel_policy_table[policy_idx][MCC_TSF_SYNC_OFFSET_IDX];
1827*4882a593Smuzhiyun 		u8 start_time_offset = mcc_switch_channel_policy_table[policy_idx][MCC_START_TIME_OFFSET_IDX];
1828*4882a593Smuzhiyun 		u8 interval = mcc_switch_channel_policy_table[policy_idx][MCC_INTERVAL_IDX];
1829*4882a593Smuzhiyun 		u8 guard_offset0 = mcc_switch_channel_policy_table[policy_idx][MCC_GUARD_OFFSET0_IDX];
1830*4882a593Smuzhiyun 		u8 guard_offset1 = mcc_switch_channel_policy_table[policy_idx][MCC_GUARD_OFFSET1_IDX];
1831*4882a593Smuzhiyun 		enum _hw_port tsf_bsae_port = MAX_HW_PORT;
1832*4882a593Smuzhiyun 		enum _hw_port tsf_sync_port = MAX_HW_PORT;
1833*4882a593Smuzhiyun 		order0_iface = mccobjpriv->iface[0];
1834*4882a593Smuzhiyun 		order1_iface = mccobjpriv->iface[1];
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 		tsf_bsae_port = rtw_hal_get_port(order1_iface);
1837*4882a593Smuzhiyun 		tsf_sync_port = rtw_hal_get_port(order0_iface);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 		/* FW set enable */
1840*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_FW_EN(cmd, fw_eable);
1841*4882a593Smuzhiyun 		/* TSF Sync offset */
1842*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_TSF_SYNC_OFFSET(cmd, tsf_sync_offset);
1843*4882a593Smuzhiyun 		/* start time offset */
1844*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_START_TIME(cmd, (start_time_offset + guard_offset0));
1845*4882a593Smuzhiyun 		/* interval */
1846*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_INTERVAL(cmd, interval);
1847*4882a593Smuzhiyun 		/* Early time to inform driver by C2H before switch channel */
1848*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_EARLY_SWITCH_RPT(cmd, swchannel_early_time);
1849*4882a593Smuzhiyun 		/* Port0 sync from Port1, not support multi-port */
1850*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_ORDER_BASE(cmd, tsf_bsae_port);
1851*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_ORDER_SYNC(cmd, tsf_sync_port);
1852*4882a593Smuzhiyun 	} else {
1853*4882a593Smuzhiyun 		/* start time offset */
1854*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_START_TIME(cmd, mccobjpriv->start_time);
1855*4882a593Smuzhiyun 		/* interval */
1856*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_INTERVAL(cmd, mccobjpriv->interval);
1857*4882a593Smuzhiyun 		/* Early time to inform driver by C2H before switch channel */
1858*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_EARLY_SWITCH_RPT(cmd, swchannel_early_time);
1859*4882a593Smuzhiyun 	}
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE_DEBUG
1862*4882a593Smuzhiyun 	{
1863*4882a593Smuzhiyun 		u8 i = 0;
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 		RTW_INFO("=========================\n");
1866*4882a593Smuzhiyun 		RTW_INFO("NoA:\n");
1867*4882a593Smuzhiyun 		for (i = 0; i < H2C_MCC_TIME_SETTING_LEN; i++)
1868*4882a593Smuzhiyun 			pr_dbg("0x%x ", cmd[i]);
1869*4882a593Smuzhiyun 		pr_dbg("\n");
1870*4882a593Smuzhiyun 		RTW_INFO("=========================\n");
1871*4882a593Smuzhiyun 	}
1872*4882a593Smuzhiyun #endif /* CONFIG_MCC_MODE_DEBUG */
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	rtw_hal_fill_h2c_cmd(padapter, H2C_MCC_TIME_SETTING, H2C_MCC_TIME_SETTING_LEN, cmd);
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun #ifndef CONFIG_MCC_MODE_V2
rtw_hal_set_mcc_IQK_offload_cmd(PADAPTER padapter)1878*4882a593Smuzhiyun static void rtw_hal_set_mcc_IQK_offload_cmd(PADAPTER padapter)
1879*4882a593Smuzhiyun {
1880*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
1881*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
1882*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = NULL;
1883*4882a593Smuzhiyun 	_adapter *iface = NULL;
1884*4882a593Smuzhiyun 	u8 cmd[H2C_MCC_IQK_PARAM_LEN] = {0}, bready = 0, i = 0, order = 0;
1885*4882a593Smuzhiyun 	u16 TX_X = 0, TX_Y = 0, RX_X = 0, RX_Y = 0;
1886*4882a593Smuzhiyun 	u8 total_rf_path = GET_HAL_SPEC(padapter)->rf_reg_path_num;
1887*4882a593Smuzhiyun 	u8 rf_path_idx = 0, last_order = MAX_MCC_NUM - 1, last_rf_path_index = total_rf_path - 1;
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun 	/* by order, last order & last_rf_path_index must set ready bit = 1 */
1890*4882a593Smuzhiyun 	for (i = 0; i < MAX_MCC_NUM; i++) {
1891*4882a593Smuzhiyun 		iface = pmccobjpriv->iface[i];
1892*4882a593Smuzhiyun 		if (iface == NULL)
1893*4882a593Smuzhiyun 			continue;
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 		pmccadapriv = &iface->mcc_adapterpriv;
1896*4882a593Smuzhiyun 		order = pmccadapriv->order;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 		for (rf_path_idx = 0; rf_path_idx < total_rf_path; rf_path_idx ++) {
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 			_rtw_memset(cmd, 0, H2C_MCC_IQK_PARAM_LEN);
1901*4882a593Smuzhiyun 			TX_X = pmccadapriv->mcc_iqk_arr[rf_path_idx].TX_X & 0x7ff;/* [10:0]  */
1902*4882a593Smuzhiyun 			TX_Y = pmccadapriv->mcc_iqk_arr[rf_path_idx].TX_Y & 0x7ff;/* [10:0]  */
1903*4882a593Smuzhiyun 			RX_X = pmccadapriv->mcc_iqk_arr[rf_path_idx].RX_X & 0x3ff;/* [9:0]  */
1904*4882a593Smuzhiyun 			RX_Y = pmccadapriv->mcc_iqk_arr[rf_path_idx].RX_Y & 0x3ff;/* [9:0]  */
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 			/* ready or not */
1907*4882a593Smuzhiyun 			if (order == last_order && rf_path_idx == last_rf_path_index)
1908*4882a593Smuzhiyun 				bready = 1;
1909*4882a593Smuzhiyun 			else
1910*4882a593Smuzhiyun 				bready = 0;
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_READY(cmd, bready);
1913*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_ORDER(cmd, order);
1914*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_PATH(cmd, rf_path_idx);
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 			/* fill RX_X[7:0] to (cmd+1)[7:0] bitlen=8 */
1917*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_RX_L(cmd, (u8)(RX_X & 0xff));
1918*4882a593Smuzhiyun 			/* fill RX_X[9:8] to (cmd+2)[1:0] bitlen=2 */
1919*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_RX_M1(cmd, (u8)((RX_X >> 8) & 0x03));
1920*4882a593Smuzhiyun 			/* fill RX_Y[5:0] to (cmd+2)[7:2] bitlen=6 */
1921*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_RX_M2(cmd, (u8)(RX_Y & 0x3f));
1922*4882a593Smuzhiyun 			/* fill RX_Y[9:6] to (cmd+3)[3:0] bitlen=4 */
1923*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_RX_H(cmd, (u8)((RX_Y >> 6) & 0x0f));
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 			/* fill TX_X[7:0] to (cmd+4)[7:0] bitlen=8 */
1927*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_TX_L(cmd, (u8)(TX_X & 0xff));
1928*4882a593Smuzhiyun 			/* fill TX_X[10:8] to (cmd+5)[2:0] bitlen=3 */
1929*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_TX_M1(cmd, (u8)((TX_X >> 8) & 0x07));
1930*4882a593Smuzhiyun 			/* fill TX_Y[4:0] to (cmd+5)[7:3] bitlen=5 */
1931*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_TX_M2(cmd, (u8)(TX_Y & 0x1f));
1932*4882a593Smuzhiyun 			/* fill TX_Y[10:5] to (cmd+6)[5:0] bitlen=6 */
1933*4882a593Smuzhiyun 			SET_H2CCMD_MCC_IQK_TX_H(cmd, (u8)((TX_Y >> 5) & 0x3f));
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE_DEBUG
1936*4882a593Smuzhiyun 			RTW_INFO("=========================\n");
1937*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT" IQK:\n", FUNC_ADPT_ARG(iface));
1938*4882a593Smuzhiyun 			RTW_INFO("TX_X: 0x%02x\n", TX_X);
1939*4882a593Smuzhiyun 			RTW_INFO("TX_Y: 0x%02x\n", TX_Y);
1940*4882a593Smuzhiyun 			RTW_INFO("RX_X: 0x%02x\n", RX_X);
1941*4882a593Smuzhiyun 			RTW_INFO("RX_Y: 0x%02x\n", RX_Y);
1942*4882a593Smuzhiyun 			RTW_INFO("cmd[0]:0x%02x\n", cmd[0]);
1943*4882a593Smuzhiyun 			RTW_INFO("cmd[1]:0x%02x\n", cmd[1]);
1944*4882a593Smuzhiyun 			RTW_INFO("cmd[2]:0x%02x\n", cmd[2]);
1945*4882a593Smuzhiyun 			RTW_INFO("cmd[3]:0x%02x\n", cmd[3]);
1946*4882a593Smuzhiyun 			RTW_INFO("cmd[4]:0x%02x\n", cmd[4]);
1947*4882a593Smuzhiyun 			RTW_INFO("cmd[5]:0x%02x\n", cmd[5]);
1948*4882a593Smuzhiyun 			RTW_INFO("cmd[6]:0x%02x\n", cmd[6]);
1949*4882a593Smuzhiyun 			RTW_INFO("=========================\n");
1950*4882a593Smuzhiyun #endif /* CONFIG_MCC_MODE_DEBUG */
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 			rtw_hal_fill_h2c_cmd(padapter, H2C_MCC_IQK_PARAM, H2C_MCC_IQK_PARAM_LEN, cmd);
1953*4882a593Smuzhiyun 		}
1954*4882a593Smuzhiyun 	}
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun #endif
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 
rtw_hal_set_mcc_macid_cmd(PADAPTER padapter)1959*4882a593Smuzhiyun static void rtw_hal_set_mcc_macid_cmd(PADAPTER padapter)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
1962*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = NULL;
1963*4882a593Smuzhiyun 	_adapter *iface = NULL;
1964*4882a593Smuzhiyun 	u8 cmd[H2C_MCC_MACID_BITMAP_LEN] = {0}, i = 0, order = 0;
1965*4882a593Smuzhiyun 	u16 bitmap = 0;
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	for (i = 0; i < dvobj->iface_nums; i++) {
1968*4882a593Smuzhiyun 		iface = dvobj->padapters[i];
1969*4882a593Smuzhiyun 		if (iface == NULL)
1970*4882a593Smuzhiyun 			continue;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 		pmccadapriv = &iface->mcc_adapterpriv;
1973*4882a593Smuzhiyun 		if (pmccadapriv->role == MCC_ROLE_MAX)
1974*4882a593Smuzhiyun 			continue;
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 		order = pmccadapriv->order;
1977*4882a593Smuzhiyun 		bitmap = pmccadapriv->mcc_macid_bitmap;
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 		if (order >= (H2C_MCC_MACID_BITMAP_LEN/2)) {
1980*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT" only support 3 interface at most(%d)\n"
1981*4882a593Smuzhiyun 				, FUNC_ADPT_ARG(padapter), order);
1982*4882a593Smuzhiyun 			continue;
1983*4882a593Smuzhiyun 		}
1984*4882a593Smuzhiyun 		SET_H2CCMD_MCC_MACID_BITMAP_L((cmd + order * 2), (u8)(bitmap & 0xff));
1985*4882a593Smuzhiyun 		SET_H2CCMD_MCC_MACID_BITMAP_H((cmd + order * 2), (u8)((bitmap >> 8) & 0xff));
1986*4882a593Smuzhiyun 	}
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE_DEBUG
1989*4882a593Smuzhiyun 	RTW_INFO("=========================\n");
1990*4882a593Smuzhiyun 	RTW_INFO("MACID BITMAP: ");
1991*4882a593Smuzhiyun 	for (i = 0; i < H2C_MCC_MACID_BITMAP_LEN; i++)
1992*4882a593Smuzhiyun 		printk("0x%x ", cmd[i]);
1993*4882a593Smuzhiyun 	printk("\n");
1994*4882a593Smuzhiyun 	RTW_INFO("=========================\n");
1995*4882a593Smuzhiyun #endif /* CONFIG_MCC_MODE_DEBUG */
1996*4882a593Smuzhiyun 	rtw_hal_fill_h2c_cmd(padapter, H2C_MCC_MACID_BITMAP, H2C_MCC_MACID_BITMAP_LEN, cmd);
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE_V2
get_pri_ch_idx_by_adapter(u8 center_ch,u8 channel,u8 bw,u8 ch_offset40)2000*4882a593Smuzhiyun static u8 get_pri_ch_idx_by_adapter(u8 center_ch, u8 channel, u8 bw, u8 ch_offset40)
2001*4882a593Smuzhiyun {
2002*4882a593Smuzhiyun 	u8 pri_ch_idx = 0, chnl_offset80 = 0;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	if (bw == CHANNEL_WIDTH_80) {
2005*4882a593Smuzhiyun 		if (center_ch > channel)
2006*4882a593Smuzhiyun 			chnl_offset80 = HAL_PRIME_CHNL_OFFSET_LOWER;
2007*4882a593Smuzhiyun 		else if (center_ch < channel)
2008*4882a593Smuzhiyun 			chnl_offset80 = HAL_PRIME_CHNL_OFFSET_UPPER;
2009*4882a593Smuzhiyun 		else
2010*4882a593Smuzhiyun 			chnl_offset80 = HAL_PRIME_CHNL_OFFSET_DONT_CARE;
2011*4882a593Smuzhiyun 	}
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	if (bw == CHANNEL_WIDTH_80) {
2014*4882a593Smuzhiyun 		/* primary channel is at lower subband of 80MHz & 40MHz */
2015*4882a593Smuzhiyun 		if ((ch_offset40 == HAL_PRIME_CHNL_OFFSET_LOWER) && (chnl_offset80 == HAL_PRIME_CHNL_OFFSET_LOWER))
2016*4882a593Smuzhiyun 			pri_ch_idx = VHT_DATA_SC_20_LOWEST_OF_80MHZ;
2017*4882a593Smuzhiyun 		/* primary channel is at lower subband of 80MHz & upper subband of 40MHz */
2018*4882a593Smuzhiyun 		else if ((ch_offset40 == HAL_PRIME_CHNL_OFFSET_UPPER) && (chnl_offset80 == HAL_PRIME_CHNL_OFFSET_LOWER))
2019*4882a593Smuzhiyun 			pri_ch_idx = VHT_DATA_SC_20_LOWER_OF_80MHZ;
2020*4882a593Smuzhiyun 		/* primary channel is at upper subband of 80MHz & lower subband of 40MHz */
2021*4882a593Smuzhiyun 		else if ((ch_offset40 == HAL_PRIME_CHNL_OFFSET_LOWER) && (chnl_offset80 == HAL_PRIME_CHNL_OFFSET_UPPER))
2022*4882a593Smuzhiyun 			pri_ch_idx = VHT_DATA_SC_20_UPPER_OF_80MHZ;
2023*4882a593Smuzhiyun 		/* primary channel is at upper subband of 80MHz & upper subband of 40MHz */
2024*4882a593Smuzhiyun 		else if ((ch_offset40 == HAL_PRIME_CHNL_OFFSET_UPPER) && (chnl_offset80 == HAL_PRIME_CHNL_OFFSET_UPPER))
2025*4882a593Smuzhiyun 			pri_ch_idx = VHT_DATA_SC_20_UPPERST_OF_80MHZ;
2026*4882a593Smuzhiyun 		else {
2027*4882a593Smuzhiyun 			if (chnl_offset80 == HAL_PRIME_CHNL_OFFSET_LOWER)
2028*4882a593Smuzhiyun 				pri_ch_idx = VHT_DATA_SC_40_LOWER_OF_80MHZ;
2029*4882a593Smuzhiyun 			else if (chnl_offset80 == HAL_PRIME_CHNL_OFFSET_UPPER)
2030*4882a593Smuzhiyun 				pri_ch_idx = VHT_DATA_SC_40_UPPER_OF_80MHZ;
2031*4882a593Smuzhiyun 			else
2032*4882a593Smuzhiyun 				RTW_INFO("SCMapping: DONOT CARE Mode Setting\n");
2033*4882a593Smuzhiyun 		}
2034*4882a593Smuzhiyun 	} else if (bw == CHANNEL_WIDTH_40) {
2035*4882a593Smuzhiyun 		/* primary channel is at upper subband of 40MHz */
2036*4882a593Smuzhiyun 		if (ch_offset40== HAL_PRIME_CHNL_OFFSET_UPPER)
2037*4882a593Smuzhiyun 			pri_ch_idx = VHT_DATA_SC_20_UPPER_OF_80MHZ;
2038*4882a593Smuzhiyun 		/* primary channel is at lower subband of 40MHz */
2039*4882a593Smuzhiyun 		else if (ch_offset40 == HAL_PRIME_CHNL_OFFSET_LOWER)
2040*4882a593Smuzhiyun 			pri_ch_idx = VHT_DATA_SC_20_LOWER_OF_80MHZ;
2041*4882a593Smuzhiyun 		else
2042*4882a593Smuzhiyun 			RTW_INFO("SCMapping: DONOT CARE Mode Setting\n");
2043*4882a593Smuzhiyun 	}
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	return  pri_ch_idx;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun 
rtw_hal_set_mcc_ctrl_cmd_v2(PADAPTER padapter,u8 stop)2048*4882a593Smuzhiyun static void rtw_hal_set_mcc_ctrl_cmd_v2(PADAPTER padapter, u8 stop)
2049*4882a593Smuzhiyun {
2050*4882a593Smuzhiyun 	u8 cmd[H2C_MCC_CTRL_LEN] = {0}, i = 0;
2051*4882a593Smuzhiyun 	u8 order = 0, totalnum = 0;
2052*4882a593Smuzhiyun 	u8 center_ch = 0, pri_ch_idx = 0, bw = 0;
2053*4882a593Smuzhiyun 	u8 duration = 0, role = 0, incurch = 0, rfetype = 0, distxnull = 0, c2hrpt = 0;
2054*4882a593Smuzhiyun 	u8 dis_sw_retry = 0, null_early_time=2, tsfx = 0, update_parm = 0;
2055*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
2056*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
2057*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
2058*4882a593Smuzhiyun 	struct mlme_ext_priv *pmlmeext = NULL;
2059*4882a593Smuzhiyun 	struct mlme_ext_info *pmlmeinfo = NULL;
2060*4882a593Smuzhiyun 	_adapter *iface = NULL;
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	RTW_INFO(FUNC_ADPT_FMT": stop=%d\n", FUNC_ADPT_ARG(padapter), stop);
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	for (i = 0; i < MAX_MCC_NUM; i++) {
2065*4882a593Smuzhiyun 		iface = pmccobjpriv->iface[i];
2066*4882a593Smuzhiyun 		if (iface == NULL)
2067*4882a593Smuzhiyun 			continue;
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 		if (stop) {
2070*4882a593Smuzhiyun 			if (iface != padapter)
2071*4882a593Smuzhiyun 				continue;
2072*4882a593Smuzhiyun 		}
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 		mccadapriv = &iface->mcc_adapterpriv;
2075*4882a593Smuzhiyun 		order = mccadapriv->order;
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 		if (!stop)
2078*4882a593Smuzhiyun 			totalnum = MAX_MCC_NUM;
2079*4882a593Smuzhiyun 		else
2080*4882a593Smuzhiyun 			totalnum = 0xff; /* 0xff means stop */
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 		pmlmeext = &iface->mlmeextpriv;
2083*4882a593Smuzhiyun 		center_ch = rtw_get_center_ch(pmlmeext->cur_channel, pmlmeext->cur_bwmode, pmlmeext->cur_ch_offset);
2084*4882a593Smuzhiyun 		pri_ch_idx = get_pri_ch_idx_by_adapter(center_ch, pmlmeext->cur_channel, pmlmeext->cur_bwmode, pmlmeext->cur_ch_offset);
2085*4882a593Smuzhiyun 		bw = pmlmeext->cur_bwmode;
2086*4882a593Smuzhiyun 		duration = mccadapriv->mcc_duration;
2087*4882a593Smuzhiyun 		role = mccadapriv->role;
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 		incurch = _FALSE;
2090*4882a593Smuzhiyun 		dis_sw_retry = _TRUE;
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 		/* STA/GC TX NULL data to inform AP/GC for ps mode */
2093*4882a593Smuzhiyun 		switch (role) {
2094*4882a593Smuzhiyun 		case MCC_ROLE_GO:
2095*4882a593Smuzhiyun 		case MCC_ROLE_AP:
2096*4882a593Smuzhiyun 			distxnull = MCC_DISABLE_TX_NULL;
2097*4882a593Smuzhiyun 			break;
2098*4882a593Smuzhiyun 		case MCC_ROLE_GC:
2099*4882a593Smuzhiyun 			set_channel_bwmode(iface, pmlmeext->cur_channel, pmlmeext->cur_ch_offset, pmlmeext->cur_bwmode);
2100*4882a593Smuzhiyun 			distxnull = MCC_ENABLE_TX_NULL;
2101*4882a593Smuzhiyun 			break;
2102*4882a593Smuzhiyun 		case MCC_ROLE_STA:
2103*4882a593Smuzhiyun 			distxnull = MCC_ENABLE_TX_NULL;
2104*4882a593Smuzhiyun 			break;
2105*4882a593Smuzhiyun 		}
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 		null_early_time = mccadapriv->null_early;
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 		c2hrpt = MCC_C2H_REPORT_ALL_STATUS;
2110*4882a593Smuzhiyun 		tsfx = rtw_hal_get_port(iface);
2111*4882a593Smuzhiyun 		update_parm = 0;
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_ORDER(cmd, order);
2114*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_TOTALNUM(cmd, totalnum);
2115*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_CENTRAL_CH(cmd, center_ch);
2116*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_PRIMARY_CH(cmd, pri_ch_idx);
2117*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_BW(cmd, bw);
2118*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_DURATION(cmd, duration);
2119*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_ROLE(cmd, role);
2120*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_INCURCH(cmd, incurch);
2121*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_DIS_SW_RETRY(cmd, dis_sw_retry);
2122*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_DISTXNULL(cmd, distxnull);
2123*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_C2HRPT(cmd, c2hrpt);
2124*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_TSFX(cmd, tsfx);
2125*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_NULL_EARLY(cmd, null_early_time);
2126*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_V2_UPDATE_PARM(cmd, update_parm);
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE_DEBUG
2129*4882a593Smuzhiyun 		RTW_INFO("=========================\n");
2130*4882a593Smuzhiyun 		RTW_INFO(FUNC_ADPT_FMT" MCC INFO:\n", FUNC_ADPT_ARG(iface));
2131*4882a593Smuzhiyun 		RTW_INFO("cmd[0]:0x%02x\n", cmd[0]);
2132*4882a593Smuzhiyun 		RTW_INFO("cmd[1]:0x%02x\n", cmd[1]);
2133*4882a593Smuzhiyun 		RTW_INFO("cmd[2]:0x%02x\n", cmd[2]);
2134*4882a593Smuzhiyun 		RTW_INFO("cmd[3]:0x%02x\n", cmd[3]);
2135*4882a593Smuzhiyun 		RTW_INFO("cmd[4]:0x%02x\n", cmd[4]);
2136*4882a593Smuzhiyun 		RTW_INFO("cmd[5]:0x%02x\n", cmd[5]);
2137*4882a593Smuzhiyun 		RTW_INFO("cmd[6]:0x%02x\n", cmd[6]);
2138*4882a593Smuzhiyun 		RTW_INFO("=========================\n");
2139*4882a593Smuzhiyun #endif /* CONFIG_MCC_MODE_DEBUG */
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 		rtw_hal_fill_h2c_cmd(padapter, H2C_MCC_CTRL_V2, H2C_MCC_CTRL_LEN, cmd);
2142*4882a593Smuzhiyun 	}
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun #else
rtw_hal_set_mcc_ctrl_cmd_v1(PADAPTER padapter,u8 stop)2146*4882a593Smuzhiyun static void rtw_hal_set_mcc_ctrl_cmd_v1(PADAPTER padapter, u8 stop)
2147*4882a593Smuzhiyun {
2148*4882a593Smuzhiyun 	u8 cmd[H2C_MCC_CTRL_LEN] = {0}, i = 0;
2149*4882a593Smuzhiyun 	u8 order = 0, totalnum = 0, chidx = 0, bw = 0, bw40sc = 0, bw80sc = 0;
2150*4882a593Smuzhiyun 	u8 duration = 0, role = 0, incurch = 0, rfetype = 0, distxnull = 0, c2hrpt = 0, chscan = 0;
2151*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
2152*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
2153*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
2154*4882a593Smuzhiyun 	struct mlme_ext_priv *pmlmeext = NULL;
2155*4882a593Smuzhiyun 	struct mlme_ext_info *pmlmeinfo = NULL;
2156*4882a593Smuzhiyun 	HAL_DATA_TYPE *pHalData = GET_HAL_DATA(padapter);
2157*4882a593Smuzhiyun 	_adapter *iface = NULL;
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 	RTW_INFO(FUNC_ADPT_FMT": stop=%d\n", FUNC_ADPT_ARG(padapter), stop);
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	for (i = 0; i < MAX_MCC_NUM; i++) {
2162*4882a593Smuzhiyun 		iface = pmccobjpriv->iface[i];
2163*4882a593Smuzhiyun 		if (iface == NULL)
2164*4882a593Smuzhiyun 			continue;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 		if (stop) {
2167*4882a593Smuzhiyun 			if (iface != padapter)
2168*4882a593Smuzhiyun 				continue;
2169*4882a593Smuzhiyun 		}
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 		mccadapriv = &iface->mcc_adapterpriv;
2172*4882a593Smuzhiyun 		order = mccadapriv->order;
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 		if (!stop)
2175*4882a593Smuzhiyun 			totalnum = MAX_MCC_NUM;
2176*4882a593Smuzhiyun 		else
2177*4882a593Smuzhiyun 			totalnum = 0xff; /* 0xff means stop */
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 		pmlmeext = &iface->mlmeextpriv;
2180*4882a593Smuzhiyun 		chidx = pmlmeext->cur_channel;
2181*4882a593Smuzhiyun 		bw = pmlmeext->cur_bwmode;
2182*4882a593Smuzhiyun 		bw40sc = pmlmeext->cur_ch_offset;
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 		/* decide 80 band width offset */
2185*4882a593Smuzhiyun 		if (bw == CHANNEL_WIDTH_80) {
2186*4882a593Smuzhiyun 			u8 center_ch = rtw_get_center_ch(chidx, bw, bw40sc);
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 			if (center_ch > chidx)
2189*4882a593Smuzhiyun 				bw80sc = HAL_PRIME_CHNL_OFFSET_LOWER;
2190*4882a593Smuzhiyun 			else if (center_ch < chidx)
2191*4882a593Smuzhiyun 				bw80sc = HAL_PRIME_CHNL_OFFSET_UPPER;
2192*4882a593Smuzhiyun 			else
2193*4882a593Smuzhiyun 				bw80sc = HAL_PRIME_CHNL_OFFSET_DONT_CARE;
2194*4882a593Smuzhiyun 		} else
2195*4882a593Smuzhiyun 			bw80sc = HAL_PRIME_CHNL_OFFSET_DONT_CARE;
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 		duration = mccadapriv->mcc_duration;
2198*4882a593Smuzhiyun 		role = mccadapriv->role;
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 		incurch = _FALSE;
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 		if (IS_HARDWARE_TYPE_8812(padapter))
2203*4882a593Smuzhiyun 			rfetype = pHalData->rfe_type; /* RFETYPE (only for 8812)*/
2204*4882a593Smuzhiyun 		else
2205*4882a593Smuzhiyun 			rfetype = 0;
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun 		/* STA/GC TX NULL data to inform AP/GC for ps mode */
2208*4882a593Smuzhiyun 		switch (role) {
2209*4882a593Smuzhiyun 		case MCC_ROLE_GO:
2210*4882a593Smuzhiyun 		case MCC_ROLE_AP:
2211*4882a593Smuzhiyun 			distxnull = MCC_DISABLE_TX_NULL;
2212*4882a593Smuzhiyun 			break;
2213*4882a593Smuzhiyun 		case MCC_ROLE_GC:
2214*4882a593Smuzhiyun 		case MCC_ROLE_STA:
2215*4882a593Smuzhiyun 			distxnull = MCC_ENABLE_TX_NULL;
2216*4882a593Smuzhiyun 			break;
2217*4882a593Smuzhiyun 		}
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 		c2hrpt = MCC_C2H_REPORT_ALL_STATUS;
2220*4882a593Smuzhiyun 		chscan = MCC_CHIDX;
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_ORDER(cmd, order);
2223*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_TOTALNUM(cmd, totalnum);
2224*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_CHIDX(cmd, chidx);
2225*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_BW(cmd, bw);
2226*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_BW40SC(cmd, bw40sc);
2227*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_BW80SC(cmd, bw80sc);
2228*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_DURATION(cmd, duration);
2229*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_ROLE(cmd, role);
2230*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_INCURCH(cmd, incurch);
2231*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_RFETYPE(cmd, rfetype);
2232*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_DISTXNULL(cmd, distxnull);
2233*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_C2HRPT(cmd, c2hrpt);
2234*4882a593Smuzhiyun 		SET_H2CCMD_MCC_CTRL_CHSCAN(cmd, chscan);
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun #ifdef CONFIG_MCC_MODE_DEBUG
2237*4882a593Smuzhiyun 		RTW_INFO("=========================\n");
2238*4882a593Smuzhiyun 		RTW_INFO(FUNC_ADPT_FMT" MCC INFO:\n", FUNC_ADPT_ARG(iface));
2239*4882a593Smuzhiyun 		RTW_INFO("cmd[0]:0x%02x\n", cmd[0]);
2240*4882a593Smuzhiyun 		RTW_INFO("cmd[1]:0x%02x\n", cmd[1]);
2241*4882a593Smuzhiyun 		RTW_INFO("cmd[2]:0x%02x\n", cmd[2]);
2242*4882a593Smuzhiyun 		RTW_INFO("cmd[3]:0x%02x\n", cmd[3]);
2243*4882a593Smuzhiyun 		RTW_INFO("cmd[4]:0x%02x\n", cmd[4]);
2244*4882a593Smuzhiyun 		RTW_INFO("cmd[5]:0x%02x\n", cmd[5]);
2245*4882a593Smuzhiyun 		RTW_INFO("cmd[6]:0x%02x\n", cmd[6]);
2246*4882a593Smuzhiyun 		RTW_INFO("=========================\n");
2247*4882a593Smuzhiyun #endif /* CONFIG_MCC_MODE_DEBUG */
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 		rtw_hal_fill_h2c_cmd(padapter, H2C_MCC_CTRL, H2C_MCC_CTRL_LEN, cmd);
2250*4882a593Smuzhiyun 	}
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun #endif
2253*4882a593Smuzhiyun 
rtw_hal_set_mcc_ctrl_cmd(PADAPTER padapter,u8 stop)2254*4882a593Smuzhiyun static void rtw_hal_set_mcc_ctrl_cmd(PADAPTER padapter, u8 stop)
2255*4882a593Smuzhiyun {
2256*4882a593Smuzhiyun 	#ifdef CONFIG_MCC_MODE_V2
2257*4882a593Smuzhiyun 		/* new cmd 0x17 */
2258*4882a593Smuzhiyun 		rtw_hal_set_mcc_ctrl_cmd_v2(padapter, stop);
2259*4882a593Smuzhiyun 	#else
2260*4882a593Smuzhiyun 		/* old cmd 0x18 */
2261*4882a593Smuzhiyun 		rtw_hal_set_mcc_ctrl_cmd_v1(padapter, stop);
2262*4882a593Smuzhiyun 	#endif
2263*4882a593Smuzhiyun }
2264*4882a593Smuzhiyun 
check_mcc_support(PADAPTER adapter)2265*4882a593Smuzhiyun static u8 check_mcc_support(PADAPTER adapter)
2266*4882a593Smuzhiyun {
2267*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(adapter);
2268*4882a593Smuzhiyun 	u8 sta_linked_num = DEV_STA_LD_NUM(dvobj);
2269*4882a593Smuzhiyun 	u8 starting_ap_num = DEV_AP_STARTING_NUM(dvobj);
2270*4882a593Smuzhiyun 	u8 ap_num = DEV_AP_NUM(dvobj);
2271*4882a593Smuzhiyun 	u8 ret = _FAIL;
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun 	RTW_INFO("[MCC] sta_linked_num=%d, starting_ap_num=%d,ap_num=%d\n",
2274*4882a593Smuzhiyun 		sta_linked_num, starting_ap_num, ap_num);
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	/* case for sta + sta case  */
2277*4882a593Smuzhiyun 	if (sta_linked_num == MAX_MCC_NUM) {
2278*4882a593Smuzhiyun 		ret = _SUCCESS;
2279*4882a593Smuzhiyun 		goto exit;
2280*4882a593Smuzhiyun 	}
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun 	/* case for starting AP + linked sta */
2283*4882a593Smuzhiyun 	if ((starting_ap_num + sta_linked_num) == MAX_MCC_NUM) {
2284*4882a593Smuzhiyun 		ret = _SUCCESS;
2285*4882a593Smuzhiyun 		goto exit;
2286*4882a593Smuzhiyun 	}
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun 	/* case for started AP + linked sta */
2289*4882a593Smuzhiyun 	if ((ap_num + sta_linked_num) == MAX_MCC_NUM) {
2290*4882a593Smuzhiyun 		ret = _SUCCESS;
2291*4882a593Smuzhiyun 		goto exit;
2292*4882a593Smuzhiyun 	}
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun exit:
2295*4882a593Smuzhiyun 		return ret;
2296*4882a593Smuzhiyun }
2297*4882a593Smuzhiyun 
rtw_hal_mcc_start_prehdl(PADAPTER padapter)2298*4882a593Smuzhiyun static void rtw_hal_mcc_start_prehdl(PADAPTER padapter)
2299*4882a593Smuzhiyun {
2300*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
2301*4882a593Smuzhiyun 	_adapter *iface = NULL;
2302*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
2303*4882a593Smuzhiyun 	u8 i = 1;
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	for (i = 0; i < dvobj->iface_nums; i++) {
2306*4882a593Smuzhiyun 		iface = dvobj->padapters[i];
2307*4882a593Smuzhiyun 		if (iface == NULL)
2308*4882a593Smuzhiyun 			continue;
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 		mccadapriv = &iface->mcc_adapterpriv;
2311*4882a593Smuzhiyun 		mccadapriv->role = MCC_ROLE_MAX;
2312*4882a593Smuzhiyun 	}
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun #ifdef CONFIG_RTL8822C
2315*4882a593Smuzhiyun 	if (IS_HARDWARE_TYPE_8822C(padapter)) {
2316*4882a593Smuzhiyun 		HAL_DATA_TYPE *hal = GET_HAL_DATA(padapter);
2317*4882a593Smuzhiyun 		struct dm_struct *dm = &hal->odmpriv;
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 		odm_cmn_info_update(dm, ODM_CMNINFO_IS_DOWNLOAD_FW, hal->bFWReady);
2320*4882a593Smuzhiyun 	}
2321*4882a593Smuzhiyun #endif
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun 
rtw_hal_set_mcc_start_setting(PADAPTER padapter,u8 status)2324*4882a593Smuzhiyun static u8 rtw_hal_set_mcc_start_setting(PADAPTER padapter, u8 status)
2325*4882a593Smuzhiyun {
2326*4882a593Smuzhiyun 	u8 ret = _SUCCESS, enable_tsf_auto_sync = _FALSE;
2327*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
2328*4882a593Smuzhiyun 	struct pwrctrl_priv *pwrpriv = dvobj_to_pwrctl(dvobj);
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 	if (pwrpriv->pwr_mode != PS_MODE_ACTIVE) {
2331*4882a593Smuzhiyun 		rtw_warn_on(1);
2332*4882a593Smuzhiyun 		RTW_INFO("PS mode is not active before start mcc, force exit ps mode\n");
2333*4882a593Smuzhiyun 		LeaveAllPowerSaveModeDirect(padapter);
2334*4882a593Smuzhiyun 	}
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun 	if (check_mcc_support(padapter) == _FAIL) {
2337*4882a593Smuzhiyun 		ret = _FAIL;
2338*4882a593Smuzhiyun 		goto exit;
2339*4882a593Smuzhiyun 	}
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 	rtw_hal_mcc_start_prehdl(padapter);
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 	/* configure mcc switch channel setting */
2344*4882a593Smuzhiyun 	rtw_hal_config_mcc_switch_channel_setting(padapter);
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	if (rtw_hal_decide_mcc_role(padapter) == _FAIL) {
2347*4882a593Smuzhiyun 		ret = _FAIL;
2348*4882a593Smuzhiyun 		goto exit;
2349*4882a593Smuzhiyun 	}
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	/* set mcc status to indicate process mcc start setting */
2352*4882a593Smuzhiyun 	rtw_hal_set_mcc_status(padapter, MCC_STATUS_PROCESS_MCC_START_SETTING);
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	/* only download rsvd page for connect */
2355*4882a593Smuzhiyun 	if (status == MCC_SETCMD_STATUS_START_CONNECT) {
2356*4882a593Smuzhiyun 		/* download mcc rsvd page */
2357*4882a593Smuzhiyun 		rtw_hal_set_fw_mcc_rsvd_page(padapter);
2358*4882a593Smuzhiyun 		rtw_hal_set_mcc_rsvdpage_cmd(padapter);
2359*4882a593Smuzhiyun 	}
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 	/* configure time setting */
2362*4882a593Smuzhiyun 	rtw_hal_set_mcc_time_setting_cmd(padapter);
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun #ifndef CONFIG_MCC_MODE_V2
2365*4882a593Smuzhiyun 	/* IQK value offload */
2366*4882a593Smuzhiyun 	rtw_hal_set_mcc_IQK_offload_cmd(padapter);
2367*4882a593Smuzhiyun #endif
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 	/* set mac id to fw */
2370*4882a593Smuzhiyun 	rtw_hal_set_mcc_macid_cmd(padapter);
2371*4882a593Smuzhiyun #ifdef CONFIG_HW_P0_TSF_SYNC
2372*4882a593Smuzhiyun 	if (dvobj->p0_tsf.sync_port != MAX_HW_PORT ) {
2373*4882a593Smuzhiyun 		/* disable tsf auto sync */
2374*4882a593Smuzhiyun 		RTW_INFO("[MCC] disable HW TSF sync\n");
2375*4882a593Smuzhiyun 		rtw_hal_set_hwreg(padapter, HW_VAR_TSF_AUTO_SYNC, &enable_tsf_auto_sync);
2376*4882a593Smuzhiyun 	} else {
2377*4882a593Smuzhiyun 		RTW_INFO("[MCC] already disable HW TSF sync\n");
2378*4882a593Smuzhiyun 	}
2379*4882a593Smuzhiyun #endif
2380*4882a593Smuzhiyun 	/* set mcc parameter  */
2381*4882a593Smuzhiyun 	rtw_hal_set_mcc_ctrl_cmd(padapter, _FALSE);
2382*4882a593Smuzhiyun 
2383*4882a593Smuzhiyun exit:
2384*4882a593Smuzhiyun 	return ret;
2385*4882a593Smuzhiyun }
2386*4882a593Smuzhiyun 
rtw_hal_set_mcc_stop_setting(PADAPTER padapter,u8 status)2387*4882a593Smuzhiyun static void rtw_hal_set_mcc_stop_setting(PADAPTER padapter, u8 status)
2388*4882a593Smuzhiyun {
2389*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
2390*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &dvobj->mcc_objpriv;
2391*4882a593Smuzhiyun 	_adapter *iface = NULL;
2392*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
2393*4882a593Smuzhiyun 	u8 i = 0;
2394*4882a593Smuzhiyun 	/*
2395*4882a593Smuzhiyun 	 * when adapter disconnect, stop mcc mod
2396*4882a593Smuzhiyun 	 * total=0xf means stop mcc mode
2397*4882a593Smuzhiyun 	 */
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 	switch (status) {
2400*4882a593Smuzhiyun 	default:
2401*4882a593Smuzhiyun 		/* let fw switch to other interface channel */
2402*4882a593Smuzhiyun 		for (i = 0; i < MAX_MCC_NUM; i++) {
2403*4882a593Smuzhiyun 			iface = mccobjpriv->iface[i];
2404*4882a593Smuzhiyun 			if (iface == NULL)
2405*4882a593Smuzhiyun 				continue;
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 			mccadapriv = &iface->mcc_adapterpriv;
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 			/* use other interface to set cmd */
2410*4882a593Smuzhiyun 			if (iface != padapter) {
2411*4882a593Smuzhiyun 				rtw_hal_set_mcc_ctrl_cmd(iface, _TRUE);
2412*4882a593Smuzhiyun 				break;
2413*4882a593Smuzhiyun 			}
2414*4882a593Smuzhiyun 		}
2415*4882a593Smuzhiyun 		break;
2416*4882a593Smuzhiyun 	}
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun 
rtw_hal_mcc_status_hdl(PADAPTER padapter,u8 status)2419*4882a593Smuzhiyun static void rtw_hal_mcc_status_hdl(PADAPTER padapter, u8 status)
2420*4882a593Smuzhiyun {
2421*4882a593Smuzhiyun 	switch (status) {
2422*4882a593Smuzhiyun 	case MCC_SETCMD_STATUS_STOP_DISCONNECT:
2423*4882a593Smuzhiyun 		rtw_hal_clear_mcc_status(padapter, MCC_STATUS_NEED_MCC | MCC_STATUS_DOING_MCC);
2424*4882a593Smuzhiyun 		break;
2425*4882a593Smuzhiyun 	case MCC_SETCMD_STATUS_STOP_SCAN_START:
2426*4882a593Smuzhiyun 		rtw_hal_set_mcc_status(padapter, MCC_STATUS_NEED_MCC);
2427*4882a593Smuzhiyun 		rtw_hal_clear_mcc_status(padapter, MCC_STATUS_DOING_MCC);
2428*4882a593Smuzhiyun 		break;
2429*4882a593Smuzhiyun 
2430*4882a593Smuzhiyun 	case MCC_SETCMD_STATUS_START_CONNECT:
2431*4882a593Smuzhiyun 	case MCC_SETCMD_STATUS_START_SCAN_DONE:
2432*4882a593Smuzhiyun 		rtw_hal_set_mcc_status(padapter, MCC_STATUS_NEED_MCC | MCC_STATUS_DOING_MCC);
2433*4882a593Smuzhiyun 		break;
2434*4882a593Smuzhiyun 	default:
2435*4882a593Smuzhiyun 		RTW_INFO(FUNC_ADPT_FMT" error status(%d)\n", FUNC_ADPT_ARG(padapter), status);
2436*4882a593Smuzhiyun 		break;
2437*4882a593Smuzhiyun 	}
2438*4882a593Smuzhiyun }
2439*4882a593Smuzhiyun 
rtw_hal_mcc_stop_posthdl(PADAPTER padapter)2440*4882a593Smuzhiyun static void rtw_hal_mcc_stop_posthdl(PADAPTER padapter)
2441*4882a593Smuzhiyun {
2442*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
2443*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
2444*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
2445*4882a593Smuzhiyun 	_adapter *iface = NULL;
2446*4882a593Smuzhiyun 	PHAL_DATA_TYPE hal;
2447*4882a593Smuzhiyun 	u8 i = 0;
2448*4882a593Smuzhiyun 	u8 enable_rx_bar = _FALSE;
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun 	hal = GET_HAL_DATA(padapter);
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	for (i = 0; i < MAX_MCC_NUM; i++) {
2453*4882a593Smuzhiyun 		iface = mccobjpriv->iface[i];
2454*4882a593Smuzhiyun 		if (iface == NULL)
2455*4882a593Smuzhiyun 			continue;
2456*4882a593Smuzhiyun 
2457*4882a593Smuzhiyun 		/* release network queue */
2458*4882a593Smuzhiyun 		rtw_netif_wake_queue(iface->pnetdev);
2459*4882a593Smuzhiyun 		mccadapriv = &iface->mcc_adapterpriv;
2460*4882a593Smuzhiyun 		mccadapriv->mcc_tx_bytes_from_kernel = 0;
2461*4882a593Smuzhiyun 		mccadapriv->mcc_last_tx_bytes_from_kernel = 0;
2462*4882a593Smuzhiyun 		mccadapriv->mcc_tx_bytes_to_port = 0;
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun 		if (mccadapriv->role == MCC_ROLE_GO)
2465*4882a593Smuzhiyun 			rtw_hal_mcc_remove_go_p2p_ie(iface);
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun #ifdef CONFIG_TDLS
2468*4882a593Smuzhiyun 		if (MLME_IS_STA(iface)) {
2469*4882a593Smuzhiyun 			if (mccadapriv->backup_tdls_en) {
2470*4882a593Smuzhiyun 				rtw_enable_tdls_func(iface);
2471*4882a593Smuzhiyun 				RTW_INFO("%s: Disable MCC, Enable TDLS\n", __func__);
2472*4882a593Smuzhiyun 				mccadapriv->backup_tdls_en = _FALSE;
2473*4882a593Smuzhiyun 			}
2474*4882a593Smuzhiyun 		}
2475*4882a593Smuzhiyun #endif /* CONFIG_TDLS */
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 		mccadapriv->role = MCC_ROLE_MAX;
2478*4882a593Smuzhiyun 		mccobjpriv->iface[i] = NULL;
2479*4882a593Smuzhiyun 	}
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	/* force switch channel */
2482*4882a593Smuzhiyun 	hal->current_channel = 0;
2483*4882a593Smuzhiyun 	hal->current_channel_bw = CHANNEL_WIDTH_MAX;
2484*4882a593Smuzhiyun 	#ifdef CONFIG_MCC_PHYDM_OFFLOAD
2485*4882a593Smuzhiyun 	rtw_hal_mcc_cfg_phydm(padapter, MCC_CFG_PHYDM_STOP, NULL);
2486*4882a593Smuzhiyun 	#endif
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun #ifdef CONFIG_RTL8822C
2489*4882a593Smuzhiyun 	if (IS_HARDWARE_TYPE_8822C(padapter)) {
2490*4882a593Smuzhiyun 		HAL_DATA_TYPE *hal = GET_HAL_DATA(padapter);
2491*4882a593Smuzhiyun 		struct dm_struct *dm = &hal->odmpriv;
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun 		odm_cmn_info_update(dm, ODM_CMNINFO_IS_DOWNLOAD_FW, _FALSE);
2494*4882a593Smuzhiyun 	}
2495*4882a593Smuzhiyun #endif
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun 
rtw_hal_mcc_start_posthdl(PADAPTER padapter)2498*4882a593Smuzhiyun static void rtw_hal_mcc_start_posthdl(PADAPTER padapter)
2499*4882a593Smuzhiyun {
2500*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
2501*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
2502*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
2503*4882a593Smuzhiyun 	struct pwrctrl_priv	*pwrpriv = adapter_to_pwrctl(padapter);
2504*4882a593Smuzhiyun 	_adapter *iface = NULL;
2505*4882a593Smuzhiyun 	u8 i = 0, order = 0;
2506*4882a593Smuzhiyun 	u8 enable_rx_bar = _TRUE;
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun 	for (i = 0; i < MAX_MCC_NUM; i++) {
2509*4882a593Smuzhiyun 		iface = mccobjpriv->iface[i];
2510*4882a593Smuzhiyun 		if (iface == NULL)
2511*4882a593Smuzhiyun 			continue;
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 		mccadapriv = &iface->mcc_adapterpriv;
2514*4882a593Smuzhiyun 		if (mccadapriv->role == MCC_ROLE_MAX)
2515*4882a593Smuzhiyun 			continue;
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 		mccadapriv->mcc_tx_bytes_from_kernel = 0;
2518*4882a593Smuzhiyun 		mccadapriv->mcc_last_tx_bytes_from_kernel = 0;
2519*4882a593Smuzhiyun 		mccadapriv->mcc_tx_bytes_to_port = 0;
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun #ifdef CONFIG_TDLS
2522*4882a593Smuzhiyun 		if (MLME_IS_STA(iface)) {
2523*4882a593Smuzhiyun 			if (rtw_is_tdls_enabled(iface)) {
2524*4882a593Smuzhiyun 				mccadapriv->backup_tdls_en = _TRUE;
2525*4882a593Smuzhiyun 				rtw_disable_tdls_func(iface, _TRUE);
2526*4882a593Smuzhiyun 				RTW_INFO("%s: Enable MCC, Disable TDLS\n", __func__);
2527*4882a593Smuzhiyun 			}
2528*4882a593Smuzhiyun 		}
2529*4882a593Smuzhiyun #endif /* CONFIG_TDLS */
2530*4882a593Smuzhiyun 	}
2531*4882a593Smuzhiyun 	#ifdef CONFIG_MCC_PHYDM_OFFLOAD
2532*4882a593Smuzhiyun 	rtw_hal_mcc_cfg_phydm(padapter, MCC_CFG_PHYDM_START, NULL);
2533*4882a593Smuzhiyun 	#endif
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun /*
2537*4882a593Smuzhiyun  * rtw_hal_set_mcc_setting - set mcc setting
2538*4882a593Smuzhiyun  * @padapter: currnet padapter to stop/start MCC
2539*4882a593Smuzhiyun  * @stop: stop mcc or not
2540*4882a593Smuzhiyun  * @return val: 1 for SUCCESS, 0 for fail
2541*4882a593Smuzhiyun  */
rtw_hal_set_mcc_setting(PADAPTER padapter,u8 status)2542*4882a593Smuzhiyun static u8 rtw_hal_set_mcc_setting(PADAPTER padapter, u8 status)
2543*4882a593Smuzhiyun {
2544*4882a593Smuzhiyun 	u8 ret = _FAIL;
2545*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
2546*4882a593Smuzhiyun 	u8 stop = (status < MCC_SETCMD_STATUS_START_CONNECT) ? _TRUE : _FALSE;
2547*4882a593Smuzhiyun 	systime start_time = rtw_get_current_time();
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	RTW_INFO("===> "FUNC_ADPT_FMT"\n", FUNC_ADPT_ARG(padapter));
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	rtw_sctx_init(&pmccobjpriv->mcc_sctx, MCC_EXPIRE_TIME);
2552*4882a593Smuzhiyun 	pmccobjpriv->mcc_c2h_status = MCC_RPT_MAX;
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 	if (stop == _FALSE) {
2555*4882a593Smuzhiyun 		/* handle mcc start */
2556*4882a593Smuzhiyun 		if (rtw_hal_set_mcc_start_setting(padapter, status) == _FAIL)
2557*4882a593Smuzhiyun 			goto exit;
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 		/* wait for C2H */
2560*4882a593Smuzhiyun 		if (!rtw_sctx_wait(&pmccobjpriv->mcc_sctx, __func__))
2561*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT": wait for mcc start C2H time out\n", FUNC_ADPT_ARG(padapter));
2562*4882a593Smuzhiyun 		else
2563*4882a593Smuzhiyun 			ret = _SUCCESS;
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun 		if (ret == _SUCCESS) {
2566*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT": mcc start sucecssfully\n", FUNC_ADPT_ARG(padapter));
2567*4882a593Smuzhiyun 			rtw_hal_mcc_status_hdl(padapter, status);
2568*4882a593Smuzhiyun 			rtw_hal_mcc_start_posthdl(padapter);
2569*4882a593Smuzhiyun 		}
2570*4882a593Smuzhiyun 	} else {
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 		/* set mcc status to indicate process mcc start setting */
2573*4882a593Smuzhiyun 		rtw_hal_set_mcc_status(padapter, MCC_STATUS_PROCESS_MCC_STOP_SETTING);
2574*4882a593Smuzhiyun 
2575*4882a593Smuzhiyun 		/* handle mcc stop */
2576*4882a593Smuzhiyun 		rtw_hal_set_mcc_stop_setting(padapter, status);
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 		/* wait for C2H */
2579*4882a593Smuzhiyun 		if (!rtw_sctx_wait(&pmccobjpriv->mcc_sctx, __func__))
2580*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT": wait for mcc stop C2H time out\n", FUNC_ADPT_ARG(padapter));
2581*4882a593Smuzhiyun 		else {
2582*4882a593Smuzhiyun 			ret = _SUCCESS;
2583*4882a593Smuzhiyun 			rtw_hal_mcc_status_hdl(padapter, status);
2584*4882a593Smuzhiyun 			rtw_hal_mcc_stop_posthdl(padapter);
2585*4882a593Smuzhiyun 		}
2586*4882a593Smuzhiyun 	}
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun exit:
2589*4882a593Smuzhiyun 	/* clear mcc status */
2590*4882a593Smuzhiyun 	rtw_hal_clear_mcc_status(padapter
2591*4882a593Smuzhiyun 		, MCC_STATUS_PROCESS_MCC_START_SETTING | MCC_STATUS_PROCESS_MCC_STOP_SETTING);
2592*4882a593Smuzhiyun 
2593*4882a593Smuzhiyun 	RTW_INFO(FUNC_ADPT_FMT" in %dms <===\n"
2594*4882a593Smuzhiyun 		, FUNC_ADPT_ARG(padapter), rtw_get_passing_time_ms(start_time));
2595*4882a593Smuzhiyun 	return ret;
2596*4882a593Smuzhiyun }
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun /**
2599*4882a593Smuzhiyun  * rtw_hal_mcc_check_case_not_limit_traffic - handler flow ctrl for special case
2600*4882a593Smuzhiyun  * @cur_iface: fw stay channel setting of this iface
2601*4882a593Smuzhiyun  * @next_iface: fw will swich channel setting of this iface
2602*4882a593Smuzhiyun  */
rtw_hal_mcc_check_case_not_limit_traffic(PADAPTER cur_iface,PADAPTER next_iface)2603*4882a593Smuzhiyun static void rtw_hal_mcc_check_case_not_limit_traffic(PADAPTER cur_iface, PADAPTER next_iface)
2604*4882a593Smuzhiyun {
2605*4882a593Smuzhiyun 	u8 cur_bw = cur_iface->mlmeextpriv.cur_bwmode;
2606*4882a593Smuzhiyun 	u8 next_bw = next_iface->mlmeextpriv.cur_bwmode;
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	/* for both interface are VHT80, doesn't limit_traffic according to iperf results */
2609*4882a593Smuzhiyun 	if (cur_bw == CHANNEL_WIDTH_80 && next_bw == CHANNEL_WIDTH_80) {
2610*4882a593Smuzhiyun 		cur_iface->mcc_adapterpriv.mcc_tp_limit = _FALSE;
2611*4882a593Smuzhiyun 		next_iface->mcc_adapterpriv.mcc_tp_limit = _FALSE;
2612*4882a593Smuzhiyun 	}
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun /**
2617*4882a593Smuzhiyun  * rtw_hal_mcc_sw_ch_fw_notify_hdl - handler flow ctrl
2618*4882a593Smuzhiyun  */
rtw_hal_mcc_sw_ch_fw_notify_hdl(PADAPTER padapter)2619*4882a593Smuzhiyun static void rtw_hal_mcc_sw_ch_fw_notify_hdl(PADAPTER padapter)
2620*4882a593Smuzhiyun {
2621*4882a593Smuzhiyun 	struct dvobj_priv *pdvobjpriv = adapter_to_dvobj(padapter);
2622*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(pdvobjpriv->mcc_objpriv);
2623*4882a593Smuzhiyun 	struct mcc_adapter_priv *cur_mccadapriv = NULL, *next_mccadapriv = NULL;
2624*4882a593Smuzhiyun 	_adapter *iface = NULL, *cur_iface = NULL, *next_iface = NULL;
2625*4882a593Smuzhiyun 	struct registry_priv *preg = &padapter->registrypriv;
2626*4882a593Smuzhiyun 	u8 cur_op_ch = pdvobjpriv->oper_channel;
2627*4882a593Smuzhiyun 	u8 i = 0, iface_num = pdvobjpriv->iface_nums, cur_order = 0, next_order = 0;
2628*4882a593Smuzhiyun 	static u8 cnt = 1;
2629*4882a593Smuzhiyun 	u32 single_tx_cri = preg->rtw_mcc_single_tx_cri;
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	for (i = 0; i < iface_num; i++) {
2632*4882a593Smuzhiyun 		iface = pdvobjpriv->padapters[i];
2633*4882a593Smuzhiyun 		if (iface == NULL)
2634*4882a593Smuzhiyun 			continue;
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 		if (cur_op_ch == iface->mlmeextpriv.cur_channel) {
2637*4882a593Smuzhiyun 			cur_iface = iface;
2638*4882a593Smuzhiyun 			cur_mccadapriv = &cur_iface->mcc_adapterpriv;
2639*4882a593Smuzhiyun 			cur_order = cur_mccadapriv->order;
2640*4882a593Smuzhiyun 			next_order = (cur_order + 1) % iface_num;
2641*4882a593Smuzhiyun 			next_iface = pmccobjpriv->iface[next_order];
2642*4882a593Smuzhiyun 			next_mccadapriv = &next_iface->mcc_adapterpriv;
2643*4882a593Smuzhiyun 			break;
2644*4882a593Smuzhiyun 		}
2645*4882a593Smuzhiyun 	}
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun 	if (cur_iface == NULL || next_iface == NULL) {
2648*4882a593Smuzhiyun 		RTW_ERR("cur_iface=%p,next_iface=%p\n", cur_iface, next_iface);
2649*4882a593Smuzhiyun 		rtw_warn_on(1);
2650*4882a593Smuzhiyun 		return;
2651*4882a593Smuzhiyun 	}
2652*4882a593Smuzhiyun 
2653*4882a593Smuzhiyun 	/* check other interface tx busy traffic or not under every 2 switch channel notify(Mbits/100ms) */
2654*4882a593Smuzhiyun 	if (cnt == 2) {
2655*4882a593Smuzhiyun 		cur_mccadapriv->mcc_tp = (cur_mccadapriv->mcc_tx_bytes_from_kernel
2656*4882a593Smuzhiyun 			- cur_mccadapriv->mcc_last_tx_bytes_from_kernel) * 10 * 8 / 1024 / 1024;
2657*4882a593Smuzhiyun 		cur_mccadapriv->mcc_last_tx_bytes_from_kernel = cur_mccadapriv->mcc_tx_bytes_from_kernel;
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun 		next_mccadapriv->mcc_tp = (next_mccadapriv->mcc_tx_bytes_from_kernel
2660*4882a593Smuzhiyun 			- next_mccadapriv->mcc_last_tx_bytes_from_kernel) * 10 * 8 / 1024 / 1024;
2661*4882a593Smuzhiyun 		next_mccadapriv->mcc_last_tx_bytes_from_kernel = next_mccadapriv->mcc_tx_bytes_from_kernel;
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun 		cnt = 1;
2664*4882a593Smuzhiyun 	} else
2665*4882a593Smuzhiyun 		cnt = 2;
2666*4882a593Smuzhiyun 
2667*4882a593Smuzhiyun 	/* check single TX or cuncurrnet TX */
2668*4882a593Smuzhiyun 	if (next_mccadapriv->mcc_tp < single_tx_cri) {
2669*4882a593Smuzhiyun 		/* single TX, does not stop */
2670*4882a593Smuzhiyun 		cur_mccadapriv->mcc_tx_stop = _FALSE;
2671*4882a593Smuzhiyun 		cur_mccadapriv->mcc_tp_limit = _FALSE;
2672*4882a593Smuzhiyun 	} else {
2673*4882a593Smuzhiyun 		/* concurrent TX, stop */
2674*4882a593Smuzhiyun 		cur_mccadapriv->mcc_tx_stop = _TRUE;
2675*4882a593Smuzhiyun 		cur_mccadapriv->mcc_tp_limit = _TRUE;
2676*4882a593Smuzhiyun 	}
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	if (cur_mccadapriv->mcc_tp < single_tx_cri) {
2679*4882a593Smuzhiyun 		next_mccadapriv->mcc_tx_stop  = _FALSE;
2680*4882a593Smuzhiyun 		next_mccadapriv->mcc_tp_limit = _FALSE;
2681*4882a593Smuzhiyun 	} else {
2682*4882a593Smuzhiyun 		next_mccadapriv->mcc_tx_stop = _FALSE;
2683*4882a593Smuzhiyun 		next_mccadapriv->mcc_tp_limit = _TRUE;
2684*4882a593Smuzhiyun 		next_mccadapriv->mcc_tx_bytes_to_port = 0;
2685*4882a593Smuzhiyun 	}
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 	/* stop current iface kernel queue or not */
2688*4882a593Smuzhiyun 	if (cur_mccadapriv->mcc_tx_stop)
2689*4882a593Smuzhiyun 		rtw_netif_stop_queue(cur_iface->pnetdev);
2690*4882a593Smuzhiyun 	else
2691*4882a593Smuzhiyun 		rtw_netif_wake_queue(cur_iface->pnetdev);
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	/* stop next iface kernel queue or not */
2694*4882a593Smuzhiyun 	if (next_mccadapriv->mcc_tx_stop)
2695*4882a593Smuzhiyun 		rtw_netif_stop_queue(next_iface->pnetdev);
2696*4882a593Smuzhiyun 	else
2697*4882a593Smuzhiyun 		rtw_netif_wake_queue(next_iface->pnetdev);
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	/* start xmit tasklet */
2700*4882a593Smuzhiyun 	rtw_os_xmit_schedule(next_iface);
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 	rtw_hal_mcc_check_case_not_limit_traffic(cur_iface, next_iface);
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	if (0) {
2705*4882a593Smuzhiyun 		RTW_INFO("order:%d, mcc_tx_stop:%d, mcc_tp:%d\n",
2706*4882a593Smuzhiyun 			cur_mccadapriv->order, cur_mccadapriv->mcc_tx_stop, cur_mccadapriv->mcc_tp);
2707*4882a593Smuzhiyun 		dump_os_queue(0, cur_iface);
2708*4882a593Smuzhiyun 		RTW_INFO("order:%d, mcc_tx_stop:%d, mcc_tp:%d\n",
2709*4882a593Smuzhiyun 			next_mccadapriv->order, next_mccadapriv->mcc_tx_stop, next_mccadapriv->mcc_tp);
2710*4882a593Smuzhiyun 		dump_os_queue(0, next_iface);
2711*4882a593Smuzhiyun 	}
2712*4882a593Smuzhiyun }
2713*4882a593Smuzhiyun 
rtw_hal_mcc_update_noa_start_time_hdl(PADAPTER padapter,u8 buflen,u8 * tmpBuf)2714*4882a593Smuzhiyun static void rtw_hal_mcc_update_noa_start_time_hdl(PADAPTER padapter, u8 buflen, u8 *tmpBuf)
2715*4882a593Smuzhiyun {
2716*4882a593Smuzhiyun 	struct dvobj_priv *pdvobjpriv = adapter_to_dvobj(padapter);
2717*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(pdvobjpriv->mcc_objpriv);
2718*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = NULL;
2719*4882a593Smuzhiyun 	PADAPTER iface = NULL;
2720*4882a593Smuzhiyun 	u8 i = 0;
2721*4882a593Smuzhiyun 	u8 policy_idx = pmccobjpriv->policy_index;
2722*4882a593Smuzhiyun 	u8 noa_tsf_sync_offset = mcc_switch_channel_policy_table[policy_idx][MCC_TSF_SYNC_OFFSET_IDX];
2723*4882a593Smuzhiyun 	u8 noa_start_time_offset = mcc_switch_channel_policy_table[policy_idx][MCC_START_TIME_OFFSET_IDX];
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 	for (i = 0; i < pdvobjpriv->iface_nums; i++) {
2726*4882a593Smuzhiyun 		iface = pdvobjpriv->padapters[i];
2727*4882a593Smuzhiyun 		if (iface == NULL)
2728*4882a593Smuzhiyun 			continue;
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun 		pmccadapriv = &iface->mcc_adapterpriv;
2731*4882a593Smuzhiyun 		if (pmccadapriv->role == MCC_ROLE_MAX)
2732*4882a593Smuzhiyun 			continue;
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 		/* GO & channel match */
2735*4882a593Smuzhiyun 		if (pmccadapriv->role == MCC_ROLE_GO) {
2736*4882a593Smuzhiyun 			/* convert GO TBTT from FW to noa_start_time(TU convert to mircosecond) */
2737*4882a593Smuzhiyun 			pmccadapriv->noa_start_time = RTW_GET_LE32(tmpBuf + 2) + noa_start_time_offset * TU;
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun 			if (0) {
2740*4882a593Smuzhiyun 				RTW_INFO("TBTT:0x%02x\n", RTW_GET_LE32(tmpBuf + 2));
2741*4882a593Smuzhiyun 				RTW_INFO("noa_tsf_sync_offset:%d, noa_start_time_offset:%d\n", noa_tsf_sync_offset, noa_start_time_offset);
2742*4882a593Smuzhiyun 				RTW_INFO(FUNC_ADPT_FMT"buf=0x%02x:0x%02x:0x%02x:0x%02x, noa_start_time=0x%02x\n"
2743*4882a593Smuzhiyun 					, FUNC_ADPT_ARG(iface)
2744*4882a593Smuzhiyun 					, tmpBuf[2]
2745*4882a593Smuzhiyun 					, tmpBuf[3]
2746*4882a593Smuzhiyun 					, tmpBuf[4]
2747*4882a593Smuzhiyun 					, tmpBuf[5]
2748*4882a593Smuzhiyun 					,pmccadapriv->noa_start_time);
2749*4882a593Smuzhiyun 				}
2750*4882a593Smuzhiyun 
2751*4882a593Smuzhiyun 			rtw_hal_mcc_update_go_p2p_ie(iface);
2752*4882a593Smuzhiyun 
2753*4882a593Smuzhiyun 			break;
2754*4882a593Smuzhiyun 		}
2755*4882a593Smuzhiyun 	}
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun }
2758*4882a593Smuzhiyun 
mcc_get_reg_hdl(PADAPTER adapter,const u8 * val)2759*4882a593Smuzhiyun static u8 mcc_get_reg_hdl(PADAPTER adapter, const u8 *val)
2760*4882a593Smuzhiyun {
2761*4882a593Smuzhiyun 	struct hal_spec_t *hal_spec = GET_HAL_SPEC(adapter);
2762*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(adapter);
2763*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
2764*4882a593Smuzhiyun 	_adapter *cur_iface = NULL;
2765*4882a593Smuzhiyun 	u8 ret = _SUCCESS;
2766*4882a593Smuzhiyun 	u8 cur_order = 0;
2767*4882a593Smuzhiyun 	#ifdef CONFIG_RTL8822C
2768*4882a593Smuzhiyun 	u16 dbg_reg[DBG_MCC_REG_NUM] = {0x4d4,0x522,0x1d70};
2769*4882a593Smuzhiyun 	#else
2770*4882a593Smuzhiyun 	u16 dbg_reg[DBG_MCC_REG_NUM] = {0x4d4,0x522,0xc50,0xe50};
2771*4882a593Smuzhiyun 	#endif
2772*4882a593Smuzhiyun 	u16 dbg_rf_reg[DBG_MCC_RF_REG_NUM] = {0x18};
2773*4882a593Smuzhiyun 	u8 i;
2774*4882a593Smuzhiyun 	u32 reg_val;
2775*4882a593Smuzhiyun 	u8 path = 0, path_nums = 0;
2776*4882a593Smuzhiyun 
2777*4882a593Smuzhiyun 	if (!rtw_hal_check_mcc_status(adapter, MCC_STATUS_DOING_MCC)) {
2778*4882a593Smuzhiyun 		ret = _FAIL;
2779*4882a593Smuzhiyun 		goto exit;
2780*4882a593Smuzhiyun 	}
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	if (!val)
2783*4882a593Smuzhiyun 		cur_order = 0xff;
2784*4882a593Smuzhiyun 	else
2785*4882a593Smuzhiyun 		cur_order = *val;
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun 	if (cur_order >= MAX_MCC_NUM && cur_order != 0xff) {
2788*4882a593Smuzhiyun 		RTW_ERR("%s: cur_order=%d\n", __func__, cur_order);
2789*4882a593Smuzhiyun 		ret = _FAIL;
2790*4882a593Smuzhiyun 		goto exit;
2791*4882a593Smuzhiyun 	}
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	path_nums = hal_spec->rf_reg_path_num;
2794*4882a593Smuzhiyun 	if (cur_order == 0xff)
2795*4882a593Smuzhiyun 		cur_iface = adapter;
2796*4882a593Smuzhiyun 	else
2797*4882a593Smuzhiyun 		cur_iface = mccobjpriv->iface[cur_order];
2798*4882a593Smuzhiyun 
2799*4882a593Smuzhiyun 	if (!cur_iface) {
2800*4882a593Smuzhiyun 		RTW_ERR("%s: cur_iface = NULL,  cur_order=%d\n", __func__, cur_order);
2801*4882a593Smuzhiyun 		ret = _FAIL;
2802*4882a593Smuzhiyun 		goto exit;
2803*4882a593Smuzhiyun 	}
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun 	_enter_critical_mutex(&mccobjpriv->mcc_dbg_reg_mutex, NULL);
2806*4882a593Smuzhiyun 	if (!RTW_CANNOT_IO(adapter)) {
2807*4882a593Smuzhiyun 		/* RTW_INFO("=================================\n");
2808*4882a593Smuzhiyun 		RTW_INFO(ADPT_FMT": cur_order:%d\n", ADPT_ARG(cur_iface), cur_order); */
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(dbg_reg); i++) {
2811*4882a593Smuzhiyun 			reg_val = rtw_read32(adapter, dbg_reg[i]);
2812*4882a593Smuzhiyun 			mccobjpriv->dbg_reg[i] = dbg_reg[i];
2813*4882a593Smuzhiyun 			mccobjpriv->dbg_reg_val[i] = reg_val;
2814*4882a593Smuzhiyun 			/* RTW_PRINT("REG_%X:0x%08x\n", dbg_reg[i], reg_val); */
2815*4882a593Smuzhiyun 		}
2816*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(dbg_rf_reg); i++) {
2817*4882a593Smuzhiyun 			for (path = 0; path < path_nums; path++) {
2818*4882a593Smuzhiyun 				reg_val = rtw_hal_read_rfreg(adapter, path, dbg_rf_reg[i], 0xffffffff);
2819*4882a593Smuzhiyun 				/* RTW_PRINT("RF_PATH_%d_REG_%X:0x%08x\n",
2820*4882a593Smuzhiyun 					path, dbg_rf_reg[i], reg_val); */
2821*4882a593Smuzhiyun 				mccobjpriv->dbg_rf_reg[i] = dbg_rf_reg[i];
2822*4882a593Smuzhiyun 				mccobjpriv->dbg_rf_reg_val[i][path] = reg_val;
2823*4882a593Smuzhiyun 			}
2824*4882a593Smuzhiyun 		}
2825*4882a593Smuzhiyun 	}
2826*4882a593Smuzhiyun 	_exit_critical_mutex(&mccobjpriv->mcc_dbg_reg_mutex, NULL);
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun exit:
2829*4882a593Smuzhiyun 	return ret;
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun 
mcc_get_reg_cmd(_adapter * adapter,u8 cur_order)2832*4882a593Smuzhiyun static u8 mcc_get_reg_cmd(_adapter *adapter, u8 cur_order)
2833*4882a593Smuzhiyun {
2834*4882a593Smuzhiyun 	struct cmd_obj *cmdobj;
2835*4882a593Smuzhiyun 	struct drvextra_cmd_parm *pdrvextra_cmd_parm;
2836*4882a593Smuzhiyun 	struct cmd_priv *pcmdpriv = &adapter->cmdpriv;
2837*4882a593Smuzhiyun 	u8 *mcc_cur_order = NULL;
2838*4882a593Smuzhiyun 	u8 res = _SUCCESS;
2839*4882a593Smuzhiyun 
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 	cmdobj = (struct cmd_obj *)rtw_zmalloc(sizeof(struct cmd_obj));
2842*4882a593Smuzhiyun 	if (cmdobj == NULL) {
2843*4882a593Smuzhiyun 		res = _FAIL;
2844*4882a593Smuzhiyun 		goto exit;
2845*4882a593Smuzhiyun 	}
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun 	pdrvextra_cmd_parm = (struct drvextra_cmd_parm *)rtw_zmalloc(sizeof(struct drvextra_cmd_parm));
2848*4882a593Smuzhiyun 	if (pdrvextra_cmd_parm == NULL) {
2849*4882a593Smuzhiyun 		rtw_mfree((u8 *)cmdobj, sizeof(struct cmd_obj));
2850*4882a593Smuzhiyun 		res = _FAIL;
2851*4882a593Smuzhiyun 		goto exit;
2852*4882a593Smuzhiyun 	}
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun 	mcc_cur_order = rtw_zmalloc(sizeof(u8));
2855*4882a593Smuzhiyun 	if (mcc_cur_order == NULL) {
2856*4882a593Smuzhiyun 		rtw_mfree((u8 *)cmdobj, sizeof(struct cmd_obj));
2857*4882a593Smuzhiyun 		rtw_mfree((u8 *)pdrvextra_cmd_parm, sizeof(struct drvextra_cmd_parm));
2858*4882a593Smuzhiyun 		res = _FAIL;
2859*4882a593Smuzhiyun 		goto exit;
2860*4882a593Smuzhiyun 	}
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun 	pdrvextra_cmd_parm->ec_id = MCC_CMD_WK_CID;
2863*4882a593Smuzhiyun 	pdrvextra_cmd_parm->type = MCC_GET_DBG_REG_WK_CID;
2864*4882a593Smuzhiyun 	pdrvextra_cmd_parm->size = 1;
2865*4882a593Smuzhiyun 	pdrvextra_cmd_parm->pbuf = mcc_cur_order;
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 	_rtw_memcpy(mcc_cur_order, &cur_order, 1);
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun 	init_h2fwcmd_w_parm_no_rsp(cmdobj, pdrvextra_cmd_parm, CMD_SET_DRV_EXTRA);
2870*4882a593Smuzhiyun 	res = rtw_enqueue_cmd(pcmdpriv, cmdobj);
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun exit:
2873*4882a593Smuzhiyun 	return res;
2874*4882a593Smuzhiyun }
2875*4882a593Smuzhiyun 
rtw_hal_mcc_rpt_tsf_hdl(PADAPTER padapter,u8 buflen,u8 * tmpBuf)2876*4882a593Smuzhiyun static void rtw_hal_mcc_rpt_tsf_hdl(PADAPTER padapter, u8 buflen, u8 *tmpBuf)
2877*4882a593Smuzhiyun {
2878*4882a593Smuzhiyun 	struct dvobj_priv *dvobjpriv = adapter_to_dvobj(padapter);
2879*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
2880*4882a593Smuzhiyun 	struct submit_ctx *mcc_tsf_req_sctx = &mccobjpriv->mcc_tsf_req_sctx;
2881*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
2882*4882a593Smuzhiyun 	_adapter *iface = NULL;
2883*4882a593Smuzhiyun 	u8 order = 0;
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun 	order = mccobjpriv->mcc_tsf_req_sctx_order;
2886*4882a593Smuzhiyun 	iface = mccobjpriv->iface[order];
2887*4882a593Smuzhiyun 	mccadapriv = &iface->mcc_adapterpriv;
2888*4882a593Smuzhiyun 	mccadapriv->tsf = RTW_GET_LE64(tmpBuf + 2);
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun 	if (0)
2892*4882a593Smuzhiyun 		RTW_INFO(FUNC_ADPT_FMT" TSF(order:%d):0x%02llx\n", FUNC_ADPT_ARG(iface), mccadapriv->order, mccadapriv->tsf);
2893*4882a593Smuzhiyun 
2894*4882a593Smuzhiyun 	if (mccadapriv->order == (MAX_MCC_NUM - 1))
2895*4882a593Smuzhiyun 		rtw_sctx_done(&mcc_tsf_req_sctx);
2896*4882a593Smuzhiyun 	else
2897*4882a593Smuzhiyun 		mccobjpriv->mcc_tsf_req_sctx_order ++;
2898*4882a593Smuzhiyun 
2899*4882a593Smuzhiyun }
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun /**
2902*4882a593Smuzhiyun  * rtw_hal_mcc_c2h_handler - mcc c2h handler
2903*4882a593Smuzhiyun  */
rtw_hal_mcc_c2h_handler(PADAPTER padapter,u8 buflen,u8 * tmpBuf)2904*4882a593Smuzhiyun void rtw_hal_mcc_c2h_handler(PADAPTER padapter, u8 buflen, u8 *tmpBuf)
2905*4882a593Smuzhiyun {
2906*4882a593Smuzhiyun 	struct dvobj_priv *pdvobjpriv = adapter_to_dvobj(padapter);
2907*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
2908*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
2909*4882a593Smuzhiyun 	struct submit_ctx *mcc_sctx = &pmccobjpriv->mcc_sctx;
2910*4882a593Smuzhiyun 	_adapter *cur_adapter = NULL;
2911*4882a593Smuzhiyun 	u8 cur_ch = 0, cur_bw = 0, cur_ch_offset = 0;
2912*4882a593Smuzhiyun 	_irqL irqL;
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun 	/* RTW_INFO("[length]=%d, [C2H data]="MAC_FMT"\n", buflen, MAC_ARG(tmpBuf)); */
2915*4882a593Smuzhiyun 	/* To avoid reg is set, but driver recive c2h to set wrong oper_channel */
2916*4882a593Smuzhiyun 	if (MCC_RPT_STOPMCC == pmccobjpriv->mcc_c2h_status) {
2917*4882a593Smuzhiyun 		RTW_INFO(FUNC_ADPT_FMT" MCC alread stops return\n", FUNC_ADPT_ARG(padapter));
2918*4882a593Smuzhiyun 		return;
2919*4882a593Smuzhiyun 	}
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 	_enter_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
2922*4882a593Smuzhiyun 	pmccobjpriv->mcc_c2h_status = tmpBuf[0];
2923*4882a593Smuzhiyun 	pmccobjpriv->current_order = tmpBuf[1];
2924*4882a593Smuzhiyun 	cur_adapter = pmccobjpriv->iface[pmccobjpriv->current_order];
2925*4882a593Smuzhiyun 	cur_ch = cur_adapter->mlmeextpriv.cur_channel;
2926*4882a593Smuzhiyun 	cur_bw = cur_adapter->mlmeextpriv.cur_bwmode;
2927*4882a593Smuzhiyun 	cur_ch_offset = cur_adapter->mlmeextpriv.cur_ch_offset;
2928*4882a593Smuzhiyun 	rtw_set_oper_ch(cur_adapter, cur_ch);
2929*4882a593Smuzhiyun 	rtw_set_oper_bw(cur_adapter, cur_bw);
2930*4882a593Smuzhiyun 	rtw_set_oper_choffset(cur_adapter, cur_ch_offset);
2931*4882a593Smuzhiyun 	_exit_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
2932*4882a593Smuzhiyun 
2933*4882a593Smuzhiyun 	if (0)
2934*4882a593Smuzhiyun 		RTW_INFO("%d,order:%d,TSF:0x%llx\n", tmpBuf[0], tmpBuf[1], RTW_GET_LE64(tmpBuf + 2));
2935*4882a593Smuzhiyun 
2936*4882a593Smuzhiyun 	switch (pmccobjpriv->mcc_c2h_status) {
2937*4882a593Smuzhiyun 	case MCC_RPT_SUCCESS:
2938*4882a593Smuzhiyun 		_enter_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
2939*4882a593Smuzhiyun 		pmccobjpriv->cur_mcc_success_cnt++;
2940*4882a593Smuzhiyun 		rtw_hal_mcc_upadate_chnl_bw(cur_adapter, cur_ch, cur_ch_offset, cur_bw, _FALSE);
2941*4882a593Smuzhiyun 		mcc_get_reg_cmd(padapter, pmccobjpriv->current_order);
2942*4882a593Smuzhiyun 		_exit_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
2943*4882a593Smuzhiyun 		break;
2944*4882a593Smuzhiyun 	case MCC_RPT_TXNULL_FAIL:
2945*4882a593Smuzhiyun 		RTW_INFO("[MCC] TXNULL FAIL\n");
2946*4882a593Smuzhiyun 		break;
2947*4882a593Smuzhiyun 	case MCC_RPT_STOPMCC:
2948*4882a593Smuzhiyun 		RTW_INFO("[MCC] MCC stop\n");
2949*4882a593Smuzhiyun 		pmccobjpriv->mcc_c2h_status = MCC_RPT_STOPMCC;
2950*4882a593Smuzhiyun 		rtw_hal_mcc_upadate_chnl_bw(cur_adapter, cur_ch, cur_ch_offset, cur_bw, _TRUE);
2951*4882a593Smuzhiyun 		rtw_sctx_done(&mcc_sctx);
2952*4882a593Smuzhiyun 		break;
2953*4882a593Smuzhiyun 	case MCC_RPT_READY:
2954*4882a593Smuzhiyun 		_enter_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
2955*4882a593Smuzhiyun 		/* initialize counter & time */
2956*4882a593Smuzhiyun 		pmccobjpriv->mcc_launch_time = rtw_get_current_time();
2957*4882a593Smuzhiyun 		pmccobjpriv->mcc_c2h_status = MCC_RPT_READY;
2958*4882a593Smuzhiyun 		pmccobjpriv->cur_mcc_success_cnt = 0;
2959*4882a593Smuzhiyun 		pmccobjpriv->prev_mcc_success_cnt = 0;
2960*4882a593Smuzhiyun 		pmccobjpriv->mcc_tolerance_time = MCC_TOLERANCE_TIME;
2961*4882a593Smuzhiyun 		_exit_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun 		RTW_INFO("[MCC] MCC ready\n");
2964*4882a593Smuzhiyun 		rtw_sctx_done(&mcc_sctx);
2965*4882a593Smuzhiyun 		break;
2966*4882a593Smuzhiyun 	case MCC_RPT_SWICH_CHANNEL_NOTIFY:
2967*4882a593Smuzhiyun 		rtw_hal_mcc_sw_ch_fw_notify_hdl(padapter);
2968*4882a593Smuzhiyun 		break;
2969*4882a593Smuzhiyun 	case MCC_RPT_UPDATE_NOA_START_TIME:
2970*4882a593Smuzhiyun 		rtw_hal_mcc_update_noa_start_time_hdl(padapter, buflen, tmpBuf);
2971*4882a593Smuzhiyun 		break;
2972*4882a593Smuzhiyun 	case MCC_RPT_TSF:
2973*4882a593Smuzhiyun 		_enter_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
2974*4882a593Smuzhiyun 		rtw_hal_mcc_rpt_tsf_hdl(padapter, buflen, tmpBuf);
2975*4882a593Smuzhiyun 		_exit_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
2976*4882a593Smuzhiyun 		break;
2977*4882a593Smuzhiyun 	default:
2978*4882a593Smuzhiyun 		/* RTW_INFO("[MCC] Other MCC status(%d)\n", pmccobjpriv->mcc_c2h_status); */
2979*4882a593Smuzhiyun 		break;
2980*4882a593Smuzhiyun 	}
2981*4882a593Smuzhiyun }
2982*4882a593Smuzhiyun 
rtw_hal_mcc_update_parameter(PADAPTER padapter,u8 force_update)2983*4882a593Smuzhiyun void rtw_hal_mcc_update_parameter(PADAPTER padapter, u8 force_update)
2984*4882a593Smuzhiyun {
2985*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
2986*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
2987*4882a593Smuzhiyun 	u8 cmd[H2C_MCC_TIME_SETTING_LEN] = {0};
2988*4882a593Smuzhiyun 	u8 swchannel_early_time = MCC_SWCH_FW_EARLY_TIME;
2989*4882a593Smuzhiyun 	u8 ap_num = DEV_AP_NUM(dvobj);
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun 	if (ap_num == 0) {
2992*4882a593Smuzhiyun 		u8 need_update = _FALSE;
2993*4882a593Smuzhiyun 		u8 start_time_offset = 0, interval = 0, duration = 0;
2994*4882a593Smuzhiyun 
2995*4882a593Smuzhiyun 		need_update = rtw_hal_mcc_update_timing_parameters(padapter, force_update);
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun 		if (need_update == _FALSE)
2998*4882a593Smuzhiyun 			return;
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun 		start_time_offset = mccobjpriv->start_time;
3001*4882a593Smuzhiyun 		interval = mccobjpriv->interval;
3002*4882a593Smuzhiyun 		duration = mccobjpriv->iface[0]->mcc_adapterpriv.mcc_duration;
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_START_TIME(cmd, start_time_offset);
3005*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_INTERVAL(cmd, interval);
3006*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_EARLY_SWITCH_RPT(cmd, swchannel_early_time);
3007*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_UPDATE(cmd, _TRUE);
3008*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_ORDER0_DURATION(cmd, duration);
3009*4882a593Smuzhiyun 	} else {
3010*4882a593Smuzhiyun 		PADAPTER order0_iface = NULL;
3011*4882a593Smuzhiyun 		PADAPTER order1_iface = NULL;
3012*4882a593Smuzhiyun 		u8 policy_idx = mccobjpriv->policy_index;
3013*4882a593Smuzhiyun 		u8 duration = mcc_switch_channel_policy_table[policy_idx][MCC_DURATION_IDX];
3014*4882a593Smuzhiyun 		u8 tsf_sync_offset = mcc_switch_channel_policy_table[policy_idx][MCC_TSF_SYNC_OFFSET_IDX];
3015*4882a593Smuzhiyun 		u8 start_time_offset = mcc_switch_channel_policy_table[policy_idx][MCC_START_TIME_OFFSET_IDX];
3016*4882a593Smuzhiyun 		u8 interval = mcc_switch_channel_policy_table[policy_idx][MCC_INTERVAL_IDX];
3017*4882a593Smuzhiyun 		u8 guard_offset0 = mcc_switch_channel_policy_table[policy_idx][MCC_GUARD_OFFSET0_IDX];
3018*4882a593Smuzhiyun 		u8 guard_offset1 = mcc_switch_channel_policy_table[policy_idx][MCC_GUARD_OFFSET1_IDX];
3019*4882a593Smuzhiyun 		u8 order0_duration = 0;
3020*4882a593Smuzhiyun 		u8 i = 0;
3021*4882a593Smuzhiyun 		enum _hw_port tsf_bsae_port = MAX_HW_PORT;
3022*4882a593Smuzhiyun 		enum _hw_port tsf_sync_port = MAX_HW_PORT;
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun 		RTW_INFO("%s: policy_idx=%d\n", __func__, policy_idx);
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun 		order0_iface = mccobjpriv->iface[0];
3027*4882a593Smuzhiyun 		order1_iface = mccobjpriv->iface[1];
3028*4882a593Smuzhiyun 
3029*4882a593Smuzhiyun 		/* GO/AP is order 0, GC/STA is order 1 */
3030*4882a593Smuzhiyun 		order0_duration = order0_iface->mcc_adapterpriv.mcc_duration = interval - duration;
3031*4882a593Smuzhiyun 		order0_iface->mcc_adapterpriv.mcc_duration = duration;
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun 		tsf_bsae_port = rtw_hal_get_port(order1_iface);
3034*4882a593Smuzhiyun 		tsf_sync_port = rtw_hal_get_port(order0_iface);
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 		/* update IE */
3037*4882a593Smuzhiyun 		for (i = 0; i < dvobj->iface_nums; i++) {
3038*4882a593Smuzhiyun 			PADAPTER iface = NULL;
3039*4882a593Smuzhiyun 			struct mcc_adapter_priv *mccadapriv = NULL;
3040*4882a593Smuzhiyun 
3041*4882a593Smuzhiyun 			iface = dvobj->padapters[i];
3042*4882a593Smuzhiyun 			if (iface == NULL)
3043*4882a593Smuzhiyun 				continue;
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 			mccadapriv = &iface->mcc_adapterpriv;
3046*4882a593Smuzhiyun 			if (mccadapriv->role == MCC_ROLE_MAX)
3047*4882a593Smuzhiyun 				continue;
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 			if (mccadapriv->role == MCC_ROLE_GO)
3050*4882a593Smuzhiyun 				rtw_hal_mcc_update_go_p2p_ie(iface);
3051*4882a593Smuzhiyun 		}
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 		/* update H2C cmd */
3054*4882a593Smuzhiyun 		/* FW set enable */
3055*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_FW_EN(cmd, _TRUE);
3056*4882a593Smuzhiyun 		/* TSF Sync offset */
3057*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_TSF_SYNC_OFFSET(cmd, tsf_sync_offset);
3058*4882a593Smuzhiyun 		/* start time offset */
3059*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_START_TIME(cmd, (start_time_offset + guard_offset0));
3060*4882a593Smuzhiyun 		/* interval */
3061*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_INTERVAL(cmd, interval);
3062*4882a593Smuzhiyun 		/* Early time to inform driver by C2H before switch channel */
3063*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_EARLY_SWITCH_RPT(cmd, swchannel_early_time);
3064*4882a593Smuzhiyun 		/* Port0 sync from Port1, not support multi-port */
3065*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_ORDER_BASE(cmd, tsf_bsae_port);
3066*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_ORDER_SYNC(cmd, tsf_sync_port);
3067*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_UPDATE(cmd, _TRUE);
3068*4882a593Smuzhiyun 		SET_H2CCMD_MCC_TIME_SETTING_ORDER0_DURATION(cmd, order0_duration);
3069*4882a593Smuzhiyun 	}
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 	rtw_hal_fill_h2c_cmd(padapter, H2C_MCC_TIME_SETTING, H2C_MCC_TIME_SETTING_LEN, cmd);
3072*4882a593Smuzhiyun }
3073*4882a593Smuzhiyun 
3074*4882a593Smuzhiyun /**
3075*4882a593Smuzhiyun  * rtw_hal_mcc_sw_status_check - check mcc swich channel status
3076*4882a593Smuzhiyun  * @padapter: primary adapter
3077*4882a593Smuzhiyun  */
rtw_hal_mcc_sw_status_check(PADAPTER padapter)3078*4882a593Smuzhiyun void rtw_hal_mcc_sw_status_check(PADAPTER padapter)
3079*4882a593Smuzhiyun {
3080*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
3081*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
3082*4882a593Smuzhiyun 	struct pwrctrl_priv	*pwrpriv = dvobj_to_pwrctl(dvobj);
3083*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
3084*4882a593Smuzhiyun 	_adapter *iface = NULL;
3085*4882a593Smuzhiyun 	u8 cur_cnt = 0, prev_cnt = 0, diff_cnt = 0, check_ret = _FAIL, threshold = 0;
3086*4882a593Smuzhiyun 	u8 policy_idx = pmccobjpriv->policy_index;
3087*4882a593Smuzhiyun 	u8 noa_enable = _FALSE;
3088*4882a593Smuzhiyun 	u8 i = 0;
3089*4882a593Smuzhiyun 	_irqL irqL;
3090*4882a593Smuzhiyun 	u8 ap_num = DEV_AP_NUM(dvobj);
3091*4882a593Smuzhiyun 
3092*4882a593Smuzhiyun /* #define MCC_RESTART 1 */
3093*4882a593Smuzhiyun 
3094*4882a593Smuzhiyun 	if (!MCC_EN(padapter))
3095*4882a593Smuzhiyun 		return;
3096*4882a593Smuzhiyun 
3097*4882a593Smuzhiyun 	_enter_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun 	if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC)) {
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun 		/* check noa enable or not */
3102*4882a593Smuzhiyun 		for (i = 0; i < dvobj->iface_nums; i++) {
3103*4882a593Smuzhiyun 			iface = dvobj->padapters[i];
3104*4882a593Smuzhiyun 			if (iface == NULL)
3105*4882a593Smuzhiyun 				continue;
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun 			mccadapriv = &iface->mcc_adapterpriv;
3108*4882a593Smuzhiyun 			if (mccadapriv->role == MCC_ROLE_MAX)
3109*4882a593Smuzhiyun 				continue;
3110*4882a593Smuzhiyun 
3111*4882a593Smuzhiyun 			if (iface->wdinfo.p2p_ps_mode == P2P_PS_NOA) {
3112*4882a593Smuzhiyun 				noa_enable = _TRUE;
3113*4882a593Smuzhiyun 				break;
3114*4882a593Smuzhiyun 			}
3115*4882a593Smuzhiyun 		}
3116*4882a593Smuzhiyun 
3117*4882a593Smuzhiyun 		if (!noa_enable && ap_num == 0)
3118*4882a593Smuzhiyun 			rtw_hal_mcc_update_parameter(padapter, _FALSE);
3119*4882a593Smuzhiyun 
3120*4882a593Smuzhiyun 		threshold = pmccobjpriv->mcc_stop_threshold;
3121*4882a593Smuzhiyun 
3122*4882a593Smuzhiyun 		if (pwrpriv->pwr_mode != PS_MODE_ACTIVE) {
3123*4882a593Smuzhiyun 			rtw_warn_on(1);
3124*4882a593Smuzhiyun 			RTW_INFO("PS mode is not active under mcc, force exit ps mode\n");
3125*4882a593Smuzhiyun 			LeaveAllPowerSaveModeDirect(padapter);
3126*4882a593Smuzhiyun 		}
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun 		if (rtw_get_passing_time_ms(pmccobjpriv->mcc_launch_time) > 2000) {
3129*4882a593Smuzhiyun 			_enter_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun 			cur_cnt = pmccobjpriv->cur_mcc_success_cnt;
3132*4882a593Smuzhiyun 			prev_cnt = pmccobjpriv->prev_mcc_success_cnt;
3133*4882a593Smuzhiyun 			if (cur_cnt < prev_cnt)
3134*4882a593Smuzhiyun 				diff_cnt = (cur_cnt + 255) - prev_cnt;
3135*4882a593Smuzhiyun 			else
3136*4882a593Smuzhiyun 				diff_cnt = cur_cnt - prev_cnt;
3137*4882a593Smuzhiyun 
3138*4882a593Smuzhiyun 			if (diff_cnt < threshold) {
3139*4882a593Smuzhiyun 				pmccobjpriv->mcc_tolerance_time--;
3140*4882a593Smuzhiyun 				RTW_INFO("%s: diff_cnt:%d, tolerance_time:%d\n",
3141*4882a593Smuzhiyun 					__func__, diff_cnt, pmccobjpriv->mcc_tolerance_time);
3142*4882a593Smuzhiyun 			} else
3143*4882a593Smuzhiyun 				pmccobjpriv->mcc_tolerance_time = MCC_TOLERANCE_TIME;
3144*4882a593Smuzhiyun 
3145*4882a593Smuzhiyun 			pmccobjpriv->prev_mcc_success_cnt = pmccobjpriv->cur_mcc_success_cnt;
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 			if (pmccobjpriv->mcc_tolerance_time != 0)
3148*4882a593Smuzhiyun 				check_ret = _SUCCESS;
3149*4882a593Smuzhiyun 
3150*4882a593Smuzhiyun 			_exit_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
3151*4882a593Smuzhiyun 
3152*4882a593Smuzhiyun 			if (check_ret != _SUCCESS) {
3153*4882a593Smuzhiyun 				RTW_INFO("============ MCC swich channel check fail (%d)=============\n", diff_cnt);
3154*4882a593Smuzhiyun 				/* restart MCC */
3155*4882a593Smuzhiyun 				#ifdef MCC_RESTART
3156*4882a593Smuzhiyun 					rtw_hal_set_mcc_setting(padapter, MCC_SETCMD_STATUS_STOP_DISCONNECT);
3157*4882a593Smuzhiyun 					rtw_hal_set_mcc_setting(padapter, MCC_SETCMD_STATUS_START_CONNECT);
3158*4882a593Smuzhiyun 				#endif /* MCC_RESTART */
3159*4882a593Smuzhiyun 			}
3160*4882a593Smuzhiyun 		} else {
3161*4882a593Smuzhiyun 			_enter_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
3162*4882a593Smuzhiyun 			pmccobjpriv->prev_mcc_success_cnt = pmccobjpriv->cur_mcc_success_cnt;
3163*4882a593Smuzhiyun 			_exit_critical_bh(&pmccobjpriv->mcc_lock, &irqL);
3164*4882a593Smuzhiyun 		}
3165*4882a593Smuzhiyun 
3166*4882a593Smuzhiyun 	}
3167*4882a593Smuzhiyun 	_exit_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3168*4882a593Smuzhiyun }
3169*4882a593Smuzhiyun 
3170*4882a593Smuzhiyun /**
3171*4882a593Smuzhiyun  * rtw_hal_mcc_change_scan_flag - change scan flag under mcc
3172*4882a593Smuzhiyun  *
3173*4882a593Smuzhiyun  * MCC mode under sitesurvey goto AP channel to tx bcn & data
3174*4882a593Smuzhiyun  * MCC mode under sitesurvey doesn't support TX data for station mode (FW not support)
3175*4882a593Smuzhiyun  *
3176*4882a593Smuzhiyun  * @padapter: the adapter to be change scan flag
3177*4882a593Smuzhiyun  * @ch: pointer to rerurn ch
3178*4882a593Smuzhiyun  * @bw: pointer to rerurn bw
3179*4882a593Smuzhiyun  * @offset: pointer to rerurn offset
3180*4882a593Smuzhiyun  */
rtw_hal_mcc_change_scan_flag(PADAPTER padapter,u8 * ch,u8 * bw,u8 * offset)3181*4882a593Smuzhiyun u8 rtw_hal_mcc_change_scan_flag(PADAPTER padapter, u8 *ch, u8 *bw, u8 *offset)
3182*4882a593Smuzhiyun {
3183*4882a593Smuzhiyun 	u8 need_ch_setting_union = _TRUE, i = 0, flags = 0, back_op = _FALSE;
3184*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
3185*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
3186*4882a593Smuzhiyun 	struct mlme_ext_priv *mlmeext = NULL;
3187*4882a593Smuzhiyun 	_adapter *iface = NULL;
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 	if (!MCC_EN(padapter))
3190*4882a593Smuzhiyun 		goto exit;
3191*4882a593Smuzhiyun 
3192*4882a593Smuzhiyun 	if (!rtw_hal_check_mcc_status(padapter, MCC_STATUS_NEED_MCC))
3193*4882a593Smuzhiyun 		goto exit;
3194*4882a593Smuzhiyun 
3195*4882a593Smuzhiyun 	/* disable PS_ANNC & TX_RESUME for all interface */
3196*4882a593Smuzhiyun 	/* ToDo: TX_RESUME by interface in SCAN_BACKING_OP */
3197*4882a593Smuzhiyun 	mlmeext = &padapter->mlmeextpriv;
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 	flags = mlmeext_scan_backop_flags(mlmeext);
3200*4882a593Smuzhiyun 	if (mlmeext_chk_scan_backop_flags(mlmeext, SS_BACKOP_PS_ANNC))
3201*4882a593Smuzhiyun 		flags &= ~SS_BACKOP_PS_ANNC;
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun 	if (mlmeext_chk_scan_backop_flags(mlmeext, SS_BACKOP_TX_RESUME))
3204*4882a593Smuzhiyun 		flags &= ~SS_BACKOP_TX_RESUME;
3205*4882a593Smuzhiyun 
3206*4882a593Smuzhiyun 	mlmeext_assign_scan_backop_flags(mlmeext, flags);
3207*4882a593Smuzhiyun 
3208*4882a593Smuzhiyun 	for (i = 0; i < dvobj->iface_nums; i++) {
3209*4882a593Smuzhiyun 		iface = dvobj->padapters[i];
3210*4882a593Smuzhiyun 		if (!iface)
3211*4882a593Smuzhiyun 			continue;
3212*4882a593Smuzhiyun 
3213*4882a593Smuzhiyun 		mlmeext = &iface->mlmeextpriv;
3214*4882a593Smuzhiyun 
3215*4882a593Smuzhiyun 		if (MLME_IS_GO(iface) || MLME_IS_AP(iface))
3216*4882a593Smuzhiyun 			back_op = _TRUE;
3217*4882a593Smuzhiyun 		else if (MLME_IS_GC(iface) && (iface != padapter))
3218*4882a593Smuzhiyun 			/* switch to another linked interface(GO) to receive beacon to avoid no beacon disconnect */
3219*4882a593Smuzhiyun 			back_op = _TRUE;
3220*4882a593Smuzhiyun 		else if (MLME_IS_STA(iface) && MLME_IS_ASOC(iface) && (iface != padapter))
3221*4882a593Smuzhiyun 			/* switch to another linked interface(STA) to receive beacon to avoid no beacon disconnect  */
3222*4882a593Smuzhiyun 			back_op = _TRUE;
3223*4882a593Smuzhiyun 		else {
3224*4882a593Smuzhiyun 			/* bypass non-linked/non-linking interface/scan interface */
3225*4882a593Smuzhiyun 			continue;
3226*4882a593Smuzhiyun 		}
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 		if (back_op) {
3229*4882a593Smuzhiyun 			*ch = mlmeext->cur_channel;
3230*4882a593Smuzhiyun 			*bw = mlmeext->cur_bwmode;
3231*4882a593Smuzhiyun 			*offset = mlmeext->cur_ch_offset;
3232*4882a593Smuzhiyun 			need_ch_setting_union = _FALSE;
3233*4882a593Smuzhiyun 		}
3234*4882a593Smuzhiyun 	}
3235*4882a593Smuzhiyun exit:
3236*4882a593Smuzhiyun 	return need_ch_setting_union;
3237*4882a593Smuzhiyun }
3238*4882a593Smuzhiyun 
3239*4882a593Smuzhiyun /**
3240*4882a593Smuzhiyun  * rtw_hal_mcc_calc_tx_bytes_from_kernel - calculte tx bytes from kernel to check concurrent tx or not
3241*4882a593Smuzhiyun  * @padapter: the adapter to be record tx bytes
3242*4882a593Smuzhiyun  * @len: data len
3243*4882a593Smuzhiyun  */
rtw_hal_mcc_calc_tx_bytes_from_kernel(PADAPTER padapter,u32 len)3244*4882a593Smuzhiyun inline void rtw_hal_mcc_calc_tx_bytes_from_kernel(PADAPTER padapter, u32 len)
3245*4882a593Smuzhiyun {
3246*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3249*4882a593Smuzhiyun 		if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC)) {
3250*4882a593Smuzhiyun 			pmccadapriv->mcc_tx_bytes_from_kernel += len;
3251*4882a593Smuzhiyun 			if (0)
3252*4882a593Smuzhiyun 				RTW_INFO("%s(order:%d): mcc tx bytes from kernel:%lld\n"
3253*4882a593Smuzhiyun 					, __func__, pmccadapriv->order, pmccadapriv->mcc_tx_bytes_from_kernel);
3254*4882a593Smuzhiyun 		}
3255*4882a593Smuzhiyun 	}
3256*4882a593Smuzhiyun }
3257*4882a593Smuzhiyun 
3258*4882a593Smuzhiyun /**
3259*4882a593Smuzhiyun  * rtw_hal_mcc_calc_tx_bytes_to_port - calculte tx bytes to write port in order to flow crtl
3260*4882a593Smuzhiyun  * @padapter: the adapter to be record tx bytes
3261*4882a593Smuzhiyun  * @len: data len
3262*4882a593Smuzhiyun  */
rtw_hal_mcc_calc_tx_bytes_to_port(PADAPTER padapter,u32 len)3263*4882a593Smuzhiyun inline void rtw_hal_mcc_calc_tx_bytes_to_port(PADAPTER padapter, u32 len)
3264*4882a593Smuzhiyun {
3265*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3266*4882a593Smuzhiyun 		struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
3267*4882a593Smuzhiyun 		struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
3268*4882a593Smuzhiyun 
3269*4882a593Smuzhiyun 		if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC)) {
3270*4882a593Smuzhiyun 			pmccadapriv->mcc_tx_bytes_to_port += len;
3271*4882a593Smuzhiyun 			if (0)
3272*4882a593Smuzhiyun 				RTW_INFO("%s(order:%d): mcc tx bytes to port:%d, mcc target tx bytes to port:%d\n"
3273*4882a593Smuzhiyun 					, __func__, pmccadapriv->order, pmccadapriv->mcc_tx_bytes_to_port
3274*4882a593Smuzhiyun 					, pmccadapriv->mcc_target_tx_bytes_to_port);
3275*4882a593Smuzhiyun 		}
3276*4882a593Smuzhiyun 	}
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun /**
3280*4882a593Smuzhiyun  * rtw_hal_mcc_stop_tx_bytes_to_port - stop write port to hw or not
3281*4882a593Smuzhiyun  * @padapter: the adapter to be stopped
3282*4882a593Smuzhiyun  */
rtw_hal_mcc_stop_tx_bytes_to_port(PADAPTER padapter)3283*4882a593Smuzhiyun inline u8 rtw_hal_mcc_stop_tx_bytes_to_port(PADAPTER padapter)
3284*4882a593Smuzhiyun {
3285*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3286*4882a593Smuzhiyun 		struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
3287*4882a593Smuzhiyun 		struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
3288*4882a593Smuzhiyun 
3289*4882a593Smuzhiyun 		if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC)) {
3290*4882a593Smuzhiyun 			if (pmccadapriv->mcc_tp_limit) {
3291*4882a593Smuzhiyun 				if (pmccadapriv->mcc_tx_bytes_to_port >= pmccadapriv->mcc_target_tx_bytes_to_port) {
3292*4882a593Smuzhiyun 					pmccadapriv->mcc_tx_stop = _TRUE;
3293*4882a593Smuzhiyun 					rtw_netif_stop_queue(padapter->pnetdev);
3294*4882a593Smuzhiyun 					return _TRUE;
3295*4882a593Smuzhiyun 				}
3296*4882a593Smuzhiyun 			}
3297*4882a593Smuzhiyun 		}
3298*4882a593Smuzhiyun 	}
3299*4882a593Smuzhiyun 
3300*4882a593Smuzhiyun 	return _FALSE;
3301*4882a593Smuzhiyun }
3302*4882a593Smuzhiyun 
rtw_hal_mcc_assign_scan_flag(PADAPTER padapter,u8 scan_done)3303*4882a593Smuzhiyun static void rtw_hal_mcc_assign_scan_flag(PADAPTER padapter, u8 scan_done)
3304*4882a593Smuzhiyun {
3305*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
3306*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
3307*4882a593Smuzhiyun 	_adapter *iface = NULL;
3308*4882a593Smuzhiyun 	struct mlme_ext_priv *pmlmeext = NULL;
3309*4882a593Smuzhiyun 	u8 i = 0, flags;
3310*4882a593Smuzhiyun 
3311*4882a593Smuzhiyun 	if (!MCC_EN(padapter))
3312*4882a593Smuzhiyun 		return;
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun 	for (i = 0; i < dvobj->iface_nums; i++) {
3315*4882a593Smuzhiyun 		iface = dvobj->padapters[i];
3316*4882a593Smuzhiyun 		if (iface == NULL)
3317*4882a593Smuzhiyun 			continue;
3318*4882a593Smuzhiyun 
3319*4882a593Smuzhiyun 		mccadapriv = &iface->mcc_adapterpriv;
3320*4882a593Smuzhiyun 		if (mccadapriv->role == MCC_ROLE_MAX)
3321*4882a593Smuzhiyun 			continue;
3322*4882a593Smuzhiyun 
3323*4882a593Smuzhiyun 		pmlmeext = &iface->mlmeextpriv;
3324*4882a593Smuzhiyun 		if (is_client_associated_to_ap(iface)) {
3325*4882a593Smuzhiyun 			flags = mlmeext_scan_backop_flags_sta(pmlmeext);
3326*4882a593Smuzhiyun 			if (scan_done) {
3327*4882a593Smuzhiyun 				if (mlmeext_chk_scan_backop_flags_sta(pmlmeext, SS_BACKOP_EN)) {
3328*4882a593Smuzhiyun 					flags &= ~SS_BACKOP_EN;
3329*4882a593Smuzhiyun 					mlmeext_assign_scan_backop_flags_sta(pmlmeext, flags);
3330*4882a593Smuzhiyun 				}
3331*4882a593Smuzhiyun 			} else {
3332*4882a593Smuzhiyun 				if (!mlmeext_chk_scan_backop_flags_sta(pmlmeext, SS_BACKOP_EN)) {
3333*4882a593Smuzhiyun 					flags |= SS_BACKOP_EN;
3334*4882a593Smuzhiyun 					mlmeext_assign_scan_backop_flags_sta(pmlmeext, flags);
3335*4882a593Smuzhiyun 				}
3336*4882a593Smuzhiyun 			}
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun 		}
3339*4882a593Smuzhiyun 	}
3340*4882a593Smuzhiyun }
3341*4882a593Smuzhiyun 
3342*4882a593Smuzhiyun /**
3343*4882a593Smuzhiyun  * rtw_hal_set_mcc_setting_scan_start - setting mcc under scan start
3344*4882a593Smuzhiyun  * @padapter: the adapter to be setted
3345*4882a593Smuzhiyun  * @ch_setting_changed: softap channel setting to be changed or not
3346*4882a593Smuzhiyun  */
rtw_hal_set_mcc_setting_scan_start(PADAPTER padapter)3347*4882a593Smuzhiyun u8 rtw_hal_set_mcc_setting_scan_start(PADAPTER padapter)
3348*4882a593Smuzhiyun {
3349*4882a593Smuzhiyun 	u8 ret = _FAIL;
3350*4882a593Smuzhiyun 
3351*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3352*4882a593Smuzhiyun 		struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
3353*4882a593Smuzhiyun 
3354*4882a593Smuzhiyun 		_enter_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3355*4882a593Smuzhiyun 		if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_NEED_MCC)) {
3356*4882a593Smuzhiyun 			if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC)) {
3357*4882a593Smuzhiyun 				ret = rtw_hal_set_mcc_setting(padapter,  MCC_SETCMD_STATUS_STOP_SCAN_START);
3358*4882a593Smuzhiyun 				rtw_hal_mcc_assign_scan_flag(padapter, 0);
3359*4882a593Smuzhiyun 			}
3360*4882a593Smuzhiyun 		}
3361*4882a593Smuzhiyun 		_exit_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3362*4882a593Smuzhiyun 	}
3363*4882a593Smuzhiyun 
3364*4882a593Smuzhiyun 	return ret;
3365*4882a593Smuzhiyun }
3366*4882a593Smuzhiyun 
3367*4882a593Smuzhiyun /**
3368*4882a593Smuzhiyun  * rtw_hal_set_mcc_setting_scan_complete - setting mcc after scan commplete
3369*4882a593Smuzhiyun  * @padapter: the adapter to be setted
3370*4882a593Smuzhiyun  * @ch_setting_changed: softap channel setting to be changed or not
3371*4882a593Smuzhiyun  */
rtw_hal_set_mcc_setting_scan_complete(PADAPTER padapter)3372*4882a593Smuzhiyun u8 rtw_hal_set_mcc_setting_scan_complete(PADAPTER padapter)
3373*4882a593Smuzhiyun {
3374*4882a593Smuzhiyun 	u8 ret = _FAIL;
3375*4882a593Smuzhiyun 
3376*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3377*4882a593Smuzhiyun 		struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 		_enter_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3380*4882a593Smuzhiyun 
3381*4882a593Smuzhiyun 		if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_NEED_MCC)) {
3382*4882a593Smuzhiyun 				rtw_hal_mcc_assign_scan_flag(padapter, 1);
3383*4882a593Smuzhiyun 				ret = rtw_hal_set_mcc_setting(padapter,  MCC_SETCMD_STATUS_START_SCAN_DONE);
3384*4882a593Smuzhiyun 		}
3385*4882a593Smuzhiyun 		_exit_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3386*4882a593Smuzhiyun 	}
3387*4882a593Smuzhiyun 
3388*4882a593Smuzhiyun 	return ret;
3389*4882a593Smuzhiyun }
3390*4882a593Smuzhiyun 
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun /**
3393*4882a593Smuzhiyun  * rtw_hal_set_mcc_setting_start_bss_network - setting mcc under softap start
3394*4882a593Smuzhiyun  * @padapter: the adapter to be setted
3395*4882a593Smuzhiyun  * @chbw_grouped: channel bw offset can not be allowed or not
3396*4882a593Smuzhiyun  */
rtw_hal_set_mcc_setting_start_bss_network(PADAPTER padapter,u8 chbw_allow)3397*4882a593Smuzhiyun u8 rtw_hal_set_mcc_setting_start_bss_network(PADAPTER padapter, u8 chbw_allow)
3398*4882a593Smuzhiyun {
3399*4882a593Smuzhiyun 	u8 ret = _FAIL;
3400*4882a593Smuzhiyun 
3401*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3402*4882a593Smuzhiyun 		/* channel bw offset can not be allowed, start MCC */
3403*4882a593Smuzhiyun 		if (chbw_allow == _FALSE) {
3404*4882a593Smuzhiyun 			struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
3405*4882a593Smuzhiyun 
3406*4882a593Smuzhiyun 			//rtw_hal_mcc_restore_iqk_val(padapter);
3407*4882a593Smuzhiyun 			_enter_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3408*4882a593Smuzhiyun 			ret = rtw_hal_set_mcc_setting(padapter, MCC_SETCMD_STATUS_START_CONNECT);
3409*4882a593Smuzhiyun 			_exit_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 			if (ret == _FAIL) { /* MCC Start fail, AP/GO switch to buddy's channel */
3412*4882a593Smuzhiyun 				u8 ch_to_set = 0, bw_to_set, offset_to_set;
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun 				rtw_hal_set_mcc_status(padapter, MCC_STATUS_NEED_MCC | MCC_STATUS_DOING_MCC);
3415*4882a593Smuzhiyun 				rtw_hal_set_mcc_setting_disconnect(padapter);
3416*4882a593Smuzhiyun 				if (rtw_mi_get_ch_setting_union_no_self(
3417*4882a593Smuzhiyun 						padapter, &ch_to_set, &bw_to_set,
3418*4882a593Smuzhiyun 						&offset_to_set) != 0) {
3419*4882a593Smuzhiyun 					PHAL_DATA_TYPE  hal = GET_HAL_DATA(padapter);
3420*4882a593Smuzhiyun 					u8 doiqk = _TRUE;
3421*4882a593Smuzhiyun 
3422*4882a593Smuzhiyun 					rtw_hal_set_hwreg(padapter, HW_VAR_DO_IQK, &doiqk);
3423*4882a593Smuzhiyun 					hal->current_channel = 0;
3424*4882a593Smuzhiyun 					hal->current_channel_bw = CHANNEL_WIDTH_MAX;
3425*4882a593Smuzhiyun 					set_channel_bwmode(padapter, ch_to_set, offset_to_set, bw_to_set);
3426*4882a593Smuzhiyun 					doiqk = _FALSE;
3427*4882a593Smuzhiyun 					rtw_hal_set_hwreg(padapter, HW_VAR_DO_IQK, &doiqk);
3428*4882a593Smuzhiyun 				}
3429*4882a593Smuzhiyun 			}
3430*4882a593Smuzhiyun 		}
3431*4882a593Smuzhiyun 	}
3432*4882a593Smuzhiyun 
3433*4882a593Smuzhiyun 	return ret;
3434*4882a593Smuzhiyun }
3435*4882a593Smuzhiyun 
3436*4882a593Smuzhiyun /**
3437*4882a593Smuzhiyun  * rtw_hal_set_mcc_setting_disconnect - setting mcc under mlme disconnect(stop softap/disconnect from AP)
3438*4882a593Smuzhiyun  * @padapter: the adapter to be setted
3439*4882a593Smuzhiyun  */
rtw_hal_set_mcc_setting_disconnect(PADAPTER padapter)3440*4882a593Smuzhiyun u8 rtw_hal_set_mcc_setting_disconnect(PADAPTER padapter)
3441*4882a593Smuzhiyun {
3442*4882a593Smuzhiyun 	u8 ret = _FAIL;
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3445*4882a593Smuzhiyun 		struct mcc_obj_priv *pmccobjpriv = &(adapter_to_dvobj(padapter)->mcc_objpriv);
3446*4882a593Smuzhiyun 
3447*4882a593Smuzhiyun 		_enter_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3448*4882a593Smuzhiyun 		if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_NEED_MCC)) {
3449*4882a593Smuzhiyun 			if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC))
3450*4882a593Smuzhiyun 				ret = rtw_hal_set_mcc_setting(padapter,  MCC_SETCMD_STATUS_STOP_DISCONNECT);
3451*4882a593Smuzhiyun 		}
3452*4882a593Smuzhiyun 		_exit_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3453*4882a593Smuzhiyun 	}
3454*4882a593Smuzhiyun 
3455*4882a593Smuzhiyun 	return ret;
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun 
3458*4882a593Smuzhiyun /**
3459*4882a593Smuzhiyun  * rtw_hal_set_mcc_setting_join_done_chk_ch - setting mcc under join done
3460*4882a593Smuzhiyun  * @padapter: the adapter to be checked
3461*4882a593Smuzhiyun  */
rtw_hal_set_mcc_setting_join_done_chk_ch(PADAPTER padapter)3462*4882a593Smuzhiyun u8 rtw_hal_set_mcc_setting_join_done_chk_ch(PADAPTER padapter)
3463*4882a593Smuzhiyun {
3464*4882a593Smuzhiyun 	u8 ret = _FAIL;
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3467*4882a593Smuzhiyun 		struct mi_state mstate;
3468*4882a593Smuzhiyun 
3469*4882a593Smuzhiyun 		rtw_mi_status_no_self(padapter, &mstate);
3470*4882a593Smuzhiyun 
3471*4882a593Smuzhiyun 		if (MSTATE_STA_LD_NUM(&mstate) || MSTATE_STA_LG_NUM(&mstate) || MSTATE_AP_NUM(&mstate)) {
3472*4882a593Smuzhiyun 			bool chbw_allow = _TRUE;
3473*4882a593Smuzhiyun 			u8 u_ch, u_offset, u_bw;
3474*4882a593Smuzhiyun 			struct mlme_ext_priv *cur_mlmeext = &padapter->mlmeextpriv;
3475*4882a593Smuzhiyun 			struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
3476*4882a593Smuzhiyun 
3477*4882a593Smuzhiyun 			if (rtw_mi_get_ch_setting_union_no_self(padapter, &u_ch, &u_bw, &u_offset) <= 0) {
3478*4882a593Smuzhiyun 				dump_adapters_status(RTW_DBGDUMP , dvobj);
3479*4882a593Smuzhiyun 				rtw_warn_on(1);
3480*4882a593Smuzhiyun 			}
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT" union no self: %u,%u,%u\n"
3483*4882a593Smuzhiyun 				, FUNC_ADPT_ARG(padapter), u_ch, u_bw, u_offset);
3484*4882a593Smuzhiyun 
3485*4882a593Smuzhiyun 			/* chbw_allow? */
3486*4882a593Smuzhiyun 			chbw_allow = rtw_is_chbw_grouped(cur_mlmeext->cur_channel
3487*4882a593Smuzhiyun 				, cur_mlmeext->cur_bwmode, cur_mlmeext->cur_ch_offset
3488*4882a593Smuzhiyun 					, u_ch, u_bw, u_offset);
3489*4882a593Smuzhiyun 
3490*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT" chbw_allow:%d\n"
3491*4882a593Smuzhiyun 				, FUNC_ADPT_ARG(padapter), chbw_allow);
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun 			/* if chbw_allow = false, start MCC setting */
3494*4882a593Smuzhiyun 			if (chbw_allow == _FALSE) {
3495*4882a593Smuzhiyun 				struct mcc_obj_priv *pmccobjpriv = &dvobj->mcc_objpriv;
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun 				rtw_hal_mcc_restore_iqk_val(padapter);
3498*4882a593Smuzhiyun 				_enter_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3499*4882a593Smuzhiyun 				ret = rtw_hal_set_mcc_setting(padapter, MCC_SETCMD_STATUS_START_CONNECT);
3500*4882a593Smuzhiyun 				_exit_critical_mutex(&pmccobjpriv->mcc_mutex, NULL);
3501*4882a593Smuzhiyun 
3502*4882a593Smuzhiyun 				if (ret == _FAIL) { /* MCC Start Fail, then disconenct client join */
3503*4882a593Smuzhiyun 					rtw_hal_set_mcc_status(padapter, MCC_STATUS_NEED_MCC | MCC_STATUS_DOING_MCC);
3504*4882a593Smuzhiyun 					rtw_disassoc_cmd(padapter, 0, RTW_CMDF_DIRECTLY);
3505*4882a593Smuzhiyun 					rtw_indicate_disconnect(padapter, 0, _FALSE);
3506*4882a593Smuzhiyun 					rtw_free_assoc_resources(padapter, _TRUE);
3507*4882a593Smuzhiyun 					rtw_free_network_queue(padapter, _TRUE);
3508*4882a593Smuzhiyun 				}
3509*4882a593Smuzhiyun 			}
3510*4882a593Smuzhiyun 		}
3511*4882a593Smuzhiyun 	}
3512*4882a593Smuzhiyun 
3513*4882a593Smuzhiyun 	return ret;
3514*4882a593Smuzhiyun }
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun /**
3517*4882a593Smuzhiyun  * rtw_hal_set_mcc_setting_chk_start_clnt_join - check change channel under start clnt join
3518*4882a593Smuzhiyun  * @padapter: the adapter to be checked
3519*4882a593Smuzhiyun  * @ch: pointer to rerurn ch
3520*4882a593Smuzhiyun  * @bw: pointer to rerurn bw
3521*4882a593Smuzhiyun  * @offset: pointer to rerurn offset
3522*4882a593Smuzhiyun  * @chbw_allow: allow to use adapter's channel setting
3523*4882a593Smuzhiyun  */
rtw_hal_set_mcc_setting_chk_start_clnt_join(PADAPTER padapter,u8 * ch,u8 * bw,u8 * offset,u8 chbw_allow)3524*4882a593Smuzhiyun u8 rtw_hal_set_mcc_setting_chk_start_clnt_join(PADAPTER padapter, u8 *ch, u8 *bw, u8 *offset, u8 chbw_allow)
3525*4882a593Smuzhiyun {
3526*4882a593Smuzhiyun 	u8 ret = _FAIL;
3527*4882a593Smuzhiyun 
3528*4882a593Smuzhiyun 	/* if chbw_allow = false under en_mcc = TRUE, we do not change channel related setting  */
3529*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3530*4882a593Smuzhiyun 		/* restore union channel related setting to current channel related setting */
3531*4882a593Smuzhiyun 		if (chbw_allow == _FALSE) {
3532*4882a593Smuzhiyun 			struct mlme_ext_priv *pmlmeext = &padapter->mlmeextpriv;
3533*4882a593Smuzhiyun 
3534*4882a593Smuzhiyun 			/* issue null data to other interface connected to AP */
3535*4882a593Smuzhiyun 			rtw_hal_mcc_issue_null_data(padapter, chbw_allow, _TRUE);
3536*4882a593Smuzhiyun 
3537*4882a593Smuzhiyun 			*ch = pmlmeext->cur_channel;
3538*4882a593Smuzhiyun 			*bw = pmlmeext->cur_bwmode;
3539*4882a593Smuzhiyun 			*offset = pmlmeext->cur_ch_offset;
3540*4882a593Smuzhiyun 
3541*4882a593Smuzhiyun 			RTW_INFO(FUNC_ADPT_FMT" en_mcc:%d(%d,%d,%d,)\n"
3542*4882a593Smuzhiyun 				, FUNC_ADPT_ARG(padapter), MCC_EN(padapter)
3543*4882a593Smuzhiyun 				, *ch, *bw, *offset);
3544*4882a593Smuzhiyun 			ret = _SUCCESS;
3545*4882a593Smuzhiyun 		}
3546*4882a593Smuzhiyun 	}
3547*4882a593Smuzhiyun 
3548*4882a593Smuzhiyun 	return ret;
3549*4882a593Smuzhiyun }
3550*4882a593Smuzhiyun 
rtw_hal_mcc_dump_noa_content(void * sel,PADAPTER padapter)3551*4882a593Smuzhiyun static void rtw_hal_mcc_dump_noa_content(void *sel, PADAPTER padapter)
3552*4882a593Smuzhiyun {
3553*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = NULL;
3554*4882a593Smuzhiyun 	u8 *pos = NULL;
3555*4882a593Smuzhiyun 	pmccadapriv = &padapter->mcc_adapterpriv;
3556*4882a593Smuzhiyun 	/* last position for NoA attribute */
3557*4882a593Smuzhiyun 	pos = pmccadapriv->p2p_go_noa_ie + pmccadapriv->p2p_go_noa_ie_len;
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun 
3560*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "\nStart to dump NoA Content\n");
3561*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "NoA Counts:%d\n", *(pos - 13));
3562*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "NoA Duration(TU):%d\n", (RTW_GET_LE32(pos - 12))/TU);
3563*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "NoA Interval(TU):%d\n", (RTW_GET_LE32(pos - 8))/TU);
3564*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "NoA Start time(microseconds):0x%02x\n", RTW_GET_LE32(pos - 4));
3565*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "End to dump NoA Content\n");
3566*4882a593Smuzhiyun }
3567*4882a593Smuzhiyun 
mcc_dump_dbg_reg(void * sel,_adapter * adapter)3568*4882a593Smuzhiyun static void mcc_dump_dbg_reg(void *sel, _adapter *adapter)
3569*4882a593Smuzhiyun {
3570*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = adapter_to_mccobjpriv(adapter);
3571*4882a593Smuzhiyun 	struct hal_spec_t *hal_spec = GET_HAL_SPEC(adapter);
3572*4882a593Smuzhiyun 	u8 i,j;
3573*4882a593Smuzhiyun 	_irqL irqL;
3574*4882a593Smuzhiyun 
3575*4882a593Smuzhiyun 	_enter_critical_bh(&mccobjpriv->mcc_lock, &irqL);
3576*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "current order=%d\n", mccobjpriv->current_order);
3577*4882a593Smuzhiyun 	_exit_critical_bh(&mccobjpriv->mcc_lock, &irqL);
3578*4882a593Smuzhiyun 
3579*4882a593Smuzhiyun 	_enter_critical_mutex(&mccobjpriv->mcc_dbg_reg_mutex, NULL);
3580*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mccobjpriv->dbg_reg); i++)
3581*4882a593Smuzhiyun 			RTW_PRINT_SEL(sel, "REG_0x%X:0x%08x\n", mccobjpriv->dbg_reg[i], mccobjpriv->dbg_reg_val[i]);
3582*4882a593Smuzhiyun 
3583*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mccobjpriv->dbg_rf_reg); i++) {
3584*4882a593Smuzhiyun 		for (j = 0; j < hal_spec->rf_reg_path_num; j++)
3585*4882a593Smuzhiyun 			RTW_PRINT_SEL(sel, "RF_PATH_%d_REG_0x%X:0x%08x\n",
3586*4882a593Smuzhiyun 				j, mccobjpriv->dbg_rf_reg[i], mccobjpriv->dbg_rf_reg_val[i][j]);
3587*4882a593Smuzhiyun 	}
3588*4882a593Smuzhiyun 	_exit_critical_mutex(&mccobjpriv->mcc_dbg_reg_mutex, NULL);
3589*4882a593Smuzhiyun }
3590*4882a593Smuzhiyun 
3591*4882a593Smuzhiyun 
rtw_hal_dump_mcc_info(void * sel,struct dvobj_priv * dvobj)3592*4882a593Smuzhiyun void rtw_hal_dump_mcc_info(void *sel, struct dvobj_priv *dvobj)
3593*4882a593Smuzhiyun {
3594*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
3595*4882a593Smuzhiyun 	struct mcc_adapter_priv *mccadapriv = NULL;
3596*4882a593Smuzhiyun 	_adapter *iface = NULL, *pri_adapter = NULL;
3597*4882a593Smuzhiyun 	struct registry_priv *regpriv = NULL;
3598*4882a593Smuzhiyun 	HAL_DATA_TYPE *hal = NULL;
3599*4882a593Smuzhiyun 	u8 i = 0, j = 0;
3600*4882a593Smuzhiyun 	u64 tsf[MAX_MCC_NUM] = {0};
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun 	/* regpriv is common for all adapter */
3603*4882a593Smuzhiyun 	pri_adapter = dvobj_get_primary_adapter(dvobj);
3604*4882a593Smuzhiyun 	hal = GET_HAL_DATA(pri_adapter);
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "**********************************************\n");
3607*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "en_mcc:%d\n", MCC_EN(pri_adapter));
3608*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "primary adapter("ADPT_FMT") duration:%d%c\n",
3609*4882a593Smuzhiyun 		ADPT_ARG(dvobj_get_primary_adapter(dvobj)), mccobjpriv->duration, 37);
3610*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "runtime duration:%s\n", mccobjpriv->enable_runtime_duration ? "enable":"disable");
3611*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "phydm offload:%s\n", mccobjpriv->mcc_phydm_offload ? "enable":"disable");
3612*4882a593Smuzhiyun 
3613*4882a593Smuzhiyun 	if (rtw_hal_check_mcc_status(pri_adapter, MCC_STATUS_DOING_MCC)) {
3614*4882a593Smuzhiyun 		rtw_hal_mcc_rqt_tsf(pri_adapter, tsf);
3615*4882a593Smuzhiyun 
3616*4882a593Smuzhiyun 		for (i = 0; i < MAX_MCC_NUM; i++) {
3617*4882a593Smuzhiyun 			iface = mccobjpriv->iface[i];
3618*4882a593Smuzhiyun 			if (!iface)
3619*4882a593Smuzhiyun 				continue;
3620*4882a593Smuzhiyun 
3621*4882a593Smuzhiyun 			regpriv = &iface->registrypriv;
3622*4882a593Smuzhiyun 			mccadapriv = &iface->mcc_adapterpriv;
3623*4882a593Smuzhiyun 
3624*4882a593Smuzhiyun 			if (mccadapriv) {
3625*4882a593Smuzhiyun 				u8 p2p_ps_mode = iface->wdinfo.p2p_ps_mode;
3626*4882a593Smuzhiyun 
3627*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "adapter mcc info:\n");
3628*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "ifname:%s\n", ADPT_ARG(iface));
3629*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "order:%d\n", mccadapriv->order);
3630*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "duration:%d\n", mccadapriv->mcc_duration);
3631*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "target tx bytes:%d\n", mccadapriv->mcc_target_tx_bytes_to_port);
3632*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "current TP:%d\n", mccadapriv->mcc_tp);
3633*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "mgmt queue macid:%d\n", mccadapriv->mgmt_queue_macid);
3634*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "macid bitmap:0x%02x\n", mccadapriv->mcc_macid_bitmap);
3635*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "P2P NoA:%s\n\n", p2p_ps_mode == P2P_PS_NOA ? "enable":"disable");
3636*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "registry data:\n");
3637*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "ap target tx TP(BW:20M):%d Mbps\n", regpriv->rtw_mcc_ap_bw20_target_tx_tp);
3638*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "ap target tx TP(BW:40M):%d Mbps\n", regpriv->rtw_mcc_ap_bw40_target_tx_tp);
3639*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "ap target tx TP(BW:80M):%d Mbps\n", regpriv->rtw_mcc_ap_bw80_target_tx_tp);
3640*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "sta target tx TP(BW:20M):%d Mbps\n", regpriv->rtw_mcc_sta_bw20_target_tx_tp);
3641*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "sta target tx TP(BW:40M ):%d Mbps\n", regpriv->rtw_mcc_sta_bw40_target_tx_tp);
3642*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "sta target tx TP(BW:80M):%d Mbps\n", regpriv->rtw_mcc_sta_bw80_target_tx_tp);
3643*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "single tx criteria:%d Mbps\n", regpriv->rtw_mcc_single_tx_cri);
3644*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "HW TSF=0x%llx\n", tsf[mccadapriv->order]);
3645*4882a593Smuzhiyun 				if (MLME_IS_GO(iface))
3646*4882a593Smuzhiyun 					rtw_hal_mcc_dump_noa_content(sel, iface);
3647*4882a593Smuzhiyun 				RTW_PRINT_SEL(sel, "**********************************************\n");
3648*4882a593Smuzhiyun 			}
3649*4882a593Smuzhiyun 		}
3650*4882a593Smuzhiyun 
3651*4882a593Smuzhiyun 		mcc_dump_dbg_reg(sel, pri_adapter);
3652*4882a593Smuzhiyun 	}
3653*4882a593Smuzhiyun 
3654*4882a593Smuzhiyun 	#ifdef CONFIG_MCC_PHYDM_OFFLOAD
3655*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "@@@@@@@@@@@@@@@@@@@@\n");
3656*4882a593Smuzhiyun 	rtw_hal_mcc_cfg_phydm(pri_adapter, MCC_CFG_PHYDM_DUMP, sel);
3657*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "@@@@@@@@@@@@@@@@@@@@\n");
3658*4882a593Smuzhiyun 	#endif
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "------------------------------------------\n");
3661*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "policy index:%d\n", mccobjpriv->policy_index);
3662*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "------------------------------------------\n");
3663*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "define data:\n");
3664*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "ap target tx TP(BW:20M):%d Mbps\n", MCC_AP_BW20_TARGET_TX_TP);
3665*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "ap target tx TP(BW:40M):%d Mbps\n", MCC_AP_BW40_TARGET_TX_TP);
3666*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "ap target tx TP(BW:80M):%d Mbps\n", MCC_AP_BW80_TARGET_TX_TP);
3667*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "sta target tx TP(BW:20M):%d Mbps\n", MCC_STA_BW20_TARGET_TX_TP);
3668*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "sta target tx TP(BW:40M):%d Mbps\n", MCC_STA_BW40_TARGET_TX_TP);
3669*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "sta target tx TP(BW:80M):%d Mbps\n", MCC_STA_BW80_TARGET_TX_TP);
3670*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "single tx criteria:%d Mbps\n", MCC_SINGLE_TX_CRITERIA);
3671*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "------------------------------------------\n");
3672*4882a593Smuzhiyun }
3673*4882a593Smuzhiyun 
update_mcc_mgntframe_attrib(_adapter * padapter,struct pkt_attrib * pattrib)3674*4882a593Smuzhiyun inline void update_mcc_mgntframe_attrib(_adapter *padapter, struct pkt_attrib *pattrib)
3675*4882a593Smuzhiyun {
3676*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3677*4882a593Smuzhiyun 		if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC)) {
3678*4882a593Smuzhiyun 			/* use QSLT_MGNT to check mgnt queue or bcn queue */
3679*4882a593Smuzhiyun 			if (pattrib->qsel == QSLT_MGNT) {
3680*4882a593Smuzhiyun 				pattrib->mac_id = padapter->mcc_adapterpriv.mgmt_queue_macid;
3681*4882a593Smuzhiyun 				pattrib->qsel = QSLT_VO;
3682*4882a593Smuzhiyun 			}
3683*4882a593Smuzhiyun 		}
3684*4882a593Smuzhiyun 	}
3685*4882a593Smuzhiyun }
3686*4882a593Smuzhiyun 
rtw_hal_mcc_link_status_chk(_adapter * padapter,const char * msg)3687*4882a593Smuzhiyun inline u8 rtw_hal_mcc_link_status_chk(_adapter *padapter, const char *msg)
3688*4882a593Smuzhiyun {
3689*4882a593Smuzhiyun 	u8 ret = _TRUE, i = 0;
3690*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
3691*4882a593Smuzhiyun 	_adapter *iface;
3692*4882a593Smuzhiyun 	struct mlme_ext_priv *mlmeext;
3693*4882a593Smuzhiyun 
3694*4882a593Smuzhiyun 	if (MCC_EN(padapter)) {
3695*4882a593Smuzhiyun 		if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_NEED_MCC)) {
3696*4882a593Smuzhiyun 			for (i = 0; i < dvobj->iface_nums; i++) {
3697*4882a593Smuzhiyun 				iface = dvobj->padapters[i];
3698*4882a593Smuzhiyun 				mlmeext = &iface->mlmeextpriv;
3699*4882a593Smuzhiyun 				if (mlmeext_scan_state(mlmeext) != SCAN_DISABLE) {
3700*4882a593Smuzhiyun 					#ifdef DBG_EXPIRATION_CHK
3701*4882a593Smuzhiyun 						RTW_INFO(FUNC_ADPT_FMT" don't enter %s under scan for MCC mode\n", FUNC_ADPT_ARG(padapter), msg);
3702*4882a593Smuzhiyun 					#endif
3703*4882a593Smuzhiyun 					ret = _FALSE;
3704*4882a593Smuzhiyun 					goto exit;
3705*4882a593Smuzhiyun 				}
3706*4882a593Smuzhiyun 			}
3707*4882a593Smuzhiyun 		}
3708*4882a593Smuzhiyun 	}
3709*4882a593Smuzhiyun 
3710*4882a593Smuzhiyun exit:
3711*4882a593Smuzhiyun 	return ret;
3712*4882a593Smuzhiyun }
3713*4882a593Smuzhiyun 
rtw_hal_mcc_issue_null_data(_adapter * padapter,u8 chbw_allow,u8 ps_mode)3714*4882a593Smuzhiyun void rtw_hal_mcc_issue_null_data(_adapter *padapter, u8 chbw_allow, u8 ps_mode)
3715*4882a593Smuzhiyun {
3716*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
3717*4882a593Smuzhiyun 	_adapter *iface = NULL;
3718*4882a593Smuzhiyun 	systime start = rtw_get_current_time();
3719*4882a593Smuzhiyun 	u8 i = 0;
3720*4882a593Smuzhiyun 
3721*4882a593Smuzhiyun 	if (!MCC_EN(padapter))
3722*4882a593Smuzhiyun 		return;
3723*4882a593Smuzhiyun 
3724*4882a593Smuzhiyun 	if (rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC))
3725*4882a593Smuzhiyun 		return;
3726*4882a593Smuzhiyun 
3727*4882a593Smuzhiyun 	if (chbw_allow == _TRUE)
3728*4882a593Smuzhiyun 		return;
3729*4882a593Smuzhiyun 
3730*4882a593Smuzhiyun 	for (i = 0; i < dvobj->iface_nums; i++) {
3731*4882a593Smuzhiyun 		iface = dvobj->padapters[i];
3732*4882a593Smuzhiyun 		/* issue null data to inform ap station will leave */
3733*4882a593Smuzhiyun 		if (is_client_associated_to_ap(iface)) {
3734*4882a593Smuzhiyun 			struct mlme_ext_priv *mlmeext = &iface->mlmeextpriv;
3735*4882a593Smuzhiyun 			struct mlme_ext_info *mlmeextinfo = &mlmeext->mlmext_info;
3736*4882a593Smuzhiyun 			u8 ch = mlmeext->cur_channel;
3737*4882a593Smuzhiyun 			u8 bw = mlmeext->cur_bwmode;
3738*4882a593Smuzhiyun 			u8 offset = mlmeext->cur_ch_offset;
3739*4882a593Smuzhiyun 			struct sta_info *sta = rtw_get_stainfo(&iface->stapriv, get_my_bssid(&(mlmeextinfo->network)));
3740*4882a593Smuzhiyun 
3741*4882a593Smuzhiyun 			if (!sta)
3742*4882a593Smuzhiyun 				continue;
3743*4882a593Smuzhiyun 
3744*4882a593Smuzhiyun 			set_channel_bwmode(iface, ch, offset, bw);
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 			if (ps_mode)
3747*4882a593Smuzhiyun 				rtw_hal_macid_sleep(iface, sta->cmn.mac_id);
3748*4882a593Smuzhiyun 			else
3749*4882a593Smuzhiyun 				rtw_hal_macid_wakeup(iface, sta->cmn.mac_id);
3750*4882a593Smuzhiyun 
3751*4882a593Smuzhiyun 			issue_nulldata(iface, NULL, ps_mode, 3, 50);
3752*4882a593Smuzhiyun 		}
3753*4882a593Smuzhiyun 	}
3754*4882a593Smuzhiyun 	RTW_INFO("%s(%d ms)\n", __func__, rtw_get_passing_time_ms(start));
3755*4882a593Smuzhiyun }
3756*4882a593Smuzhiyun 
rtw_hal_mcc_append_go_p2p_ie(PADAPTER padapter,u8 * pframe,u32 * len)3757*4882a593Smuzhiyun u8 *rtw_hal_mcc_append_go_p2p_ie(PADAPTER padapter, u8 *pframe, u32 *len)
3758*4882a593Smuzhiyun {
3759*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
3760*4882a593Smuzhiyun 
3761*4882a593Smuzhiyun 	if (!MCC_EN(padapter))
3762*4882a593Smuzhiyun 		return pframe;
3763*4882a593Smuzhiyun 
3764*4882a593Smuzhiyun 	if (!rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC))
3765*4882a593Smuzhiyun 		return pframe;
3766*4882a593Smuzhiyun 
3767*4882a593Smuzhiyun 	if (pmccadapriv->p2p_go_noa_ie_len == 0)
3768*4882a593Smuzhiyun 		return pframe;
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 	_rtw_memcpy(pframe, pmccadapriv->p2p_go_noa_ie, pmccadapriv->p2p_go_noa_ie_len);
3771*4882a593Smuzhiyun 	*len = *len + pmccadapriv->p2p_go_noa_ie_len;
3772*4882a593Smuzhiyun 
3773*4882a593Smuzhiyun 	return pframe + pmccadapriv->p2p_go_noa_ie_len;
3774*4882a593Smuzhiyun }
3775*4882a593Smuzhiyun 
rtw_hal_dump_mcc_policy_table(void * sel)3776*4882a593Smuzhiyun void rtw_hal_dump_mcc_policy_table(void *sel)
3777*4882a593Smuzhiyun {
3778*4882a593Smuzhiyun 	u8 idx = 0;
3779*4882a593Smuzhiyun 	RTW_PRINT_SEL(sel, "duration\t,tsf sync offset\t,start time offset\t,interval\t,guard offset0\t,guard offset1\n");
3780*4882a593Smuzhiyun 
3781*4882a593Smuzhiyun 	for (idx = 0; idx < mcc_max_policy_num; idx ++) {
3782*4882a593Smuzhiyun 		RTW_PRINT_SEL(sel, "%d\t\t,%d\t\t\t,%d\t\t\t,%d\t\t,%d\t\t,%d\n"
3783*4882a593Smuzhiyun 			, mcc_switch_channel_policy_table[idx][MCC_DURATION_IDX]
3784*4882a593Smuzhiyun 			, mcc_switch_channel_policy_table[idx][MCC_TSF_SYNC_OFFSET_IDX]
3785*4882a593Smuzhiyun 			, mcc_switch_channel_policy_table[idx][MCC_START_TIME_OFFSET_IDX]
3786*4882a593Smuzhiyun 			, mcc_switch_channel_policy_table[idx][MCC_INTERVAL_IDX]
3787*4882a593Smuzhiyun 			, mcc_switch_channel_policy_table[idx][MCC_GUARD_OFFSET0_IDX]
3788*4882a593Smuzhiyun 			, mcc_switch_channel_policy_table[idx][MCC_GUARD_OFFSET1_IDX]);
3789*4882a593Smuzhiyun 	}
3790*4882a593Smuzhiyun }
3791*4882a593Smuzhiyun 
rtw_hal_mcc_update_macid_bitmap(PADAPTER padapter,int mac_id,u8 add)3792*4882a593Smuzhiyun void rtw_hal_mcc_update_macid_bitmap(PADAPTER padapter, int mac_id, u8 add)
3793*4882a593Smuzhiyun {
3794*4882a593Smuzhiyun 	struct mcc_adapter_priv *pmccadapriv = &padapter->mcc_adapterpriv;
3795*4882a593Smuzhiyun 
3796*4882a593Smuzhiyun 	if (!MCC_EN(padapter))
3797*4882a593Smuzhiyun 		return;
3798*4882a593Smuzhiyun 
3799*4882a593Smuzhiyun 	if (!rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC))
3800*4882a593Smuzhiyun 		return;
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun 	if (pmccadapriv->role == MCC_ROLE_GC || pmccadapriv->role == MCC_ROLE_STA)
3803*4882a593Smuzhiyun 		return;
3804*4882a593Smuzhiyun 
3805*4882a593Smuzhiyun 	if (mac_id < 0) {
3806*4882a593Smuzhiyun 		RTW_WARN("%s: mac_id < 0(%d)\n", __func__, mac_id);
3807*4882a593Smuzhiyun 		return;
3808*4882a593Smuzhiyun 	}
3809*4882a593Smuzhiyun 
3810*4882a593Smuzhiyun 	RTW_INFO(ADPT_FMT" %s macid=%d, ori mcc_macid_bitmap=0x%08x\n"
3811*4882a593Smuzhiyun 		, ADPT_ARG(padapter), add ? "add" : "clear"
3812*4882a593Smuzhiyun 		, mac_id, pmccadapriv->mcc_macid_bitmap);
3813*4882a593Smuzhiyun 
3814*4882a593Smuzhiyun 	if (add) {
3815*4882a593Smuzhiyun 		#ifdef CONFIG_MCC_PHYDM_OFFLOAD
3816*4882a593Smuzhiyun 		rtw_hal_mcc_cfg_phydm(padapter, MCC_CFG_PHYDM_ADD_CLIENT, &mac_id);
3817*4882a593Smuzhiyun 		#endif
3818*4882a593Smuzhiyun 		pmccadapriv->mcc_macid_bitmap |= BIT(mac_id);
3819*4882a593Smuzhiyun 	} else {
3820*4882a593Smuzhiyun 		#ifdef CONFIG_MCC_PHYDM_OFFLOAD
3821*4882a593Smuzhiyun 		rtw_hal_mcc_cfg_phydm(padapter, MCC_CFG_PHYDM_REMOVE_CLIENT, &mac_id);
3822*4882a593Smuzhiyun 		#endif
3823*4882a593Smuzhiyun 		pmccadapriv->mcc_macid_bitmap &= ~(BIT(mac_id));
3824*4882a593Smuzhiyun 	}
3825*4882a593Smuzhiyun 	rtw_hal_set_mcc_macid_cmd(padapter);
3826*4882a593Smuzhiyun }
3827*4882a593Smuzhiyun 
rtw_hal_mcc_process_noa(PADAPTER padapter)3828*4882a593Smuzhiyun void rtw_hal_mcc_process_noa(PADAPTER padapter)
3829*4882a593Smuzhiyun {
3830*4882a593Smuzhiyun 	struct wifidirect_info *pwdinfo = &(padapter->wdinfo);
3831*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(padapter);
3832*4882a593Smuzhiyun 	struct mcc_obj_priv *pmccobjpriv = &(dvobj->mcc_objpriv);
3833*4882a593Smuzhiyun 
3834*4882a593Smuzhiyun 	if (!MCC_EN(padapter))
3835*4882a593Smuzhiyun 		return;
3836*4882a593Smuzhiyun 
3837*4882a593Smuzhiyun 	if (!rtw_hal_check_mcc_status(padapter, MCC_STATUS_DOING_MCC))
3838*4882a593Smuzhiyun 		return;
3839*4882a593Smuzhiyun 
3840*4882a593Smuzhiyun 	if (!MLME_IS_GC(padapter))
3841*4882a593Smuzhiyun 		return;
3842*4882a593Smuzhiyun 
3843*4882a593Smuzhiyun 	switch(pwdinfo->p2p_ps_mode) {
3844*4882a593Smuzhiyun 	case P2P_PS_NONE:
3845*4882a593Smuzhiyun 		RTW_INFO("[MCC] Disable NoA under MCC\n");
3846*4882a593Smuzhiyun 		rtw_hal_mcc_update_parameter(padapter, _TRUE);
3847*4882a593Smuzhiyun 		break;
3848*4882a593Smuzhiyun 	case P2P_PS_NOA:
3849*4882a593Smuzhiyun 		RTW_INFO("[MCC] Enable NoA under MCC\n");
3850*4882a593Smuzhiyun 		break;
3851*4882a593Smuzhiyun 	default:
3852*4882a593Smuzhiyun 		break;
3853*4882a593Smuzhiyun 
3854*4882a593Smuzhiyun 	}
3855*4882a593Smuzhiyun }
3856*4882a593Smuzhiyun 
rtw_hal_mcc_parameter_init(PADAPTER padapter)3857*4882a593Smuzhiyun void rtw_hal_mcc_parameter_init(PADAPTER padapter)
3858*4882a593Smuzhiyun {
3859*4882a593Smuzhiyun 	if (!padapter->registrypriv.en_mcc)
3860*4882a593Smuzhiyun 		return;
3861*4882a593Smuzhiyun 
3862*4882a593Smuzhiyun 	if (is_primary_adapter(padapter)) {
3863*4882a593Smuzhiyun 		SET_MCC_EN_FLAG(padapter, padapter->registrypriv.en_mcc);
3864*4882a593Smuzhiyun 		SET_MCC_DURATION(padapter, padapter->registrypriv.rtw_mcc_duration);
3865*4882a593Smuzhiyun 		SET_MCC_RUNTIME_DURATION(padapter, padapter->registrypriv.rtw_mcc_enable_runtime_duration);
3866*4882a593Smuzhiyun 		SET_MCC_PHYDM_OFFLOAD(padapter, padapter->registrypriv.rtw_mcc_phydm_offload);
3867*4882a593Smuzhiyun 	}
3868*4882a593Smuzhiyun }
3869*4882a593Smuzhiyun 
3870*4882a593Smuzhiyun 
set_mcc_duration_hdl(PADAPTER adapter,const u8 * val)3871*4882a593Smuzhiyun static u8 set_mcc_duration_hdl(PADAPTER adapter, const u8 *val)
3872*4882a593Smuzhiyun {
3873*4882a593Smuzhiyun 	struct dvobj_priv *dvobj = adapter_to_dvobj(adapter);
3874*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv = &(dvobj->mcc_objpriv);
3875*4882a593Smuzhiyun 	_adapter *iface = NULL;
3876*4882a593Smuzhiyun 	u8 duration = 50;
3877*4882a593Smuzhiyun 	u8 ret = _SUCCESS, noa_enable = _FALSE, i = 0;
3878*4882a593Smuzhiyun 	enum mcc_duration_setting type;
3879*4882a593Smuzhiyun 
3880*4882a593Smuzhiyun 	if (!mccobjpriv->enable_runtime_duration)
3881*4882a593Smuzhiyun 		goto exit;
3882*4882a593Smuzhiyun 
3883*4882a593Smuzhiyun #ifdef CONFIG_P2P_PS
3884*4882a593Smuzhiyun 	/* check noa enable or not */
3885*4882a593Smuzhiyun 	for (i = 0; i < dvobj->iface_nums; i++) {
3886*4882a593Smuzhiyun 		iface = dvobj->padapters[i];
3887*4882a593Smuzhiyun 		if (iface->wdinfo.p2p_ps_mode == P2P_PS_NOA) {
3888*4882a593Smuzhiyun 			noa_enable = _TRUE;
3889*4882a593Smuzhiyun 			break;
3890*4882a593Smuzhiyun 		}
3891*4882a593Smuzhiyun 	}
3892*4882a593Smuzhiyun #endif /* CONFIG_P2P_PS */
3893*4882a593Smuzhiyun 
3894*4882a593Smuzhiyun 	type = val[0];
3895*4882a593Smuzhiyun 	duration = val[1];
3896*4882a593Smuzhiyun 
3897*4882a593Smuzhiyun 	if (type == MCC_DURATION_MAPPING) {
3898*4882a593Smuzhiyun 		switch (duration) {
3899*4882a593Smuzhiyun 			/* 0 = fair scheduling */
3900*4882a593Smuzhiyun 			case 0:
3901*4882a593Smuzhiyun 				mccobjpriv->duration= 40;
3902*4882a593Smuzhiyun 				mccobjpriv->policy_index = 2;
3903*4882a593Smuzhiyun 				mccobjpriv->mchan_sched_mode = MCC_FAIR_SCHEDULE;
3904*4882a593Smuzhiyun 				break;
3905*4882a593Smuzhiyun 			/* 1 = favor STA */
3906*4882a593Smuzhiyun 			case 1:
3907*4882a593Smuzhiyun 				mccobjpriv->duration= 70;
3908*4882a593Smuzhiyun 				mccobjpriv->policy_index = 1;
3909*4882a593Smuzhiyun 				mccobjpriv->mchan_sched_mode = MCC_FAVOR_STA;
3910*4882a593Smuzhiyun 				break;
3911*4882a593Smuzhiyun 			/* 2 = favor P2P*/
3912*4882a593Smuzhiyun 			case 2:
3913*4882a593Smuzhiyun 			default:
3914*4882a593Smuzhiyun 				mccobjpriv->duration= 30;
3915*4882a593Smuzhiyun 				mccobjpriv->policy_index = 0;
3916*4882a593Smuzhiyun 				mccobjpriv->mchan_sched_mode = MCC_FAVOR_P2P;
3917*4882a593Smuzhiyun 				break;
3918*4882a593Smuzhiyun 		}
3919*4882a593Smuzhiyun 	} else {
3920*4882a593Smuzhiyun 		mccobjpriv->duration = duration;
3921*4882a593Smuzhiyun 		rtw_hal_mcc_update_policy_table(adapter);
3922*4882a593Smuzhiyun 	}
3923*4882a593Smuzhiyun 
3924*4882a593Smuzhiyun 	/* only update sw parameter under MCC
3925*4882a593Smuzhiyun 	    it will be force update during */
3926*4882a593Smuzhiyun 	if (noa_enable)
3927*4882a593Smuzhiyun 		goto exit;
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun 	if (rtw_hal_check_mcc_status(adapter, MCC_STATUS_DOING_MCC))
3930*4882a593Smuzhiyun 		rtw_hal_mcc_update_parameter(adapter, _TRUE);
3931*4882a593Smuzhiyun exit:
3932*4882a593Smuzhiyun 	return ret;
3933*4882a593Smuzhiyun }
3934*4882a593Smuzhiyun 
rtw_set_mcc_duration_cmd(_adapter * adapter,u8 type,u8 val)3935*4882a593Smuzhiyun u8 rtw_set_mcc_duration_cmd(_adapter *adapter, u8 type, u8 val)
3936*4882a593Smuzhiyun {
3937*4882a593Smuzhiyun 	struct cmd_obj *cmdobj;
3938*4882a593Smuzhiyun 	struct drvextra_cmd_parm *pdrvextra_cmd_parm;
3939*4882a593Smuzhiyun 	struct cmd_priv *pcmdpriv = &adapter->cmdpriv;
3940*4882a593Smuzhiyun 	u8 *buf = NULL;
3941*4882a593Smuzhiyun 	u8 sz = 2;
3942*4882a593Smuzhiyun 	u8 res = _SUCCESS;
3943*4882a593Smuzhiyun 
3944*4882a593Smuzhiyun 
3945*4882a593Smuzhiyun 	cmdobj = (struct cmd_obj *)rtw_zmalloc(sizeof(struct cmd_obj));
3946*4882a593Smuzhiyun 	if (cmdobj == NULL) {
3947*4882a593Smuzhiyun 		res = _FAIL;
3948*4882a593Smuzhiyun 		goto exit;
3949*4882a593Smuzhiyun 	}
3950*4882a593Smuzhiyun 
3951*4882a593Smuzhiyun 	pdrvextra_cmd_parm = (struct drvextra_cmd_parm *)rtw_zmalloc(sizeof(struct drvextra_cmd_parm));
3952*4882a593Smuzhiyun 	if (pdrvextra_cmd_parm == NULL) {
3953*4882a593Smuzhiyun 		rtw_mfree((u8 *)cmdobj, sizeof(struct cmd_obj));
3954*4882a593Smuzhiyun 		res = _FAIL;
3955*4882a593Smuzhiyun 		goto exit;
3956*4882a593Smuzhiyun 	}
3957*4882a593Smuzhiyun 
3958*4882a593Smuzhiyun 	buf = rtw_zmalloc(sizeof(u8) * sz);
3959*4882a593Smuzhiyun 	if (buf == NULL) {
3960*4882a593Smuzhiyun 		rtw_mfree((u8 *)cmdobj, sizeof(struct cmd_obj));
3961*4882a593Smuzhiyun 		rtw_mfree((u8 *)pdrvextra_cmd_parm, sizeof(struct drvextra_cmd_parm));
3962*4882a593Smuzhiyun 		res = _FAIL;
3963*4882a593Smuzhiyun 		goto exit;
3964*4882a593Smuzhiyun 	}
3965*4882a593Smuzhiyun 
3966*4882a593Smuzhiyun 	pdrvextra_cmd_parm->ec_id = MCC_CMD_WK_CID;
3967*4882a593Smuzhiyun 	pdrvextra_cmd_parm->type = MCC_SET_DURATION_WK_CID;
3968*4882a593Smuzhiyun 	pdrvextra_cmd_parm->size = sz;
3969*4882a593Smuzhiyun 	pdrvextra_cmd_parm->pbuf = buf;
3970*4882a593Smuzhiyun 
3971*4882a593Smuzhiyun 	_rtw_memcpy(buf, &type, 1);
3972*4882a593Smuzhiyun 	_rtw_memcpy(buf + 1, &val, 1);
3973*4882a593Smuzhiyun 
3974*4882a593Smuzhiyun 	init_h2fwcmd_w_parm_no_rsp(cmdobj, pdrvextra_cmd_parm, CMD_SET_DRV_EXTRA);
3975*4882a593Smuzhiyun 	res = rtw_enqueue_cmd(pcmdpriv, cmdobj);
3976*4882a593Smuzhiyun 
3977*4882a593Smuzhiyun exit:
3978*4882a593Smuzhiyun 	return res;
3979*4882a593Smuzhiyun }
3980*4882a593Smuzhiyun 
3981*4882a593Smuzhiyun #ifdef CONFIG_MCC_PHYDM_OFFLOAD
mcc_phydm_offload_enable_hdl(_adapter * adapter,const u8 * val)3982*4882a593Smuzhiyun static u8 mcc_phydm_offload_enable_hdl(_adapter *adapter, const u8 *val)
3983*4882a593Smuzhiyun {
3984*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv =  adapter_to_mccobjpriv(adapter);
3985*4882a593Smuzhiyun 	u8 ret = _SUCCESS;
3986*4882a593Smuzhiyun 	u8 enable = *val;
3987*4882a593Smuzhiyun 
3988*4882a593Smuzhiyun 	/*only modify driver parameter during non-mcc status */
3989*4882a593Smuzhiyun 	if (!rtw_hal_check_mcc_status(adapter, MCC_STATUS_DOING_MCC)) {
3990*4882a593Smuzhiyun 		mccobjpriv->mcc_phydm_offload = enable;
3991*4882a593Smuzhiyun 	} else {
3992*4882a593Smuzhiyun 		/*modify both driver & phydm parameter during mcc status */
3993*4882a593Smuzhiyun 		mccobjpriv->mcc_phydm_offload = enable;
3994*4882a593Smuzhiyun 		rtw_hal_mcc_cfg_phydm(adapter, MCC_CFG_PHYDM_OFFLOAD, &mccobjpriv->mcc_phydm_offload);
3995*4882a593Smuzhiyun 	}
3996*4882a593Smuzhiyun 
3997*4882a593Smuzhiyun 	RTW_INFO("[MCC] phydm offload enable hdl(%d)\n", mccobjpriv->mcc_phydm_offload);
3998*4882a593Smuzhiyun 
3999*4882a593Smuzhiyun 	return ret;
4000*4882a593Smuzhiyun }
4001*4882a593Smuzhiyun 
rtw_set_mcc_phydm_offload_enable_cmd(_adapter * adapter,u8 enable,u8 enqueue)4002*4882a593Smuzhiyun u8 rtw_set_mcc_phydm_offload_enable_cmd(_adapter *adapter, u8 enable, u8 enqueue)
4003*4882a593Smuzhiyun {
4004*4882a593Smuzhiyun 	u8 res = _SUCCESS;
4005*4882a593Smuzhiyun 
4006*4882a593Smuzhiyun 	if (enqueue) {
4007*4882a593Smuzhiyun 		struct cmd_obj *cmdobj;
4008*4882a593Smuzhiyun 		struct drvextra_cmd_parm *pdrvextra_cmd_parm;
4009*4882a593Smuzhiyun 		struct cmd_priv *pcmdpriv = &adapter->cmdpriv;
4010*4882a593Smuzhiyun 		u8 *mcc_phydm_offload_enable = NULL;
4011*4882a593Smuzhiyun 
4012*4882a593Smuzhiyun 
4013*4882a593Smuzhiyun 		cmdobj = (struct cmd_obj *)rtw_zmalloc(sizeof(struct cmd_obj));
4014*4882a593Smuzhiyun 		if (cmdobj == NULL) {
4015*4882a593Smuzhiyun 			res = _FAIL;
4016*4882a593Smuzhiyun 			goto exit;
4017*4882a593Smuzhiyun 		}
4018*4882a593Smuzhiyun 
4019*4882a593Smuzhiyun 		pdrvextra_cmd_parm = (struct drvextra_cmd_parm *)rtw_zmalloc(sizeof(struct drvextra_cmd_parm));
4020*4882a593Smuzhiyun 		if (pdrvextra_cmd_parm == NULL) {
4021*4882a593Smuzhiyun 			rtw_mfree((u8 *)cmdobj, sizeof(struct cmd_obj));
4022*4882a593Smuzhiyun 			res = _FAIL;
4023*4882a593Smuzhiyun 			goto exit;
4024*4882a593Smuzhiyun 		}
4025*4882a593Smuzhiyun 
4026*4882a593Smuzhiyun 		mcc_phydm_offload_enable = rtw_zmalloc(sizeof(u8));
4027*4882a593Smuzhiyun 		if (mcc_phydm_offload_enable == NULL) {
4028*4882a593Smuzhiyun 			rtw_mfree((u8 *)cmdobj, sizeof(struct cmd_obj));
4029*4882a593Smuzhiyun 			rtw_mfree((u8 *)pdrvextra_cmd_parm, sizeof(struct drvextra_cmd_parm));
4030*4882a593Smuzhiyun 			res = _FAIL;
4031*4882a593Smuzhiyun 			goto exit;
4032*4882a593Smuzhiyun 		}
4033*4882a593Smuzhiyun 
4034*4882a593Smuzhiyun 		pdrvextra_cmd_parm->ec_id = MCC_CMD_WK_CID;
4035*4882a593Smuzhiyun 		pdrvextra_cmd_parm->type = MCC_SET_PHYDM_OFFLOAD_WK_CID;
4036*4882a593Smuzhiyun 		pdrvextra_cmd_parm->size = 1;
4037*4882a593Smuzhiyun 		pdrvextra_cmd_parm->pbuf = mcc_phydm_offload_enable;
4038*4882a593Smuzhiyun 
4039*4882a593Smuzhiyun 		_rtw_memcpy(mcc_phydm_offload_enable, &enable, 1);
4040*4882a593Smuzhiyun 		init_h2fwcmd_w_parm_no_rsp(cmdobj, pdrvextra_cmd_parm, CMD_SET_DRV_EXTRA);
4041*4882a593Smuzhiyun 		res = rtw_enqueue_cmd(pcmdpriv, cmdobj);
4042*4882a593Smuzhiyun 	} else {
4043*4882a593Smuzhiyun 		mcc_phydm_offload_enable_hdl(adapter, &enable);
4044*4882a593Smuzhiyun 	}
4045*4882a593Smuzhiyun 
4046*4882a593Smuzhiyun exit:
4047*4882a593Smuzhiyun 	return res;
4048*4882a593Smuzhiyun }
4049*4882a593Smuzhiyun #endif
4050*4882a593Smuzhiyun 
rtw_mcc_cmd_hdl(_adapter * adapter,u8 type,const u8 * val)4051*4882a593Smuzhiyun u8 rtw_mcc_cmd_hdl(_adapter *adapter, u8 type, const u8 *val)
4052*4882a593Smuzhiyun {
4053*4882a593Smuzhiyun 	struct mcc_obj_priv *mccobjpriv =  adapter_to_mccobjpriv(adapter);
4054*4882a593Smuzhiyun 	u8 ret = _SUCCESS;
4055*4882a593Smuzhiyun 
4056*4882a593Smuzhiyun 	switch (type) {
4057*4882a593Smuzhiyun 	case MCC_SET_DURATION_WK_CID:
4058*4882a593Smuzhiyun 		set_mcc_duration_hdl(adapter, val);
4059*4882a593Smuzhiyun 		break;
4060*4882a593Smuzhiyun 	case MCC_GET_DBG_REG_WK_CID:
4061*4882a593Smuzhiyun 		mcc_get_reg_hdl(adapter, val);
4062*4882a593Smuzhiyun 		break;
4063*4882a593Smuzhiyun 	#ifdef CONFIG_MCC_PHYDM_OFFLOAD
4064*4882a593Smuzhiyun 	case MCC_SET_PHYDM_OFFLOAD_WK_CID:
4065*4882a593Smuzhiyun 		mcc_phydm_offload_enable_hdl(adapter, val);
4066*4882a593Smuzhiyun 		break;
4067*4882a593Smuzhiyun 	#endif
4068*4882a593Smuzhiyun 	default:
4069*4882a593Smuzhiyun 		RTW_ERR("[MCC] rtw_mcc_cmd_hdl fail(%d)\n", type);
4070*4882a593Smuzhiyun 		break;
4071*4882a593Smuzhiyun 	}
4072*4882a593Smuzhiyun 
4073*4882a593Smuzhiyun 
4074*4882a593Smuzhiyun 
4075*4882a593Smuzhiyun 	return ret;
4076*4882a593Smuzhiyun }
4077*4882a593Smuzhiyun 
4078*4882a593Smuzhiyun #endif /* CONFIG_MCC_MODE */
4079