xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8821cs/include/rtl8814a_spec.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *****************************************************************************/
15*4882a593Smuzhiyun #ifndef __RTL8814A_SPEC_H__
16*4882a593Smuzhiyun #define __RTL8814A_SPEC_H__
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <drv_conf.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* ************************************************************
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * ************************************************************ */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* -----------------------------------------------------
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  *	0x0000h ~ 0x00FFh	System Configuration
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * ----------------------------------------------------- */
30*4882a593Smuzhiyun #define REG_SYS_ISO_CTRL_8814A			0x0000	/* 2 Byte */
31*4882a593Smuzhiyun #define REG_SYS_FUNC_EN_8814A			0x0002	/* 2 Byte */
32*4882a593Smuzhiyun #define REG_SYS_PW_CTRL_8814A			0x0004	/* 4 Byte        */
33*4882a593Smuzhiyun #define REG_SYS_CLKR_8814A				0x0008	/* 2 Byte */
34*4882a593Smuzhiyun #define REG_SYS_EEPROM_CTRL_8814A		0x000A	/* 2 Byte        */
35*4882a593Smuzhiyun #define REG_EE_VPD_8814A				0x000C	/* 2 Byte */
36*4882a593Smuzhiyun #define REG_SYS_SWR_CTRL1_8814A			0x0010	/* 1 Byte */
37*4882a593Smuzhiyun #define REG_SPS0_CTRL_8814A				0x0011	/* 7 Byte */
38*4882a593Smuzhiyun #define REG_SYS_SWR_CTRL3_8814A			0x0018	/* 4 Byte */
39*4882a593Smuzhiyun #define REG_RSV_CTRL_8814A				0x001C	/* 3 Byte */
40*4882a593Smuzhiyun #define REG_RF_CTRL0_8814A				0x001F	/* 1 Byte */
41*4882a593Smuzhiyun #define REG_RF_CTRL1_8814A				0x0020	/* 1 Byte */
42*4882a593Smuzhiyun #define REG_RF_CTRL2_8814A				0x0021	/* 1 Byte */
43*4882a593Smuzhiyun #define REG_LPLDO_CTRL_8814A			0x0023	/* 1 Byte */
44*4882a593Smuzhiyun #define REG_AFE_CTRL1_8814A				0x0024	/* 4 Byte        */
45*4882a593Smuzhiyun #define REG_AFE_CTRL2_8814A				0x0028	/* 4 Byte        */
46*4882a593Smuzhiyun #define REG_AFE_CTRL3_8814A				0x002c	/* 4 Byte  */
47*4882a593Smuzhiyun #define REG_EFUSE_CTRL_8814A			0x0030
48*4882a593Smuzhiyun #define REG_LDO_EFUSE_CTRL_8814A		0x0034
49*4882a593Smuzhiyun #define REG_PWR_DATA_8814A				0x0038
50*4882a593Smuzhiyun #define REG_CAL_TIMER_8814A				0x003C
51*4882a593Smuzhiyun #define REG_ACLK_MON_8814A				0x003E
52*4882a593Smuzhiyun #define REG_GPIO_MUXCFG_8814A			0x0040
53*4882a593Smuzhiyun #define REG_GPIO_IO_SEL_8814A			0x0042
54*4882a593Smuzhiyun #define REG_MAC_PINMUX_CFG_8814A		0x0043
55*4882a593Smuzhiyun #define REG_GPIO_PIN_CTRL_8814A			0x0044
56*4882a593Smuzhiyun #define REG_GPIO_INTM_8814A				0x0048
57*4882a593Smuzhiyun #define REG_LEDCFG0_8814A				0x004C
58*4882a593Smuzhiyun #define REG_LEDCFG1_8814A				0x004D
59*4882a593Smuzhiyun #define REG_LEDCFG2_8814A				0x004E
60*4882a593Smuzhiyun #define REG_LEDCFG3_8814A				0x004F
61*4882a593Smuzhiyun #define REG_FSIMR_8814A					0x0050
62*4882a593Smuzhiyun #define REG_FSISR_8814A					0x0054
63*4882a593Smuzhiyun #define REG_HSIMR_8814A					0x0058
64*4882a593Smuzhiyun #define REG_HSISR_8814A					0x005c
65*4882a593Smuzhiyun #define REG_GPIO_EXT_CTRL_8814A			0x0060
66*4882a593Smuzhiyun #define REG_GPIO_STATUS_8814A			0x006C
67*4882a593Smuzhiyun #define REG_SDIO_CTRL_8814A				0x0070
68*4882a593Smuzhiyun #define REG_HCI_OPT_CTRL_8814A			0x0074
69*4882a593Smuzhiyun #define REG_RF_CTRL3_8814A				0x0076	/* 1 Byte */
70*4882a593Smuzhiyun #define REG_AFE_CTRL4_8814A				0x0078
71*4882a593Smuzhiyun #define REG_8051FW_CTRL_8814A			0x0080
72*4882a593Smuzhiyun #define REG_HIMR0_8814A					0x00B0
73*4882a593Smuzhiyun #define REG_HISR0_8814A					0x00B4
74*4882a593Smuzhiyun #define REG_HIMR1_8814A					0x00B8
75*4882a593Smuzhiyun #define REG_HISR1_8814A					0x00BC
76*4882a593Smuzhiyun #define REG_SYS_CFG1_8814A				0x00F0
77*4882a593Smuzhiyun #define REG_SYS_CFG2_8814A				0x00FC
78*4882a593Smuzhiyun #define REG_SYS_CFG3_8814A				0x1000
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* -----------------------------------------------------
81*4882a593Smuzhiyun  *
82*4882a593Smuzhiyun  *	0x0100h ~ 0x01FFh	MACTOP General Configuration
83*4882a593Smuzhiyun  *
84*4882a593Smuzhiyun  * ----------------------------------------------------- */
85*4882a593Smuzhiyun #define REG_CR_8814A						0x0100
86*4882a593Smuzhiyun #define REG_PBP_8814A					0x0104
87*4882a593Smuzhiyun #define REG_PKT_BUFF_ACCESS_CTRL_8814A	0x0106
88*4882a593Smuzhiyun #define REG_TRXDMA_CTRL_8814A			0x010C
89*4882a593Smuzhiyun #define REG_TRXFF_BNDY_8814A			0x0114
90*4882a593Smuzhiyun #define REG_TRXFF_STATUS_8814A			0x0118
91*4882a593Smuzhiyun #define REG_RXFF_PTR_8814A				0x011C
92*4882a593Smuzhiyun #define REG_CPWM_8814A					0x012F
93*4882a593Smuzhiyun #define REG_FWIMR_8814A					0x0130
94*4882a593Smuzhiyun #define REG_FWISR_8814A					0x0134
95*4882a593Smuzhiyun #define REG_FTIMR_8814A					0x0138
96*4882a593Smuzhiyun #define REG_PKTBUF_DBG_CTRL_8814A		0x0140
97*4882a593Smuzhiyun #define REG_RXPKTBUF_CTRL_8814A		0x0142
98*4882a593Smuzhiyun #define REG_PKTBUF_DBG_DATA_L_8814A	0x0144
99*4882a593Smuzhiyun #define REG_PKTBUF_DBG_DATA_H_8814A	0x0148
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define REG_WOWLAN_WAKE_REASON			REG_MCUTST_WOWLAN
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define REG_TC0_CTRL_8814A				0x0150
104*4882a593Smuzhiyun #define REG_TC1_CTRL_8814A				0x0154
105*4882a593Smuzhiyun #define REG_TC2_CTRL_8814A				0x0158
106*4882a593Smuzhiyun #define REG_TC3_CTRL_8814A				0x015C
107*4882a593Smuzhiyun #define REG_TC4_CTRL_8814A				0x0160
108*4882a593Smuzhiyun #define REG_TCUNIT_BASE_8814A			0x0164
109*4882a593Smuzhiyun #define REG_RSVD3_8814A					0x0168
110*4882a593Smuzhiyun #define REG_C2HEVT_MSG_NORMAL_8814A	0x01A0
111*4882a593Smuzhiyun #define REG_C2HEVT_CLEAR_8814A			0x01AF
112*4882a593Smuzhiyun #define REG_MCUTST_1_8814A				0x01C0
113*4882a593Smuzhiyun #define REG_MCUTST_WOWLAN_8814A		0x01C7
114*4882a593Smuzhiyun #define REG_FMETHR_8814A				0x01C8
115*4882a593Smuzhiyun #define REG_HMETFR_8814A				0x01CC
116*4882a593Smuzhiyun #define REG_HMEBOX_0_8814A				0x01D0
117*4882a593Smuzhiyun #define REG_HMEBOX_1_8814A				0x01D4
118*4882a593Smuzhiyun #define REG_HMEBOX_2_8814A				0x01D8
119*4882a593Smuzhiyun #define REG_HMEBOX_3_8814A				0x01DC
120*4882a593Smuzhiyun #define REG_LLT_INIT_8814A				0x01E0
121*4882a593Smuzhiyun #define REG_LLT_ADDR_8814A				0x01E4 /* 20130415 KaiYuan add for 8814 */
122*4882a593Smuzhiyun #define REG_HMEBOX_EXT0_8814A			0x01F0
123*4882a593Smuzhiyun #define REG_HMEBOX_EXT1_8814A			0x01F4
124*4882a593Smuzhiyun #define REG_HMEBOX_EXT2_8814A			0x01F8
125*4882a593Smuzhiyun #define REG_HMEBOX_EXT3_8814A			0x01FC
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* -----------------------------------------------------
128*4882a593Smuzhiyun  *
129*4882a593Smuzhiyun  *	0x0200h ~ 0x027Fh	TXDMA Configuration
130*4882a593Smuzhiyun  *
131*4882a593Smuzhiyun  * ----------------------------------------------------- */
132*4882a593Smuzhiyun #define REG_FIFOPAGE_CTRL_1_8814A			0x0200
133*4882a593Smuzhiyun #define REG_FIFOPAGE_CTRL_2_8814A		0x0204
134*4882a593Smuzhiyun #define REG_AUTO_LLT_8814A					0x0208
135*4882a593Smuzhiyun #define REG_TXDMA_OFFSET_CHK_8814A	0x020C
136*4882a593Smuzhiyun #define REG_TXDMA_STATUS_8814A			0x0210
137*4882a593Smuzhiyun #define REG_RQPN_NPQ_8814A				0x0214
138*4882a593Smuzhiyun #define REG_TQPNT1_8814A					0x0218
139*4882a593Smuzhiyun #define REG_TQPNT2_8814A					0x021C
140*4882a593Smuzhiyun #define REG_TQPNT3_8814A					0x0220
141*4882a593Smuzhiyun #define REG_TQPNT4_8814A					0x0224
142*4882a593Smuzhiyun #define REG_RQPN_CTRL_1_8814A				0x0228
143*4882a593Smuzhiyun #define REG_RQPN_CTRL_2_8814A				0x022C
144*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_1_8814A			0x0230
145*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_2_8814A			0x0234
146*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_3_8814A			0x0238
147*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_4_8814A			0x023C
148*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_5_8814A			0x0240
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* -----------------------------------------------------
152*4882a593Smuzhiyun  *
153*4882a593Smuzhiyun  *	0x0280h ~ 0x02FFh	RXDMA Configuration
154*4882a593Smuzhiyun  *
155*4882a593Smuzhiyun  * ----------------------------------------------------- */
156*4882a593Smuzhiyun #define REG_RXDMA_AGG_PG_TH_8814A		0x0280
157*4882a593Smuzhiyun #define REG_RXPKT_NUM_8814A				0x0284 /* The number of packets in RXPKTBUF. */
158*4882a593Smuzhiyun #define REG_RXDMA_CONTROL_8814A			0x0286 /* ?????? Control the RX DMA. */
159*4882a593Smuzhiyun #define REG_RXDMA_STATUS_8814A			0x0288
160*4882a593Smuzhiyun #define REG_RXDMA_MODE_8814A				0x0290 /* ?????? */
161*4882a593Smuzhiyun #define REG_EARLY_MODE_CONTROL_8814A	0x02BC /* ?????? */
162*4882a593Smuzhiyun #define REG_RSVD5_8814A					0x02F0 /* ?????? */
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* -----------------------------------------------------
166*4882a593Smuzhiyun  *
167*4882a593Smuzhiyun  *	0x0300h ~ 0x03FFh	PCIe
168*4882a593Smuzhiyun  *
169*4882a593Smuzhiyun  * ----------------------------------------------------- */
170*4882a593Smuzhiyun #define	REG_PCIE_CTRL_REG_8814A			0x0300
171*4882a593Smuzhiyun #define	REG_INT_MIG_8814A				0x0304	/* Interrupt Migration */
172*4882a593Smuzhiyun #define	REG_BCNQ_TXBD_DESA_8814A		0x0308	/* TX Beacon Descriptor Address */
173*4882a593Smuzhiyun #define	REG_MGQ_TXBD_DESA_8814A			0x0310	/* TX Manage Queue Descriptor Address */
174*4882a593Smuzhiyun #define	REG_VOQ_TXBD_DESA_8814A			0x0318	/* TX VO Queue Descriptor Address */
175*4882a593Smuzhiyun #define	REG_VIQ_TXBD_DESA_8814A			0x0320	/* TX VI Queue Descriptor Address */
176*4882a593Smuzhiyun #define	REG_BEQ_TXBD_DESA_8814A			0x0328	/* TX BE Queue Descriptor Address */
177*4882a593Smuzhiyun #define	REG_BKQ_TXBD_DESA_8814A			0x0330	/* TX BK Queue Descriptor Address */
178*4882a593Smuzhiyun #define	REG_RXQ_RXBD_DESA_8814A			0x0338	/* RX Queue	Descriptor Address */
179*4882a593Smuzhiyun #define REG_HI0Q_TXBD_DESA_8814A		0x0340
180*4882a593Smuzhiyun #define REG_HI1Q_TXBD_DESA_8814A		0x0348
181*4882a593Smuzhiyun #define REG_HI2Q_TXBD_DESA_8814A		0x0350
182*4882a593Smuzhiyun #define REG_HI3Q_TXBD_DESA_8814A		0x0358
183*4882a593Smuzhiyun #define REG_HI4Q_TXBD_DESA_8814A		0x0360
184*4882a593Smuzhiyun #define REG_HI5Q_TXBD_DESA_8814A		0x0368
185*4882a593Smuzhiyun #define REG_HI6Q_TXBD_DESA_8814A		0x0370
186*4882a593Smuzhiyun #define REG_HI7Q_TXBD_DESA_8814A		0x0378
187*4882a593Smuzhiyun #define	REG_MGQ_TXBD_NUM_8814A			0x0380
188*4882a593Smuzhiyun #define	REG_RX_RXBD_NUM_8814A			0x0382
189*4882a593Smuzhiyun #define	REG_VOQ_TXBD_NUM_8814A			0x0384
190*4882a593Smuzhiyun #define	REG_VIQ_TXBD_NUM_8814A			0x0386
191*4882a593Smuzhiyun #define	REG_BEQ_TXBD_NUM_8814A			0x0388
192*4882a593Smuzhiyun #define	REG_BKQ_TXBD_NUM_8814A			0x038A
193*4882a593Smuzhiyun #define	REG_HI0Q_TXBD_NUM_8814A			0x038C
194*4882a593Smuzhiyun #define	REG_HI1Q_TXBD_NUM_8814A			0x038E
195*4882a593Smuzhiyun #define	REG_HI2Q_TXBD_NUM_8814A			0x0390
196*4882a593Smuzhiyun #define	REG_HI3Q_TXBD_NUM_8814A			0x0392
197*4882a593Smuzhiyun #define	REG_HI4Q_TXBD_NUM_8814A			0x0394
198*4882a593Smuzhiyun #define	REG_HI5Q_TXBD_NUM_8814A			0x0396
199*4882a593Smuzhiyun #define	REG_HI6Q_TXBD_NUM_8814A			0x0398
200*4882a593Smuzhiyun #define	REG_HI7Q_TXBD_NUM_8814A			0x039A
201*4882a593Smuzhiyun #define	REG_TSFTIMER_HCI_8814A			0x039C
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* Read Write Point */
204*4882a593Smuzhiyun #define	REG_VOQ_TXBD_IDX_8814A			0x03A0
205*4882a593Smuzhiyun #define	REG_VIQ_TXBD_IDX_8814A			0x03A4
206*4882a593Smuzhiyun #define	REG_BEQ_TXBD_IDX_8814A			0x03A8
207*4882a593Smuzhiyun #define	REG_BKQ_TXBD_IDX_8814A			0x03AC
208*4882a593Smuzhiyun #define	REG_MGQ_TXBD_IDX_8814A			0x03B0
209*4882a593Smuzhiyun #define	REG_RXQ_TXBD_IDX_8814A			0x03B4
210*4882a593Smuzhiyun #define	REG_HI0Q_TXBD_IDX_8814A			0x03B8
211*4882a593Smuzhiyun #define	REG_HI1Q_TXBD_IDX_8814A			0x03BC
212*4882a593Smuzhiyun #define	REG_HI2Q_TXBD_IDX_8814A			0x03C0
213*4882a593Smuzhiyun #define	REG_HI3Q_TXBD_IDX_8814A			0x03C4
214*4882a593Smuzhiyun #define	REG_HI4Q_TXBD_IDX_8814A			0x03C8
215*4882a593Smuzhiyun #define	REG_HI5Q_TXBD_IDX_8814A			0x03CC
216*4882a593Smuzhiyun #define	REG_HI6Q_TXBD_IDX_8814A			0x03D0
217*4882a593Smuzhiyun #define	REG_HI7Q_TXBD_IDX_8814A			0x03D4
218*4882a593Smuzhiyun #define REG_DBG_SEL_V1_8814A				0x03D8
219*4882a593Smuzhiyun #define REG_PCIE_HRPWM1_V1_8814A			0x03D9
220*4882a593Smuzhiyun #define REG_PCIE_HCPWM1_V1_8814A			0x03DA
221*4882a593Smuzhiyun #define REG_PCIE_CTRL2_8814A				0x03DB
222*4882a593Smuzhiyun #define REG_PCIE_HRPWM2_V1_8814A			0x03DC
223*4882a593Smuzhiyun #define REG_PCIE_HCPWM2_V1_8814A			0x03DE
224*4882a593Smuzhiyun #define REG_PCIE_H2C_MSG_V1_8814A		0x03E0
225*4882a593Smuzhiyun #define REG_PCIE_C2H_MSG_V1_8814A		0x03E4
226*4882a593Smuzhiyun #define REG_DBI_WDATA_V1_8814A			0x03E8
227*4882a593Smuzhiyun #define REG_DBI_RDATA_V1_8814A			0x03EC
228*4882a593Smuzhiyun #define REG_DBI_FLAG_V1_8814A				0x03F0
229*4882a593Smuzhiyun #define REG_MDIO_V1_8814A					0x03F4
230*4882a593Smuzhiyun #define REG_PCIE_MIX_CFG_8814A			0x03F8
231*4882a593Smuzhiyun #define REG_DBG_8814A						0x03FC
232*4882a593Smuzhiyun /* -----------------------------------------------------
233*4882a593Smuzhiyun  *
234*4882a593Smuzhiyun  *	0x0400h ~ 0x047Fh	Protocol Configuration
235*4882a593Smuzhiyun  *
236*4882a593Smuzhiyun  * ----------------------------------------------------- */
237*4882a593Smuzhiyun #define REG_VOQ_INFORMATION_8814A		0x0400
238*4882a593Smuzhiyun #define REG_VIQ_INFORMATION_8814A		0x0404
239*4882a593Smuzhiyun #define REG_BEQ_INFORMATION_8814A		0x0408
240*4882a593Smuzhiyun #define REG_BKQ_INFORMATION_8814A		0x040C
241*4882a593Smuzhiyun #define REG_MGQ_INFORMATION_8814A		0x0410
242*4882a593Smuzhiyun #define REG_HGQ_INFORMATION_8814A		0x0414
243*4882a593Smuzhiyun #define REG_BCNQ_INFORMATION_8814A	0x0418
244*4882a593Smuzhiyun #define REG_TXPKT_EMPTY_8814A			0x041A
245*4882a593Smuzhiyun #define REG_CPU_MGQ_INFORMATION_8814A	0x041C
246*4882a593Smuzhiyun #define REG_FWHW_TXQ_CTRL_8814A		0x0420
247*4882a593Smuzhiyun #define REG_HWSEQ_CTRL_8814A			0x0423
248*4882a593Smuzhiyun #define REG_TXPKTBUF_BCNQ_BDNY_8814A	0x0424
249*4882a593Smuzhiyun /* #define REG_MGQ_BDNY_8814A				0x0425 */
250*4882a593Smuzhiyun #define REG_LIFETIME_EN_8814A				0x0426
251*4882a593Smuzhiyun /* #define REG_FW_FREE_TAIL_8814A			0x0427 */
252*4882a593Smuzhiyun #define REG_SPEC_SIFS_8814A				0x0428
253*4882a593Smuzhiyun #define REG_RETRY_LIMIT_8814A				0x042A
254*4882a593Smuzhiyun #define REG_TXBF_CTRL_8814A				0x042C
255*4882a593Smuzhiyun #define REG_DARFRC_8814A				0x0430
256*4882a593Smuzhiyun #define REG_RARFRC_8814A				0x0438
257*4882a593Smuzhiyun #define REG_RRSR_8814A					0x0440
258*4882a593Smuzhiyun #define REG_ARFR0_8814A					0x0444
259*4882a593Smuzhiyun #define REG_ARFR1_8814A					0x044C
260*4882a593Smuzhiyun #define REG_CCK_CHECK_8814A				0x0454
261*4882a593Smuzhiyun #define REG_AMPDU_MAX_TIME_8814A			0x0455
262*4882a593Smuzhiyun #define REG_TXPKTBUF_BCNQ1_BDNY_8814A	0x0456
263*4882a593Smuzhiyun #define REG_AMPDU_MAX_LENGTH_8814A	0x0458
264*4882a593Smuzhiyun #define REG_ACQ_STOP_8814A				0x045C
265*4882a593Smuzhiyun #define REG_NDPA_RATE_8814A				0x045D
266*4882a593Smuzhiyun #define REG_TX_HANG_CTRL_8814A			0x045E
267*4882a593Smuzhiyun #define REG_NDPA_OPT_CTRL_8814A		0x045F
268*4882a593Smuzhiyun #define REG_FAST_EDCA_CTRL_8814A		0x0460
269*4882a593Smuzhiyun #define REG_RD_RESP_PKT_TH_8814A		0x0463
270*4882a593Smuzhiyun #define REG_CMDQ_INFO_8814A				0x0464
271*4882a593Smuzhiyun #define REG_Q4_INFO_8814A					0x0468
272*4882a593Smuzhiyun #define REG_Q5_INFO_8814A					0x046C
273*4882a593Smuzhiyun #define REG_Q6_INFO_8814A					0x0470
274*4882a593Smuzhiyun #define REG_Q7_INFO_8814A					0x0474
275*4882a593Smuzhiyun #define REG_WMAC_LBK_BUF_HD_8814A		0x0478
276*4882a593Smuzhiyun #define REG_MGQ_PGBNDY_8814A				0x047A
277*4882a593Smuzhiyun #define REG_INIRTS_RATE_SEL_8814A			0x0480
278*4882a593Smuzhiyun #define REG_BASIC_CFEND_RATE_8814A		0x0481
279*4882a593Smuzhiyun #define REG_STBC_CFEND_RATE_8814A		0x0482
280*4882a593Smuzhiyun #define REG_DATA_SC_8814A					0x0483
281*4882a593Smuzhiyun #define REG_MACID_SLEEP3_8814A			0x0484
282*4882a593Smuzhiyun #define REG_MACID_SLEEP1_8814A			0x0488
283*4882a593Smuzhiyun #ifdef CONFIG_WOWLAN
284*4882a593Smuzhiyun 	#define REG_TXPKTBUF_IV_LOW				0x0484
285*4882a593Smuzhiyun 	#define REG_TXPKTBUF_IV_HIGH			0x0488
286*4882a593Smuzhiyun #endif /* CONFIG_WOWLAN */
287*4882a593Smuzhiyun #define REG_ARFR2_8814A					0x048C
288*4882a593Smuzhiyun #define REG_ARFR3_8814A					0x0494
289*4882a593Smuzhiyun #define REG_ARFR4_8814A					0x049C
290*4882a593Smuzhiyun #define REG_ARFR5_8814A					0x04A4
291*4882a593Smuzhiyun #define REG_TXRPT_START_OFFSET_8814A		0x04AC
292*4882a593Smuzhiyun #define REG_TRYING_CNT_TH_8814A			0x04B0
293*4882a593Smuzhiyun #define REG_POWER_STAGE1_8814A		0x04B4
294*4882a593Smuzhiyun #define REG_POWER_STAGE2_8814A		0x04B8
295*4882a593Smuzhiyun #define REG_SW_AMPDU_BURST_MODE_CTRL_8814A	0x04BC
296*4882a593Smuzhiyun #define REG_PKT_LIFE_TIME_8814A			0x04C0
297*4882a593Smuzhiyun #define REG_PKT_BE_BK_LIFE_TIME_8814A		0x04C2 /* ?????? */
298*4882a593Smuzhiyun #define REG_STBC_SETTING_8814A			0x04C4
299*4882a593Smuzhiyun #define REG_STBC_8814A						0x04C5
300*4882a593Smuzhiyun #define REG_QUEUE_CTRL_8814A				0x04C6
301*4882a593Smuzhiyun #define REG_SINGLE_AMPDU_CTRL_8814A		0x04C7
302*4882a593Smuzhiyun #define REG_PROT_MODE_CTRL_8814A		0x04C8
303*4882a593Smuzhiyun #define REG_MAX_AGGR_NUM_8814A		0x04CA
304*4882a593Smuzhiyun #define REG_RTS_MAX_AGGR_NUM_8814A	0x04CB
305*4882a593Smuzhiyun #define REG_BAR_MODE_CTRL_8814A		0x04CC
306*4882a593Smuzhiyun #define REG_RA_TRY_RATE_AGG_LMT_8814A	0x04CF
307*4882a593Smuzhiyun #define REG_MACID_SLEEP2_8814A			0x04D0
308*4882a593Smuzhiyun #define REG_MACID_SLEEP0_8814A			0x04D4
309*4882a593Smuzhiyun #define REG_HW_SEQ0_8814A				0x04D8
310*4882a593Smuzhiyun #define REG_HW_SEQ1_8814A				0x04DA
311*4882a593Smuzhiyun #define REG_HW_SEQ2_8814A				0x04DC
312*4882a593Smuzhiyun #define REG_HW_SEQ3_8814A				0x04DE
313*4882a593Smuzhiyun #define REG_NULL_PKT_STATUS_8814A			0x04E0
314*4882a593Smuzhiyun #define REG_PTCL_ERR_STATUS_8814A			0x04E2
315*4882a593Smuzhiyun #define REG_DROP_PKT_NUM_8814A			0x04EC
316*4882a593Smuzhiyun #define REG_PTCL_TX_RPT_8814A				0x04F0
317*4882a593Smuzhiyun #define REG_Dummy_8814A					0x04FC
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /* -----------------------------------------------------
321*4882a593Smuzhiyun  *
322*4882a593Smuzhiyun  *	0x0500h ~ 0x05FFh	EDCA Configuration
323*4882a593Smuzhiyun  *
324*4882a593Smuzhiyun  * ----------------------------------------------------- */
325*4882a593Smuzhiyun #define REG_EDCA_VO_PARAM_8814A			0x0500
326*4882a593Smuzhiyun #define REG_EDCA_VI_PARAM_8814A			0x0504
327*4882a593Smuzhiyun #define REG_EDCA_BE_PARAM_8814A			0x0508
328*4882a593Smuzhiyun #define REG_EDCA_BK_PARAM_8814A			0x050C
329*4882a593Smuzhiyun #define REG_BCNTCFG_8814A					0x0510
330*4882a593Smuzhiyun #define REG_PIFS_8814A						0x0512
331*4882a593Smuzhiyun #define REG_RDG_PIFS_8814A					0x0513
332*4882a593Smuzhiyun #define REG_SIFS_CTX_8814A					0x0514
333*4882a593Smuzhiyun #define REG_SIFS_TRX_8814A					0x0516
334*4882a593Smuzhiyun #define REG_AGGR_BREAK_TIME_8814A			0x051A
335*4882a593Smuzhiyun #define REG_SLOT_8814A						0x051B
336*4882a593Smuzhiyun #define REG_TX_PTCL_CTRL_8814A				0x0520
337*4882a593Smuzhiyun #define REG_TXPAUSE_8814A					0x0522
338*4882a593Smuzhiyun #define REG_DIS_TXREQ_CLR_8814A			0x0523
339*4882a593Smuzhiyun #define REG_RD_CTRL_8814A					0x0524
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun  * Format for offset 540h-542h:
342*4882a593Smuzhiyun  *	[3:0]:   TBTT prohibit setup in unit of 32us. The time for HW getting beacon content before TBTT.
343*4882a593Smuzhiyun  *	[7:4]:   Reserved.
344*4882a593Smuzhiyun  *	[19:8]:  TBTT prohibit hold in unit of 32us. The time for HW holding to send the beacon packet.
345*4882a593Smuzhiyun  *	[23:20]: Reserved
346*4882a593Smuzhiyun  * Description:
347*4882a593Smuzhiyun  *	              |
348*4882a593Smuzhiyun  * |<--Setup--|--Hold------------>|
349*4882a593Smuzhiyun  *	--------------|----------------------
350*4882a593Smuzhiyun  * |
351*4882a593Smuzhiyun  * TBTT
352*4882a593Smuzhiyun  * Note: We cannot update beacon content to HW or send any AC packets during the time between Setup and Hold.
353*4882a593Smuzhiyun  * Described by Designer Tim and Bruce, 2011-01-14.
354*4882a593Smuzhiyun  *   */
355*4882a593Smuzhiyun #define REG_TBTT_PROHIBIT_8814A			0x0540
356*4882a593Smuzhiyun #define REG_RD_NAV_NXT_8814A				0x0544
357*4882a593Smuzhiyun #define REG_NAV_PROT_LEN_8814A			0x0546
358*4882a593Smuzhiyun #define REG_BCN_CTRL_8814A					0x0550
359*4882a593Smuzhiyun #define REG_BCN_CTRL_1_8814A				0x0551
360*4882a593Smuzhiyun #define REG_MBID_NUM_8814A				0x0552
361*4882a593Smuzhiyun #define REG_DUAL_TSF_RST_8814A				0x0553
362*4882a593Smuzhiyun #define REG_MBSSID_BCN_SPACE_8814A		0x0554
363*4882a593Smuzhiyun #define REG_DRVERLYINT_8814A				0x0558
364*4882a593Smuzhiyun #define REG_BCNDMATIM_8814A				0x0559
365*4882a593Smuzhiyun #define REG_ATIMWND_8814A					0x055A
366*4882a593Smuzhiyun #define REG_USTIME_TSF_8814A				0x055C
367*4882a593Smuzhiyun #define REG_BCN_MAX_ERR_8814A				0x055D
368*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_CCK_8814A		0x055E
369*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_OFDM_8814A		0x055F
370*4882a593Smuzhiyun #define REG_TSFTR_8814A						0x0560
371*4882a593Smuzhiyun #define REG_CTWND_8814A					0x0572
372*4882a593Smuzhiyun #define REG_SECONDARY_CCA_CTRL_8814A		0x0577 /* ?????? */
373*4882a593Smuzhiyun #define REG_PSTIMER_8814A					0x0580
374*4882a593Smuzhiyun #define REG_TIMER0_8814A					0x0584
375*4882a593Smuzhiyun #define REG_TIMER1_8814A					0x0588
376*4882a593Smuzhiyun #define REG_BCN_PREDL_ITV_8814A			0x058F	/* Pre download beacon interval */
377*4882a593Smuzhiyun #define REG_ACMHWCTRL_8814A				0x05C0
378*4882a593Smuzhiyun #define REG_P2P_RST_8814A				0x05F0
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /* -----------------------------------------------------
381*4882a593Smuzhiyun  *
382*4882a593Smuzhiyun  *	0x0600h ~ 0x07FFh	WMAC Configuration
383*4882a593Smuzhiyun  *
384*4882a593Smuzhiyun  * ----------------------------------------------------- */
385*4882a593Smuzhiyun #define REG_MAC_CR_8814A					0x0600
386*4882a593Smuzhiyun #define REG_TCR_8814A						0x0604
387*4882a593Smuzhiyun #define REG_RCR_8814A						0x0608
388*4882a593Smuzhiyun #define REG_RX_PKT_LIMIT_8814A				0x060C
389*4882a593Smuzhiyun #define REG_RX_DLK_TIME_8814A				0x060D
390*4882a593Smuzhiyun #define REG_RX_DRVINFO_SZ_8814A			0x060F
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define REG_MACID_8814A					0x0610
393*4882a593Smuzhiyun #define REG_BSSID_8814A						0x0618
394*4882a593Smuzhiyun #define REG_MAR_8814A						0x0620
395*4882a593Smuzhiyun #define REG_MBIDCAMCFG_8814A				0x0628
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define REG_USTIME_EDCA_8814A				0x0638
398*4882a593Smuzhiyun #define REG_MAC_SPEC_SIFS_8814A			0x063A
399*4882a593Smuzhiyun #define REG_RESP_SIFP_CCK_8814A			0x063C
400*4882a593Smuzhiyun #define REG_RESP_SIFS_OFDM_8814A			0x063E
401*4882a593Smuzhiyun #define REG_ACKTO_8814A					0x0640
402*4882a593Smuzhiyun #define REG_CTS2TO_8814A					0x0641
403*4882a593Smuzhiyun #define REG_EIFS_8814A						0x0642
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #define	REG_NAV_UPPER_8814A				0x0652	/* unit of 128 */
406*4882a593Smuzhiyun #define REG_TRXPTCL_CTL_8814A				0x0668
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /* Security */
409*4882a593Smuzhiyun #define REG_CAMCMD_8814A					0x0670
410*4882a593Smuzhiyun #define REG_CAMWRITE_8814A				0x0674
411*4882a593Smuzhiyun #define REG_CAMREAD_8814A					0x0678
412*4882a593Smuzhiyun #define REG_CAMDBG_8814A					0x067C
413*4882a593Smuzhiyun #define REG_SECCFG_8814A					0x0680
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun /* Power */
416*4882a593Smuzhiyun #define REG_WOW_CTRL_8814A				0x0690
417*4882a593Smuzhiyun #define REG_PS_RX_INFO_8814A				0x0692
418*4882a593Smuzhiyun #define REG_UAPSD_TID_8814A				0x0693
419*4882a593Smuzhiyun #define REG_WKFMCAM_NUM_8814A			0x0698
420*4882a593Smuzhiyun #define REG_RXFLTMAP0_8814A				0x06A0
421*4882a593Smuzhiyun #define REG_RXFLTMAP1_8814A				0x06A2
422*4882a593Smuzhiyun #define REG_RXFLTMAP2_8814A				0x06A4
423*4882a593Smuzhiyun #define REG_BCN_PSR_RPT_8814A				0x06A8
424*4882a593Smuzhiyun #define REG_BT_COEX_TABLE_8814A			0x06C0
425*4882a593Smuzhiyun #define REG_TX_DATA_RSP_RATE_8814A		0x06DE
426*4882a593Smuzhiyun #define REG_ASSOCIATED_BFMER0_INFO_8814A	0x06E4
427*4882a593Smuzhiyun #define REG_ASSOCIATED_BFMER1_INFO_8814A	0x06EC
428*4882a593Smuzhiyun #define REG_CSI_RPT_PARAM_BW20_8814A		0x06F4
429*4882a593Smuzhiyun #define REG_CSI_RPT_PARAM_BW40_8814A		0x06F8
430*4882a593Smuzhiyun #define REG_CSI_RPT_PARAM_BW80_8814A		0x06FC
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun /* Hardware Port 2 */
433*4882a593Smuzhiyun #define REG_MACID1_8814A					0x0700
434*4882a593Smuzhiyun #define REG_BSSID1_8814A					0x0708
435*4882a593Smuzhiyun /* Hardware Port 3 */
436*4882a593Smuzhiyun #define REG_MACID2_8814A					0x1620
437*4882a593Smuzhiyun #define REG_BSSID2_8814A					0x1628
438*4882a593Smuzhiyun /* Hardware Port 4 */
439*4882a593Smuzhiyun #define REG_MACID3_8814A					0x1630
440*4882a593Smuzhiyun #define REG_BSSID3_8814A					0x1638
441*4882a593Smuzhiyun /* Hardware Port 5 */
442*4882a593Smuzhiyun #define REG_MACID4_8814A					0x1640
443*4882a593Smuzhiyun #define REG_BSSID4_8814A					0x1648
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun #define REG_ASSOCIATED_BFMEE_SEL_8814A	0x0714
446*4882a593Smuzhiyun #define REG_SND_PTCL_CTRL_8814A			0x0718
447*4882a593Smuzhiyun #define REG_IQ_DUMP_8814A					0x07C0
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define REG_CPU_DMEM_CON_8814A			0x1080
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /**** page 19 ****/
452*4882a593Smuzhiyun /* TX BeamForming */
453*4882a593Smuzhiyun #define	REG_BB_TXBF_ANT_SET_BF1				0x19ac
454*4882a593Smuzhiyun #define	REG_BB_TXBF_ANT_SET_BF0				0x19b4
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /*	0x1200h ~ 0x12FFh	DDMA CTRL
457*4882a593Smuzhiyun  *
458*4882a593Smuzhiyun  * ----------------------------------------------------- */
459*4882a593Smuzhiyun #define REG_DDMA_CH0SA                   0x1200
460*4882a593Smuzhiyun #define REG_DDMA_CH0DA                   0x1204
461*4882a593Smuzhiyun #define REG_DDMA_CH0CTRL                0x1208
462*4882a593Smuzhiyun #define REG_DDMA_CH1SA                   0x1210
463*4882a593Smuzhiyun #define REG_DDMA_CH1DA	0x1214
464*4882a593Smuzhiyun #define REG_DDMA_CH1CTRL                0x1218
465*4882a593Smuzhiyun #define REG_DDMA_CH2SA                   0x1220
466*4882a593Smuzhiyun #define REG_DDMA_CH2DA                   0x1224
467*4882a593Smuzhiyun #define REG_DDMA_CH2CTRL                0x1228
468*4882a593Smuzhiyun #define REG_DDMA_CH3SA                   0x1230
469*4882a593Smuzhiyun #define REG_DDMA_CH3DA                   0x1234
470*4882a593Smuzhiyun #define REG_DDMA_CH3CTRL                0x1238
471*4882a593Smuzhiyun #define REG_DDMA_CH4SA                   0x1240
472*4882a593Smuzhiyun #define REG_DDMA_CH4DA                   0x1244
473*4882a593Smuzhiyun #define REG_DDMA_CH4CTRL                0x1248
474*4882a593Smuzhiyun #define REG_DDMA_CH5SA                   0x1250
475*4882a593Smuzhiyun #define REG_DDMA_CH5DA                   0x1254
476*4882a593Smuzhiyun #define REG_DDMA_CH5CTRL                0x1258
477*4882a593Smuzhiyun #define REG_DDMA_INT_MSK                0x12E0
478*4882a593Smuzhiyun #define REG_DDMA_CHSTATUS              0x12E8
479*4882a593Smuzhiyun #define REG_DDMA_CHKSUM                 0x12F0
480*4882a593Smuzhiyun #define REG_DDMA_MONITER                0x12FC
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define REG_Q0_Q1_INFO_8814A		0x1400
483*4882a593Smuzhiyun #define REG_Q2_Q3_INFO_8814A		0x1404
484*4882a593Smuzhiyun #define REG_Q4_Q5_INFO_8814A		0x1408
485*4882a593Smuzhiyun #define REG_Q6_Q7_INFO_8814A		0x140C
486*4882a593Smuzhiyun #define REG_MGQ_HIQ_INFO_8814A	0x1410
487*4882a593Smuzhiyun #define REG_CMDQ_BCNQ_INFO_8814A	0x1414
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define REG_MACID_DROP0_8814A 0x1450
490*4882a593Smuzhiyun #define REG_MACID_DROP1_8814A 0x1454
491*4882a593Smuzhiyun #define REG_MACID_DROP2_8814A 0x1458
492*4882a593Smuzhiyun #define REG_MACID_DROP3_8814A 0x145C
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun #define DDMA_LEN_MASK		0x0001FFFF
495*4882a593Smuzhiyun #define FW_CHKSUM_DUMMY_SZ		8
496*4882a593Smuzhiyun #define DDMA_CH_CHKSUM_CNT		BIT(24)
497*4882a593Smuzhiyun #define DDMA_RST_CHKSUM_STS		BIT(25)
498*4882a593Smuzhiyun #define DDMA_MODE_BLOCK_CPU		BIT(26)
499*4882a593Smuzhiyun #define DDMA_CHKSUM_FAIL			BIT(27)
500*4882a593Smuzhiyun #define DDMA_DA_W_DISABLE			BIT(28)
501*4882a593Smuzhiyun #define DDMA_CHKSUM_EN			BIT(29)
502*4882a593Smuzhiyun #define DDMA_CH_OWN	BIT(31)
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun /* 3081 FWDL */
506*4882a593Smuzhiyun #define FWDL_EN                 BIT0
507*4882a593Smuzhiyun #define IMEM_BOOT_DL_RDY        BIT1
508*4882a593Smuzhiyun #define IMEM_BOOT_CHKSUM_FAIL   BIT2
509*4882a593Smuzhiyun #define IMEM_DL_RDY             BIT3
510*4882a593Smuzhiyun #define IMEM_CHKSUM_OK        BIT4
511*4882a593Smuzhiyun #define DMEM_DL_RDY             BIT5
512*4882a593Smuzhiyun #define DMEM_CHKSUM_OK        BIT6
513*4882a593Smuzhiyun #define EMEM_DL_RDY             BIT7
514*4882a593Smuzhiyun #define EMEM_CHKSUM_FAIL        BIT8
515*4882a593Smuzhiyun #define EMEM_TXBUF_DL_RDY       BIT9
516*4882a593Smuzhiyun #define EMEM_TXBUF_CHKSUM_FAIL  BIT10
517*4882a593Smuzhiyun #define CPU_CLK_SWITCH_BUSY     BIT11
518*4882a593Smuzhiyun #define CPU_CLK_SEL             (BIT12 | BIT13)
519*4882a593Smuzhiyun #define FWDL_OK                 BIT14
520*4882a593Smuzhiyun #define FW_INIT_RDY             BIT15
521*4882a593Smuzhiyun #define R_EN_BOOT_FLASH         BIT20
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define OCPBASE_IMEM_3081        0x00000000
524*4882a593Smuzhiyun #define OCPBASE_DMEM_3081        0x00200000
525*4882a593Smuzhiyun #define OCPBASE_RPTBUF_3081      0x18660000
526*4882a593Smuzhiyun #define OCPBASE_RXBUF2_3081      0x18680000
527*4882a593Smuzhiyun #define OCPBASE_RXBUF_3081       0x18700000
528*4882a593Smuzhiyun #define OCPBASE_TXBUF_3081       0x18780000
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #define REG_FAST_EDCA_VOVI_SETTING_8814A 0x1448
532*4882a593Smuzhiyun #define REG_FAST_EDCA_BEBK_SETTING_8814A 0x144C
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun /* -----------------------------------------------------
536*4882a593Smuzhiyun  *   */
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /* -----------------------------------------------------
540*4882a593Smuzhiyun  *
541*4882a593Smuzhiyun  *	Redifine 8192C register definition for compatibility
542*4882a593Smuzhiyun  *
543*4882a593Smuzhiyun  * ----------------------------------------------------- */
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun /* TODO: use these definition when using REG_xxx naming rule.
546*4882a593Smuzhiyun  * NOTE: DO NOT Remove these definition. Use later. */
547*4882a593Smuzhiyun #define	EFUSE_CTRL_8814A					REG_EFUSE_CTRL_8814A		/* E-Fuse Control. */
548*4882a593Smuzhiyun #define	EFUSE_TEST_8814A					REG_LDO_EFUSE_CTRL_8814A		/* E-Fuse Test. */
549*4882a593Smuzhiyun #define	MSR_8814A							(REG_CR_8814A + 2)		/* Media Status register */
550*4882a593Smuzhiyun #define	ISR_8814A							REG_HISR0_8814A
551*4882a593Smuzhiyun #define	TSFR_8814A							REG_TSFTR_8814A			/* Timing Sync Function Timer Register. */
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun #define PBP_8814A							REG_PBP_8814A
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun /* Redifine MACID register, to compatible prior ICs. */
556*4882a593Smuzhiyun #define	IDR0_8814A							REG_MACID_8814A			/* MAC ID Register, Offset 0x0050-0x0053 */
557*4882a593Smuzhiyun #define	IDR4_8814A							(REG_MACID_8814A + 4)	/* MAC ID Register, Offset 0x0054-0x0055 */
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun /*
561*4882a593Smuzhiyun  * 9. Security Control Registers	(Offset: )
562*4882a593Smuzhiyun  *   */
563*4882a593Smuzhiyun #define	RWCAM_8814A						REG_CAMCMD_8814A		/*  8190 Data Sheet is called CAMcmd */
564*4882a593Smuzhiyun #define	WCAMI_8814A						REG_CAMWRITE_8814A		/* Software write CAM input content */
565*4882a593Smuzhiyun #define	RCAMO_8814A						REG_CAMREAD_8814A		/* Software read/write CAM config */
566*4882a593Smuzhiyun #define	CAMDBG_8814A						REG_CAMDBG_8814A
567*4882a593Smuzhiyun #define	SECR_8814A							REG_SECCFG_8814A		/* Security Configuration Register */
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
571*4882a593Smuzhiyun  * 8195 IMR/ISR bits						(offset 0xB0,  8bits)
572*4882a593Smuzhiyun  * ---------------------------------------------------------------------------- */
573*4882a593Smuzhiyun #define	IMR_DISABLED_8814A					0
574*4882a593Smuzhiyun /* IMR DW0(0x00B0-00B3) Bit 0-31 */
575*4882a593Smuzhiyun #define	IMR_TIMER2_8814A					BIT31		/* Timeout interrupt 2 */
576*4882a593Smuzhiyun #define	IMR_TIMER1_8814A					BIT30		/* Timeout interrupt 1	 */
577*4882a593Smuzhiyun #define	IMR_PSTIMEOUT_8814A				BIT29		/* Power Save Time Out Interrupt */
578*4882a593Smuzhiyun #define	IMR_GTINT4_8814A					BIT28		/* When GTIMER4 expires, this bit is set to 1	 */
579*4882a593Smuzhiyun #define	IMR_GTINT3_8814A					BIT27		/* When GTIMER3 expires, this bit is set to 1	 */
580*4882a593Smuzhiyun #define	IMR_TXBCN0ERR_8814A				BIT26		/* Transmit Beacon0 Error			 */
581*4882a593Smuzhiyun #define	IMR_TXBCN0OK_8814A					BIT25		/* Transmit Beacon0 OK			 */
582*4882a593Smuzhiyun #define	IMR_TSF_BIT32_TOGGLE_8814A		BIT24		/* TSF Timer BIT32 toggle indication interrupt			 */
583*4882a593Smuzhiyun #define	IMR_BCNDMAINT0_8814A				BIT20		/* Beacon DMA Interrupt 0			 */
584*4882a593Smuzhiyun #define	IMR_BCNDERR0_8814A					BIT16		/* Beacon Queue DMA OK0			 */
585*4882a593Smuzhiyun #define	IMR_HSISR_IND_ON_INT_8814A		BIT15		/* HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1) */
586*4882a593Smuzhiyun #define	IMR_BCNDMAINT_E_8814A				BIT14		/* Beacon DMA Interrupt Extension for Win7			 */
587*4882a593Smuzhiyun #define	IMR_ATIMEND_8814A					BIT12		/* CTWidnow End or ATIM Window End */
588*4882a593Smuzhiyun #define	IMR_C2HCMD_8814A					BIT10		/* CPU to Host Command INT Status, Write 1 clear	 */
589*4882a593Smuzhiyun #define	IMR_CPWM2_8814A					BIT9			/* CPU power Mode exchange INT Status, Write 1 clear	 */
590*4882a593Smuzhiyun #define	IMR_CPWM_8814A						BIT8			/* CPU power Mode exchange INT Status, Write 1 clear	 */
591*4882a593Smuzhiyun #define	IMR_HIGHDOK_8814A					BIT7			/* High Queue DMA OK	 */
592*4882a593Smuzhiyun #define	IMR_MGNTDOK_8814A					BIT6			/* Management Queue DMA OK	 */
593*4882a593Smuzhiyun #define	IMR_BKDOK_8814A					BIT5			/* AC_BK DMA OK		 */
594*4882a593Smuzhiyun #define	IMR_BEDOK_8814A					BIT4			/* AC_BE DMA OK	 */
595*4882a593Smuzhiyun #define	IMR_VIDOK_8814A					BIT3			/* AC_VI DMA OK		 */
596*4882a593Smuzhiyun #define	IMR_VODOK_8814A					BIT2			/* AC_VO DMA OK	 */
597*4882a593Smuzhiyun #define	IMR_RDU_8814A						BIT1			/* Rx Descriptor Unavailable	 */
598*4882a593Smuzhiyun #define	IMR_ROK_8814A						BIT0			/* Receive DMA OK */
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun /* IMR DW1(0x00B4-00B7) Bit 0-31 */
601*4882a593Smuzhiyun #define	IMR_MCUERR_8814A						BIT28		/* Beacon DMA Interrupt 7 */
602*4882a593Smuzhiyun #define	IMR_BCNDMAINT7_8814A				BIT27		/* Beacon DMA Interrupt 7 */
603*4882a593Smuzhiyun #define	IMR_BCNDMAINT6_8814A				BIT26		/* Beacon DMA Interrupt 6 */
604*4882a593Smuzhiyun #define	IMR_BCNDMAINT5_8814A				BIT25		/* Beacon DMA Interrupt 5 */
605*4882a593Smuzhiyun #define	IMR_BCNDMAINT4_8814A				BIT24		/* Beacon DMA Interrupt 4 */
606*4882a593Smuzhiyun #define	IMR_BCNDMAINT3_8814A				BIT23		/* Beacon DMA Interrupt 3 */
607*4882a593Smuzhiyun #define	IMR_BCNDMAINT2_8814A				BIT22		/* Beacon DMA Interrupt 2 */
608*4882a593Smuzhiyun #define	IMR_BCNDMAINT1_8814A				BIT21		/* Beacon DMA Interrupt 1 */
609*4882a593Smuzhiyun #define	IMR_BCNDOK7_8814A					BIT20		/* Beacon Queue DMA OK Interrup 7 */
610*4882a593Smuzhiyun #define	IMR_BCNDOK6_8814A					BIT19		/* Beacon Queue DMA OK Interrup 6 */
611*4882a593Smuzhiyun #define	IMR_BCNDOK5_8814A					BIT18		/* Beacon Queue DMA OK Interrup 5 */
612*4882a593Smuzhiyun #define	IMR_BCNDOK4_8814A					BIT17		/* Beacon Queue DMA OK Interrup 4 */
613*4882a593Smuzhiyun #define	IMR_BCNDOK3_8814A					BIT16		/* Beacon Queue DMA OK Interrup 3 */
614*4882a593Smuzhiyun #define	IMR_BCNDOK2_8814A					BIT15		/* Beacon Queue DMA OK Interrup 2 */
615*4882a593Smuzhiyun #define	IMR_BCNDOK1_8814A					BIT14		/* Beacon Queue DMA OK Interrup 1 */
616*4882a593Smuzhiyun #define	IMR_ATIMEND_E_8814A				BIT13		/* ATIM Window End Extension for Win7 */
617*4882a593Smuzhiyun #define	IMR_TXERR_8814A					BIT11		/* Tx Error Flag Interrupt Status, write 1 clear. */
618*4882a593Smuzhiyun #define	IMR_RXERR_8814A					BIT10		/* Rx Error Flag INT Status, Write 1 clear */
619*4882a593Smuzhiyun #define	IMR_TXFOVW_8814A					BIT9			/* Transmit FIFO Overflow */
620*4882a593Smuzhiyun #define	IMR_RXFOVW_8814A					BIT8			/* Receive FIFO Overflow */
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI
624*4882a593Smuzhiyun 	#define IMR_TX_MASK			(IMR_VODOK_8814A | IMR_VIDOK_8814A | IMR_BEDOK_8814A | IMR_BKDOK_8814A | IMR_MGNTDOK_8814A | IMR_HIGHDOK_8814A)
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	#define RT_BCN_INT_MASKS	(IMR_BCNDMAINT0_8814A | IMR_TXBCN0OK_8814A | IMR_TXBCN0ERR_8814A | IMR_BCNDERR0_8814A)
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	#define RT_AC_INT_MASKS	(IMR_VIDOK_8814A | IMR_VODOK_8814A | IMR_BEDOK_8814A | IMR_BKDOK_8814A)
629*4882a593Smuzhiyun #endif
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun /*===================================================================
633*4882a593Smuzhiyun =====================================================================
634*4882a593Smuzhiyun Here the register defines are for 92C. When the define is as same with 92C,
635*4882a593Smuzhiyun we will use the 92C's define for the consistency
636*4882a593Smuzhiyun So the following defines for 92C is not entire!!!!!!
637*4882a593Smuzhiyun =====================================================================
638*4882a593Smuzhiyun =====================================================================*/
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun /* -----------------------------------------------------
642*4882a593Smuzhiyun  *
643*4882a593Smuzhiyun  *	0xFE00h ~ 0xFE55h	USB Configuration
644*4882a593Smuzhiyun  *
645*4882a593Smuzhiyun  * ----------------------------------------------------- */
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun /* 2 Special Option */
648*4882a593Smuzhiyun #define USB_AGG_EN_8814A			BIT(7)
649*4882a593Smuzhiyun #define REG_USB_HRPWM_U3			0xF052
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun #define LAST_ENTRY_OF_TX_PKT_BUFFER_8814A       (2048-1)	/* 20130415 KaiYuan add for 8814 */
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun #endif /* __RTL8814A_SPEC_H__ */
654