1*4882a593Smuzhiyun /****************************************************************************** 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright(c) 2007 - 2017 Realtek Corporation. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it 6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as 7*4882a593Smuzhiyun * published by the Free Software Foundation. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT 10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12*4882a593Smuzhiyun * more details. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun *****************************************************************************/ 15*4882a593Smuzhiyun #ifndef __RTL8703B_SPEC_H__ 16*4882a593Smuzhiyun #define __RTL8703B_SPEC_H__ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #include <drv_conf.h> 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define HAL_NAV_UPPER_UNIT_8703B 128 /* micro-second */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* ----------------------------------------------------- 24*4882a593Smuzhiyun * 25*4882a593Smuzhiyun * 0x0000h ~ 0x00FFh System Configuration 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * ----------------------------------------------------- */ 28*4882a593Smuzhiyun #define REG_SYS_ISO_CTRL_8703B 0x0000 /* 2 Byte */ 29*4882a593Smuzhiyun #define REG_SYS_FUNC_EN_8703B 0x0002 /* 2 Byte */ 30*4882a593Smuzhiyun #define REG_APS_FSMCO_8703B 0x0004 /* 4 Byte */ 31*4882a593Smuzhiyun #define REG_SYS_CLKR_8703B 0x0008 /* 2 Byte */ 32*4882a593Smuzhiyun #define REG_9346CR_8703B 0x000A /* 2 Byte */ 33*4882a593Smuzhiyun #define REG_EE_VPD_8703B 0x000C /* 2 Byte */ 34*4882a593Smuzhiyun #define REG_AFE_MISC_8703B 0x0010 /* 1 Byte */ 35*4882a593Smuzhiyun #define REG_SPS0_CTRL_8703B 0x0011 /* 7 Byte */ 36*4882a593Smuzhiyun #define REG_SPS_OCP_CFG_8703B 0x0018 /* 4 Byte */ 37*4882a593Smuzhiyun #define REG_RSV_CTRL_8703B 0x001C /* 3 Byte */ 38*4882a593Smuzhiyun #define REG_RF_CTRL_8703B 0x001F /* 1 Byte */ 39*4882a593Smuzhiyun #define REG_LPLDO_CTRL_8703B 0x0023 /* 1 Byte */ 40*4882a593Smuzhiyun #define REG_AFE_XTAL_CTRL_8703B 0x0024 /* 4 Byte */ 41*4882a593Smuzhiyun #define REG_AFE_PLL_CTRL_8703B 0x0028 /* 4 Byte */ 42*4882a593Smuzhiyun #define REG_MAC_PLL_CTRL_EXT_8703B 0x002c /* 4 Byte */ 43*4882a593Smuzhiyun #define REG_EFUSE_CTRL_8703B 0x0030 44*4882a593Smuzhiyun #define REG_EFUSE_TEST_8703B 0x0034 45*4882a593Smuzhiyun #define REG_PWR_DATA_8703B 0x0038 46*4882a593Smuzhiyun #define REG_CAL_TIMER_8703B 0x003C 47*4882a593Smuzhiyun #define REG_ACLK_MON_8703B 0x003E 48*4882a593Smuzhiyun #define REG_GPIO_MUXCFG_8703B 0x0040 49*4882a593Smuzhiyun #define REG_GPIO_IO_SEL_8703B 0x0042 50*4882a593Smuzhiyun #define REG_MAC_PINMUX_CFG_8703B 0x0043 51*4882a593Smuzhiyun #define REG_GPIO_PIN_CTRL_8703B 0x0044 52*4882a593Smuzhiyun #define REG_GPIO_INTM_8703B 0x0048 53*4882a593Smuzhiyun #define REG_LEDCFG0_8703B 0x004C 54*4882a593Smuzhiyun #define REG_LEDCFG1_8703B 0x004D 55*4882a593Smuzhiyun #define REG_LEDCFG2_8703B 0x004E 56*4882a593Smuzhiyun #define REG_LEDCFG3_8703B 0x004F 57*4882a593Smuzhiyun #define REG_FSIMR_8703B 0x0050 58*4882a593Smuzhiyun #define REG_FSISR_8703B 0x0054 59*4882a593Smuzhiyun #define REG_HSIMR_8703B 0x0058 60*4882a593Smuzhiyun #define REG_HSISR_8703B 0x005c 61*4882a593Smuzhiyun #define REG_GPIO_EXT_CTRL 0x0060 62*4882a593Smuzhiyun #define REG_PAD_CTRL1_8703B 0x0064 63*4882a593Smuzhiyun #define REG_MULTI_FUNC_CTRL_8703B 0x0068 64*4882a593Smuzhiyun #define REG_GPIO_STATUS_8703B 0x006C 65*4882a593Smuzhiyun #define REG_SDIO_CTRL_8703B 0x0070 66*4882a593Smuzhiyun #define REG_OPT_CTRL_8703B 0x0074 67*4882a593Smuzhiyun #define REG_AFE_CTRL_4_8703B 0x0078 68*4882a593Smuzhiyun #define REG_MCUFWDL_8703B 0x0080 69*4882a593Smuzhiyun #define REG_HMEBOX_DBG_0_8703B 0x0088 70*4882a593Smuzhiyun #define REG_HMEBOX_DBG_1_8703B 0x008A 71*4882a593Smuzhiyun #define REG_HMEBOX_DBG_2_8703B 0x008C 72*4882a593Smuzhiyun #define REG_HMEBOX_DBG_3_8703B 0x008E 73*4882a593Smuzhiyun #define REG_HIMR0_8703B 0x00B0 74*4882a593Smuzhiyun #define REG_HISR0_8703B 0x00B4 75*4882a593Smuzhiyun #define REG_HIMR1_8703B 0x00B8 76*4882a593Smuzhiyun #define REG_HISR1_8703B 0x00BC 77*4882a593Smuzhiyun #define REG_PMC_DBG_CTRL2_8703B 0x00CC 78*4882a593Smuzhiyun #define REG_EFUSE_BURN_GNT_8703B 0x00CF 79*4882a593Smuzhiyun #define REG_HPON_FSM_8703B 0x00EC 80*4882a593Smuzhiyun #define REG_SYS_CFG_8703B 0x00F0 81*4882a593Smuzhiyun #define REG_SYS_CFG1_8703B 0x00FC 82*4882a593Smuzhiyun #define REG_ROM_VERSION 0x00FD 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* ----------------------------------------------------- 85*4882a593Smuzhiyun * 86*4882a593Smuzhiyun * 0x0100h ~ 0x01FFh MACTOP General Configuration 87*4882a593Smuzhiyun * 88*4882a593Smuzhiyun * ----------------------------------------------------- */ 89*4882a593Smuzhiyun #define REG_C2HEVT_CMD_ID_8703B 0x01A0 90*4882a593Smuzhiyun #define REG_C2HEVT_CMD_SEQ_88XX 0x01A1 91*4882a593Smuzhiyun #define REG_C2hEVT_CMD_CONTENT_88XX 0x01A2 92*4882a593Smuzhiyun #define REG_C2HEVT_CMD_LEN_8703B 0x01AE 93*4882a593Smuzhiyun #define REG_C2HEVT_CMD_LEN_88XX REG_C2HEVT_CMD_LEN_8703B 94*4882a593Smuzhiyun #define REG_C2HEVT_CLEAR_8703B 0x01AF 95*4882a593Smuzhiyun #define REG_MCUTST_1_8703B 0x01C0 96*4882a593Smuzhiyun #define REG_WOWLAN_WAKE_REASON 0x01C7 97*4882a593Smuzhiyun #define REG_FMETHR_8703B 0x01C8 98*4882a593Smuzhiyun #define REG_HMETFR_8703B 0x01CC 99*4882a593Smuzhiyun #define REG_HMEBOX_0_8703B 0x01D0 100*4882a593Smuzhiyun #define REG_HMEBOX_1_8703B 0x01D4 101*4882a593Smuzhiyun #define REG_HMEBOX_2_8703B 0x01D8 102*4882a593Smuzhiyun #define REG_HMEBOX_3_8703B 0x01DC 103*4882a593Smuzhiyun #define REG_LLT_INIT_8703B 0x01E0 104*4882a593Smuzhiyun #define REG_HMEBOX_EXT0_8703B 0x01F0 105*4882a593Smuzhiyun #define REG_HMEBOX_EXT1_8703B 0x01F4 106*4882a593Smuzhiyun #define REG_HMEBOX_EXT2_8703B 0x01F8 107*4882a593Smuzhiyun #define REG_HMEBOX_EXT3_8703B 0x01FC 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* ----------------------------------------------------- 110*4882a593Smuzhiyun * 111*4882a593Smuzhiyun * 0x0200h ~ 0x027Fh TXDMA Configuration 112*4882a593Smuzhiyun * 113*4882a593Smuzhiyun * ----------------------------------------------------- */ 114*4882a593Smuzhiyun #define REG_RQPN_8703B 0x0200 115*4882a593Smuzhiyun #define REG_FIFOPAGE_8703B 0x0204 116*4882a593Smuzhiyun #define REG_DWBCN0_CTRL_8703B REG_TDECTRL 117*4882a593Smuzhiyun #define REG_TXDMA_OFFSET_CHK_8703B 0x020C 118*4882a593Smuzhiyun #define REG_TXDMA_STATUS_8703B 0x0210 119*4882a593Smuzhiyun #define REG_RQPN_NPQ_8703B 0x0214 120*4882a593Smuzhiyun #define REG_DWBCN1_CTRL_8703B 0x0228 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* ----------------------------------------------------- 124*4882a593Smuzhiyun * 125*4882a593Smuzhiyun * 0x0280h ~ 0x02FFh RXDMA Configuration 126*4882a593Smuzhiyun * 127*4882a593Smuzhiyun * ----------------------------------------------------- */ 128*4882a593Smuzhiyun #define REG_RXDMA_AGG_PG_TH_8703B 0x0280 129*4882a593Smuzhiyun #define REG_FW_UPD_RDPTR_8703B 0x0284 /* FW shall update this register before FW write RXPKT_RELEASE_POLL to 1 */ 130*4882a593Smuzhiyun #define REG_RXDMA_CONTROL_8703B 0x0286 /* Control the RX DMA. */ 131*4882a593Smuzhiyun #define REG_RXPKT_NUM_8703B 0x0287 /* The number of packets in RXPKTBUF. */ 132*4882a593Smuzhiyun #define REG_RXDMA_STATUS_8703B 0x0288 133*4882a593Smuzhiyun #define REG_RXDMA_MODE_CTRL_8703B 0x0290 134*4882a593Smuzhiyun #define REG_EARLY_MODE_CONTROL_8703B 0x02BC 135*4882a593Smuzhiyun #define REG_RSVD5_8703B 0x02F0 136*4882a593Smuzhiyun #define REG_RSVD6_8703B 0x02F4 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* ----------------------------------------------------- 139*4882a593Smuzhiyun * 140*4882a593Smuzhiyun * 0x0300h ~ 0x03FFh PCIe 141*4882a593Smuzhiyun * 142*4882a593Smuzhiyun * ----------------------------------------------------- */ 143*4882a593Smuzhiyun #define REG_PCIE_CTRL_REG_8703B 0x0300 144*4882a593Smuzhiyun #define REG_INT_MIG_8703B 0x0304 /* Interrupt Migration */ 145*4882a593Smuzhiyun #define REG_BCNQ_DESA_8703B 0x0308 /* TX Beacon Descriptor Address */ 146*4882a593Smuzhiyun #define REG_HQ_DESA_8703B 0x0310 /* TX High Queue Descriptor Address */ 147*4882a593Smuzhiyun #define REG_MGQ_DESA_8703B 0x0318 /* TX Manage Queue Descriptor Address */ 148*4882a593Smuzhiyun #define REG_VOQ_DESA_8703B 0x0320 /* TX VO Queue Descriptor Address */ 149*4882a593Smuzhiyun #define REG_VIQ_DESA_8703B 0x0328 /* TX VI Queue Descriptor Address */ 150*4882a593Smuzhiyun #define REG_BEQ_DESA_8703B 0x0330 /* TX BE Queue Descriptor Address */ 151*4882a593Smuzhiyun #define REG_BKQ_DESA_8703B 0x0338 /* TX BK Queue Descriptor Address */ 152*4882a593Smuzhiyun #define REG_RX_DESA_8703B 0x0340 /* RX Queue Descriptor Address */ 153*4882a593Smuzhiyun #define REG_DBI_WDATA_8703B 0x0348 /* DBI Write Data */ 154*4882a593Smuzhiyun #define REG_DBI_RDATA_8703B 0x034C /* DBI Read Data */ 155*4882a593Smuzhiyun #define REG_DBI_ADDR_8703B 0x0350 /* DBI Address */ 156*4882a593Smuzhiyun #define REG_DBI_FLAG_8703B 0x0352 /* DBI Read/Write Flag */ 157*4882a593Smuzhiyun #define REG_MDIO_WDATA_8703B 0x0354 /* MDIO for Write PCIE PHY */ 158*4882a593Smuzhiyun #define REG_MDIO_RDATA_8703B 0x0356 /* MDIO for Reads PCIE PHY */ 159*4882a593Smuzhiyun #define REG_MDIO_CTL_8703B 0x0358 /* MDIO for Control */ 160*4882a593Smuzhiyun #define REG_DBG_SEL_8703B 0x0360 /* Debug Selection Register */ 161*4882a593Smuzhiyun #define REG_PCIE_HRPWM_8703B 0x0361 /* PCIe RPWM */ 162*4882a593Smuzhiyun #define REG_PCIE_HCPWM_8703B 0x0363 /* PCIe CPWM */ 163*4882a593Smuzhiyun #define REG_PCIE_MULTIFET_CTRL_8703B 0x036A /* PCIE Multi-Fethc Control */ 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun /* ----------------------------------------------------- 166*4882a593Smuzhiyun * 167*4882a593Smuzhiyun * 0x0400h ~ 0x047Fh Protocol Configuration 168*4882a593Smuzhiyun * 169*4882a593Smuzhiyun * ----------------------------------------------------- */ 170*4882a593Smuzhiyun #define REG_VOQ_INFORMATION_8703B 0x0400 171*4882a593Smuzhiyun #define REG_VIQ_INFORMATION_8703B 0x0404 172*4882a593Smuzhiyun #define REG_BEQ_INFORMATION_8703B 0x0408 173*4882a593Smuzhiyun #define REG_BKQ_INFORMATION_8703B 0x040C 174*4882a593Smuzhiyun #define REG_MGQ_INFORMATION_8703B 0x0410 175*4882a593Smuzhiyun #define REG_HGQ_INFORMATION_8703B 0x0414 176*4882a593Smuzhiyun #define REG_BCNQ_INFORMATION_8703B 0x0418 177*4882a593Smuzhiyun #define REG_TXPKT_EMPTY_8703B 0x041A 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define REG_FWHW_TXQ_CTRL_8703B 0x0420 180*4882a593Smuzhiyun #define REG_HWSEQ_CTRL_8703B 0x0423 181*4882a593Smuzhiyun #define REG_TXPKTBUF_BCNQ_BDNY_8703B 0x0424 182*4882a593Smuzhiyun #define REG_TXPKTBUF_MGQ_BDNY_8703B 0x0425 183*4882a593Smuzhiyun #define REG_LIFECTRL_CTRL_8703B 0x0426 184*4882a593Smuzhiyun #define REG_MULTI_BCNQ_OFFSET_8703B 0x0427 185*4882a593Smuzhiyun #define REG_SPEC_SIFS_8703B 0x0428 186*4882a593Smuzhiyun #define REG_RL_8703B 0x042A 187*4882a593Smuzhiyun #define REG_TXBF_CTRL_8703B 0x042C 188*4882a593Smuzhiyun #define REG_DARFRC_8703B 0x0430 189*4882a593Smuzhiyun #define REG_RARFRC_8703B 0x0438 190*4882a593Smuzhiyun #define REG_RRSR_8703B 0x0440 191*4882a593Smuzhiyun #define REG_ARFR0_8703B 0x0444 192*4882a593Smuzhiyun #define REG_ARFR1_8703B 0x044C 193*4882a593Smuzhiyun #define REG_CCK_CHECK_8703B 0x0454 194*4882a593Smuzhiyun #define REG_AMPDU_MAX_TIME_8703B 0x0456 195*4882a593Smuzhiyun #define REG_TXPKTBUF_BCNQ_BDNY1_8703B 0x0457 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define REG_AMPDU_MAX_LENGTH_8703B 0x0458 198*4882a593Smuzhiyun #define REG_TXPKTBUF_WMAC_LBK_BF_HD_8703B 0x045D 199*4882a593Smuzhiyun #define REG_NDPA_OPT_CTRL_8703B 0x045F 200*4882a593Smuzhiyun #define REG_FAST_EDCA_CTRL_8703B 0x0460 201*4882a593Smuzhiyun #define REG_RD_RESP_PKT_TH_8703B 0x0463 202*4882a593Smuzhiyun #define REG_DATA_SC_8703B 0x0483 203*4882a593Smuzhiyun #ifdef CONFIG_WOWLAN 204*4882a593Smuzhiyun #define REG_TXPKTBUF_IV_LOW 0x0484 205*4882a593Smuzhiyun #define REG_TXPKTBUF_IV_HIGH 0x0488 206*4882a593Smuzhiyun #endif 207*4882a593Smuzhiyun #define REG_TXRPT_START_OFFSET 0x04AC 208*4882a593Smuzhiyun #define REG_POWER_STAGE1_8703B 0x04B4 209*4882a593Smuzhiyun #define REG_POWER_STAGE2_8703B 0x04B8 210*4882a593Smuzhiyun #define REG_AMPDU_BURST_MODE_8703B 0x04BC 211*4882a593Smuzhiyun #define REG_PKT_VO_VI_LIFE_TIME_8703B 0x04C0 212*4882a593Smuzhiyun #define REG_PKT_BE_BK_LIFE_TIME_8703B 0x04C2 213*4882a593Smuzhiyun #define REG_STBC_SETTING_8703B 0x04C4 214*4882a593Smuzhiyun #define REG_HT_SINGLE_AMPDU_8703B 0x04C7 215*4882a593Smuzhiyun #define REG_PROT_MODE_CTRL_8703B 0x04C8 216*4882a593Smuzhiyun #define REG_MAX_AGGR_NUM_8703B 0x04CA 217*4882a593Smuzhiyun #define REG_RTS_MAX_AGGR_NUM_8703B 0x04CB 218*4882a593Smuzhiyun #define REG_BAR_MODE_CTRL_8703B 0x04CC 219*4882a593Smuzhiyun #define REG_RA_TRY_RATE_AGG_LMT_8703B 0x04CF 220*4882a593Smuzhiyun #define REG_MACID_PKT_DROP0_8703B 0x04D0 221*4882a593Smuzhiyun #define REG_MACID_PKT_SLEEP_8703B 0x04D4 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* ----------------------------------------------------- 224*4882a593Smuzhiyun * 225*4882a593Smuzhiyun * 0x0500h ~ 0x05FFh EDCA Configuration 226*4882a593Smuzhiyun * 227*4882a593Smuzhiyun * ----------------------------------------------------- */ 228*4882a593Smuzhiyun #define REG_EDCA_VO_PARAM_8703B 0x0500 229*4882a593Smuzhiyun #define REG_EDCA_VI_PARAM_8703B 0x0504 230*4882a593Smuzhiyun #define REG_EDCA_BE_PARAM_8703B 0x0508 231*4882a593Smuzhiyun #define REG_EDCA_BK_PARAM_8703B 0x050C 232*4882a593Smuzhiyun #define REG_BCNTCFG_8703B 0x0510 233*4882a593Smuzhiyun #define REG_PIFS_8703B 0x0512 234*4882a593Smuzhiyun #define REG_RDG_PIFS_8703B 0x0513 235*4882a593Smuzhiyun #define REG_SIFS_CTX_8703B 0x0514 236*4882a593Smuzhiyun #define REG_SIFS_TRX_8703B 0x0516 237*4882a593Smuzhiyun #define REG_AGGR_BREAK_TIME_8703B 0x051A 238*4882a593Smuzhiyun #define REG_SLOT_8703B 0x051B 239*4882a593Smuzhiyun #define REG_TX_PTCL_CTRL_8703B 0x0520 240*4882a593Smuzhiyun #define REG_TXPAUSE_8703B 0x0522 241*4882a593Smuzhiyun #define REG_DIS_TXREQ_CLR_8703B 0x0523 242*4882a593Smuzhiyun #define REG_RD_CTRL_8703B 0x0524 243*4882a593Smuzhiyun /* 244*4882a593Smuzhiyun * Format for offset 540h-542h: 245*4882a593Smuzhiyun * [3:0]: TBTT prohibit setup in unit of 32us. The time for HW getting beacon content before TBTT. 246*4882a593Smuzhiyun * [7:4]: Reserved. 247*4882a593Smuzhiyun * [19:8]: TBTT prohibit hold in unit of 32us. The time for HW holding to send the beacon packet. 248*4882a593Smuzhiyun * [23:20]: Reserved 249*4882a593Smuzhiyun * Description: 250*4882a593Smuzhiyun * | 251*4882a593Smuzhiyun * |<--Setup--|--Hold------------>| 252*4882a593Smuzhiyun * --------------|---------------------- 253*4882a593Smuzhiyun * | 254*4882a593Smuzhiyun * TBTT 255*4882a593Smuzhiyun * Note: We cannot update beacon content to HW or send any AC packets during the time between Setup and Hold. 256*4882a593Smuzhiyun * Described by Designer Tim and Bruce, 2011-01-14. 257*4882a593Smuzhiyun * */ 258*4882a593Smuzhiyun #define REG_TBTT_PROHIBIT_8703B 0x0540 259*4882a593Smuzhiyun #define REG_RD_NAV_NXT_8703B 0x0544 260*4882a593Smuzhiyun #define REG_NAV_PROT_LEN_8703B 0x0546 261*4882a593Smuzhiyun #define REG_BCN_CTRL_8703B 0x0550 262*4882a593Smuzhiyun #define REG_BCN_CTRL_1_8703B 0x0551 263*4882a593Smuzhiyun #define REG_MBID_NUM_8703B 0x0552 264*4882a593Smuzhiyun #define REG_DUAL_TSF_RST_8703B 0x0553 265*4882a593Smuzhiyun #define REG_BCN_INTERVAL_8703B 0x0554 266*4882a593Smuzhiyun #define REG_DRVERLYINT_8703B 0x0558 267*4882a593Smuzhiyun #define REG_BCNDMATIM_8703B 0x0559 268*4882a593Smuzhiyun #define REG_ATIMWND_8703B 0x055A 269*4882a593Smuzhiyun #define REG_USTIME_TSF_8703B 0x055C 270*4882a593Smuzhiyun #define REG_BCN_MAX_ERR_8703B 0x055D 271*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_CCK_8703B 0x055E 272*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_OFDM_8703B 0x055F 273*4882a593Smuzhiyun #define REG_TSFTR_8703B 0x0560 274*4882a593Smuzhiyun #define REG_CTWND_8703B 0x0572 275*4882a593Smuzhiyun #define REG_SECONDARY_CCA_CTRL_8703B 0x0577 276*4882a593Smuzhiyun #define REG_PSTIMER_8703B 0x0580 277*4882a593Smuzhiyun #define REG_TIMER0_8703B 0x0584 278*4882a593Smuzhiyun #define REG_TIMER1_8703B 0x0588 279*4882a593Smuzhiyun #define REG_ACMHWCTRL_8703B 0x05C0 280*4882a593Smuzhiyun #define REG_SCH_TXCMD_8703B 0x05F8 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* ----------------------------------------------------- 283*4882a593Smuzhiyun * 284*4882a593Smuzhiyun * 0x0600h ~ 0x07FFh WMAC Configuration 285*4882a593Smuzhiyun * 286*4882a593Smuzhiyun * ----------------------------------------------------- */ 287*4882a593Smuzhiyun #define REG_MAC_CR_8703B 0x0600 288*4882a593Smuzhiyun #define REG_TCR_8703B 0x0604 289*4882a593Smuzhiyun #define REG_RCR_8703B 0x0608 290*4882a593Smuzhiyun #define REG_RX_PKT_LIMIT_8703B 0x060C 291*4882a593Smuzhiyun #define REG_RX_DLK_TIME_8703B 0x060D 292*4882a593Smuzhiyun #define REG_RX_DRVINFO_SZ_8703B 0x060F 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define REG_MACID_8703B 0x0610 295*4882a593Smuzhiyun #define REG_BSSID_8703B 0x0618 296*4882a593Smuzhiyun #define REG_MAR_8703B 0x0620 297*4882a593Smuzhiyun #define REG_MBIDCAMCFG_8703B 0x0628 298*4882a593Smuzhiyun #define REG_WOWLAN_GTK_DBG1 0x630 299*4882a593Smuzhiyun #define REG_WOWLAN_GTK_DBG2 0x634 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define REG_USTIME_EDCA_8703B 0x0638 302*4882a593Smuzhiyun #define REG_MAC_SPEC_SIFS_8703B 0x063A 303*4882a593Smuzhiyun #define REG_RESP_SIFP_CCK_8703B 0x063C 304*4882a593Smuzhiyun #define REG_RESP_SIFS_OFDM_8703B 0x063E 305*4882a593Smuzhiyun #define REG_ACKTO_8703B 0x0640 306*4882a593Smuzhiyun #define REG_CTS2TO_8703B 0x0641 307*4882a593Smuzhiyun #define REG_EIFS_8703B 0x0642 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun #define REG_NAV_UPPER_8703B 0x0652 /* unit of 128 */ 310*4882a593Smuzhiyun #define REG_TRXPTCL_CTL_8703B 0x0668 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* Security */ 313*4882a593Smuzhiyun #define REG_CAMCMD_8703B 0x0670 314*4882a593Smuzhiyun #define REG_CAMWRITE_8703B 0x0674 315*4882a593Smuzhiyun #define REG_CAMREAD_8703B 0x0678 316*4882a593Smuzhiyun #define REG_CAMDBG_8703B 0x067C 317*4882a593Smuzhiyun #define REG_SECCFG_8703B 0x0680 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun /* Power */ 320*4882a593Smuzhiyun #define REG_WOW_CTRL_8703B 0x0690 321*4882a593Smuzhiyun #define REG_PS_RX_INFO_8703B 0x0692 322*4882a593Smuzhiyun #define REG_UAPSD_TID_8703B 0x0693 323*4882a593Smuzhiyun #define REG_WKFMCAM_CMD_8703B 0x0698 324*4882a593Smuzhiyun #define REG_WKFMCAM_NUM_8703B 0x0698 325*4882a593Smuzhiyun #define REG_WKFMCAM_RWD_8703B 0x069C 326*4882a593Smuzhiyun #define REG_RXFLTMAP0_8703B 0x06A0 327*4882a593Smuzhiyun #define REG_RXFLTMAP1_8703B 0x06A2 328*4882a593Smuzhiyun #define REG_RXFLTMAP2_8703B 0x06A4 329*4882a593Smuzhiyun #define REG_BCN_PSR_RPT_8703B 0x06A8 330*4882a593Smuzhiyun #define REG_BT_COEX_TABLE_8703B 0x06C0 331*4882a593Smuzhiyun #define REG_BFMER0_INFO_8703B 0x06E4 332*4882a593Smuzhiyun #define REG_BFMER1_INFO_8703B 0x06EC 333*4882a593Smuzhiyun #define REG_CSI_RPT_PARAM_BW20_8703B 0x06F4 334*4882a593Smuzhiyun #define REG_CSI_RPT_PARAM_BW40_8703B 0x06F8 335*4882a593Smuzhiyun #define REG_CSI_RPT_PARAM_BW80_8703B 0x06FC 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun /* Hardware Port 2 */ 338*4882a593Smuzhiyun #define REG_MACID1_8703B 0x0700 339*4882a593Smuzhiyun #define REG_BSSID1_8703B 0x0708 340*4882a593Smuzhiyun #define REG_BFMEE_SEL_8703B 0x0714 341*4882a593Smuzhiyun #define REG_SND_PTCL_CTRL_8703B 0x0718 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* LTE_COEX */ 344*4882a593Smuzhiyun #define REG_LTECOEX_CTRL 0x07C0 345*4882a593Smuzhiyun #define REG_LTECOEX_WRITE_DATA 0x07C4 346*4882a593Smuzhiyun #define REG_LTECOEX_READ_DATA 0x07C8 347*4882a593Smuzhiyun #define REG_LTECOEX_PATH_CONTROL 0x70 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun /* ************************************************************ 350*4882a593Smuzhiyun * SDIO Bus Specification 351*4882a593Smuzhiyun * ************************************************************ */ 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun /* ----------------------------------------------------- 354*4882a593Smuzhiyun * SDIO CMD Address Mapping 355*4882a593Smuzhiyun * ----------------------------------------------------- */ 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* ----------------------------------------------------- 358*4882a593Smuzhiyun * I/O bus domain (Host) 359*4882a593Smuzhiyun * ----------------------------------------------------- */ 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun /* ----------------------------------------------------- 362*4882a593Smuzhiyun * SDIO register 363*4882a593Smuzhiyun * ----------------------------------------------------- */ 364*4882a593Smuzhiyun #define SDIO_REG_HCPWM1_8703B 0x025 /* HCI Current Power Mode 1 */ 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun /* **************************************************************************** 368*4882a593Smuzhiyun * 8703 Regsiter Bit and Content definition 369*4882a593Smuzhiyun * **************************************************************************** */ 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #define BIT_USB_RXDMA_AGG_EN BIT(31) 372*4882a593Smuzhiyun #define RXDMA_AGG_MODE_EN BIT(1) 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun #ifdef CONFIG_WOWLAN 375*4882a593Smuzhiyun #define RXPKT_RELEASE_POLL BIT(16) 376*4882a593Smuzhiyun #define RXDMA_IDLE BIT(17) 377*4882a593Smuzhiyun #define RW_RELEASE_EN BIT(18) 378*4882a593Smuzhiyun #endif 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* 2 HSISR 381*4882a593Smuzhiyun * interrupt mask which needs to clear */ 382*4882a593Smuzhiyun #define MASK_HSISR_CLEAR (HSISR_GPIO12_0_INT |\ 383*4882a593Smuzhiyun HSISR_SPS_OCP_INT |\ 384*4882a593Smuzhiyun HSISR_RON_INT |\ 385*4882a593Smuzhiyun HSISR_PDNINT |\ 386*4882a593Smuzhiyun HSISR_GPIO9_INT) 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* ---------------------------------------------------------------------------- 390*4882a593Smuzhiyun * 8703B REG_CCK_CHECK (offset 0x454) 391*4882a593Smuzhiyun * ---------------------------------------------------------------------------- */ 392*4882a593Smuzhiyun #define BIT_BCN_PORT_SEL BIT(5) 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #ifdef CONFIG_RF_POWER_TRIM 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #ifdef CONFIG_RTL8703B 397*4882a593Smuzhiyun #define EEPROM_RF_GAIN_OFFSET 0xC1 398*4882a593Smuzhiyun #endif 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define EEPROM_RF_GAIN_VAL 0x1F6 401*4882a593Smuzhiyun #endif /*CONFIG_RF_POWER_TRIM*/ 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* ---------------------------------------------------------------------------- 405*4882a593Smuzhiyun * 8195 IMR/ISR bits (offset 0xB0, 8bits) 406*4882a593Smuzhiyun * ---------------------------------------------------------------------------- */ 407*4882a593Smuzhiyun #define IMR_DISABLED_8703B 0 408*4882a593Smuzhiyun /* IMR DW0(0x00B0-00B3) Bit 0-31 */ 409*4882a593Smuzhiyun #define IMR_TIMER2_8703B BIT(31) /* Timeout interrupt 2 */ 410*4882a593Smuzhiyun #define IMR_TIMER1_8703B BIT(30) /* Timeout interrupt 1 */ 411*4882a593Smuzhiyun #define IMR_PSTIMEOUT_8703B BIT(29) /* Power Save Time Out Interrupt */ 412*4882a593Smuzhiyun #define IMR_GTINT4_8703B BIT(28) /* When GTIMER4 expires, this bit is set to 1 */ 413*4882a593Smuzhiyun #define IMR_GTINT3_8703B BIT(27) /* When GTIMER3 expires, this bit is set to 1 */ 414*4882a593Smuzhiyun #define IMR_TXBCN0ERR_8703B BIT(26) /* Transmit Beacon0 Error */ 415*4882a593Smuzhiyun #define IMR_TXBCN0OK_8703B BIT(25) /* Transmit Beacon0 OK */ 416*4882a593Smuzhiyun #define IMR_TSF_BIT32_TOGGLE_8703B BIT(24) /* TSF Timer BIT32 toggle indication interrupt */ 417*4882a593Smuzhiyun #define IMR_BCNDMAINT0_8703B BIT(20) /* Beacon DMA Interrupt 0 */ 418*4882a593Smuzhiyun #define IMR_BCNDERR0_8703B BIT(16) /* Beacon Queue DMA OK0 */ 419*4882a593Smuzhiyun #define IMR_HSISR_IND_ON_INT_8703B BIT(15) /* HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1) */ 420*4882a593Smuzhiyun #define IMR_BCNDMAINT_E_8703B BIT(14) /* Beacon DMA Interrupt Extension for Win7 */ 421*4882a593Smuzhiyun #define IMR_ATIMEND_8703B BIT(12) /* CTWidnow End or ATIM Window End */ 422*4882a593Smuzhiyun #define IMR_C2HCMD_8703B BIT(10) /* CPU to Host Command INT Status, Write 1 clear */ 423*4882a593Smuzhiyun #define IMR_CPWM2_8703B BIT(9) /* CPU power Mode exchange INT Status, Write 1 clear */ 424*4882a593Smuzhiyun #define IMR_CPWM_8703B BIT(8) /* CPU power Mode exchange INT Status, Write 1 clear */ 425*4882a593Smuzhiyun #define IMR_HIGHDOK_8703B BIT(7) /* High Queue DMA OK */ 426*4882a593Smuzhiyun #define IMR_MGNTDOK_8703B BIT(6) /* Management Queue DMA OK */ 427*4882a593Smuzhiyun #define IMR_BKDOK_8703B BIT(5) /* AC_BK DMA OK */ 428*4882a593Smuzhiyun #define IMR_BEDOK_8703B BIT(4) /* AC_BE DMA OK */ 429*4882a593Smuzhiyun #define IMR_VIDOK_8703B BIT(3) /* AC_VI DMA OK */ 430*4882a593Smuzhiyun #define IMR_VODOK_8703B BIT(2) /* AC_VO DMA OK */ 431*4882a593Smuzhiyun #define IMR_RDU_8703B BIT(1) /* Rx Descriptor Unavailable */ 432*4882a593Smuzhiyun #define IMR_ROK_8703B BIT(0) /* Receive DMA OK */ 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* IMR DW1(0x00B4-00B7) Bit 0-31 */ 435*4882a593Smuzhiyun #define IMR_BCNDMAINT7_8703B BIT(27) /* Beacon DMA Interrupt 7 */ 436*4882a593Smuzhiyun #define IMR_BCNDMAINT6_8703B BIT(26) /* Beacon DMA Interrupt 6 */ 437*4882a593Smuzhiyun #define IMR_BCNDMAINT5_8703B BIT(25) /* Beacon DMA Interrupt 5 */ 438*4882a593Smuzhiyun #define IMR_BCNDMAINT4_8703B BIT(24) /* Beacon DMA Interrupt 4 */ 439*4882a593Smuzhiyun #define IMR_BCNDMAINT3_8703B BIT(23) /* Beacon DMA Interrupt 3 */ 440*4882a593Smuzhiyun #define IMR_BCNDMAINT2_8703B BIT(22) /* Beacon DMA Interrupt 2 */ 441*4882a593Smuzhiyun #define IMR_BCNDMAINT1_8703B BIT(21) /* Beacon DMA Interrupt 1 */ 442*4882a593Smuzhiyun #define IMR_BCNDOK7_8703B BIT(20) /* Beacon Queue DMA OK Interrupt 7 */ 443*4882a593Smuzhiyun #define IMR_BCNDOK6_8703B BIT(19) /* Beacon Queue DMA OK Interrupt 6 */ 444*4882a593Smuzhiyun #define IMR_BCNDOK5_8703B BIT(18) /* Beacon Queue DMA OK Interrupt 5 */ 445*4882a593Smuzhiyun #define IMR_BCNDOK4_8703B BIT(17) /* Beacon Queue DMA OK Interrupt 4 */ 446*4882a593Smuzhiyun #define IMR_BCNDOK3_8703B BIT(16) /* Beacon Queue DMA OK Interrupt 3 */ 447*4882a593Smuzhiyun #define IMR_BCNDOK2_8703B BIT(15) /* Beacon Queue DMA OK Interrupt 2 */ 448*4882a593Smuzhiyun #define IMR_BCNDOK1_8703B BIT(14) /* Beacon Queue DMA OK Interrupt 1 */ 449*4882a593Smuzhiyun #define IMR_ATIMEND_E_8703B BIT(13) /* ATIM Window End Extension for Win7 */ 450*4882a593Smuzhiyun #define IMR_TXERR_8703B BIT(11) /* Tx Error Flag Interrupt Status, write 1 clear. */ 451*4882a593Smuzhiyun #define IMR_RXERR_8703B BIT(10) /* Rx Error Flag INT Status, Write 1 clear */ 452*4882a593Smuzhiyun #define IMR_TXFOVW_8703B BIT(9) /* Transmit FIFO Overflow */ 453*4882a593Smuzhiyun #define IMR_RXFOVW_8703B BIT(8) /* Receive FIFO Overflow */ 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI 456*4882a593Smuzhiyun /* #define IMR_RX_MASK (IMR_ROK_8703B|IMR_RDU_8703B|IMR_RXFOVW_8703B) */ 457*4882a593Smuzhiyun #define IMR_TX_MASK (IMR_VODOK_8703B | IMR_VIDOK_8703B | IMR_BEDOK_8703B | IMR_BKDOK_8703B | IMR_MGNTDOK_8703B | IMR_HIGHDOK_8703B) 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun #define RT_BCN_INT_MASKS (IMR_BCNDMAINT0_8703B | IMR_TXBCN0OK_8703B | IMR_TXBCN0ERR_8703B | IMR_BCNDERR0_8703B) 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun #define RT_AC_INT_MASKS (IMR_VIDOK_8703B | IMR_VODOK_8703B | IMR_BEDOK_8703B | IMR_BKDOK_8703B) 462*4882a593Smuzhiyun #endif 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #endif /* __RTL8703B_SPEC_H__ */ 465