1*4882a593Smuzhiyun /****************************************************************************** 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright(c) 2007 - 2017 Realtek Corporation. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it 6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as 7*4882a593Smuzhiyun * published by the Free Software Foundation. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT 10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12*4882a593Smuzhiyun * more details. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution in the 15*4882a593Smuzhiyun * file called LICENSE. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * Contact Information: 18*4882a593Smuzhiyun * wlanfae <wlanfae@realtek.com> 19*4882a593Smuzhiyun * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park, 20*4882a593Smuzhiyun * Hsinchu 300, Taiwan. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Larry Finger <Larry.Finger@lwfinger.net> 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun *****************************************************************************/ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #ifndef __PHYDMRAINFO_H__ 27*4882a593Smuzhiyun #define __PHYDMRAINFO_H__ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* 2020.08.05 Fix ARFR bug due to rate_id error for 2.4G VHT mode*/ 30*4882a593Smuzhiyun #define RAINFO_VERSION "8.8" 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define FORCED_UPDATE_RAMASK_PERIOD 5 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define H2C_MAX_LENGTH 7 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define RA_FLOOR_UP_GAP 3 37*4882a593Smuzhiyun #define RA_FLOOR_TABLE_SIZE 7 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define ACTIVE_TP_THRESHOLD 1 40*4882a593Smuzhiyun #define RA_RETRY_DESCEND_NUM 2 41*4882a593Smuzhiyun #define RA_RETRY_LIMIT_LOW 4 42*4882a593Smuzhiyun #define RA_RETRY_LIMIT_HIGH 32 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define PHYDM_IS_LEGACY_RATE(rate) ((rate <= ODM_RATE54M) ? true : false) 45*4882a593Smuzhiyun #define PHYDM_IS_CCK_RATE(rate) ((rate <= ODM_RATE11M) ? true : false) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP) 48*4882a593Smuzhiyun #define FIRST_MACID 1 49*4882a593Smuzhiyun #else 50*4882a593Smuzhiyun #define FIRST_MACID 0 51*4882a593Smuzhiyun #endif 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* @1 ============================================================ 54*4882a593Smuzhiyun * 1 enumrate 55*4882a593Smuzhiyun * 1 ============================================================ 56*4882a593Smuzhiyun */ 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun enum phydm_ra_dbg_para { 59*4882a593Smuzhiyun RADBG_PCR_TH_OFFSET = 0, 60*4882a593Smuzhiyun RADBG_RTY_PENALTY = 1, 61*4882a593Smuzhiyun RADBG_N_HIGH = 2, 62*4882a593Smuzhiyun RADBG_N_LOW = 3, 63*4882a593Smuzhiyun RADBG_TRATE_UP_TABLE = 4, 64*4882a593Smuzhiyun RADBG_TRATE_DOWN_TABLE = 5, 65*4882a593Smuzhiyun RADBG_TRYING_NECESSARY = 6, 66*4882a593Smuzhiyun RADBG_TDROPING_NECESSARY = 7, 67*4882a593Smuzhiyun RADBG_RATE_UP_RTY_RATIO = 8, 68*4882a593Smuzhiyun RADBG_RATE_DOWN_RTY_RATIO = 9, /* u8 */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun RADBG_DEBUG_MONITOR1 = 0xc, 71*4882a593Smuzhiyun RADBG_DEBUG_MONITOR2 = 0xd, 72*4882a593Smuzhiyun RADBG_DEBUG_MONITOR3 = 0xe, 73*4882a593Smuzhiyun RADBG_DEBUG_MONITOR4 = 0xf, 74*4882a593Smuzhiyun RADBG_DEBUG_MONITOR5 = 0x10, 75*4882a593Smuzhiyun NUM_RA_PARA 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun enum phydm_wireless_mode { 79*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_UNKNOWN = 0x00, 80*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_A = 0x01, 81*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_B = 0x02, 82*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_G = 0x04, 83*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_AUTO = 0x08, 84*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_N_24G = 0x10, 85*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_N_5G = 0x20, 86*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_AC_5G = 0x40, 87*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_AC_24G = 0x80, 88*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_AC_ONLY = 0x100, 89*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_MAX = 0x800, 90*4882a593Smuzhiyun PHYDM_WIRELESS_MODE_ALL = 0xFFFF 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun enum phydm_rateid_idx { 94*4882a593Smuzhiyun PHYDM_BGN_40M_2SS = 0, 95*4882a593Smuzhiyun PHYDM_BGN_40M_1SS = 1, 96*4882a593Smuzhiyun PHYDM_BGN_20M_2SS = 2, 97*4882a593Smuzhiyun PHYDM_BGN_20M_1SS = 3, 98*4882a593Smuzhiyun PHYDM_GN_N2SS = 4, 99*4882a593Smuzhiyun PHYDM_GN_N1SS = 5, 100*4882a593Smuzhiyun PHYDM_BG = 6, 101*4882a593Smuzhiyun PHYDM_G = 7, 102*4882a593Smuzhiyun PHYDM_B_20M = 8, 103*4882a593Smuzhiyun PHYDM_ARFR0_AC_2SS = 9, 104*4882a593Smuzhiyun PHYDM_ARFR1_AC_1SS = 10, 105*4882a593Smuzhiyun PHYDM_ARFR2_AC_2G_1SS = 11, 106*4882a593Smuzhiyun PHYDM_ARFR3_AC_2G_2SS = 12, 107*4882a593Smuzhiyun PHYDM_ARFR4_AC_3SS = 13, 108*4882a593Smuzhiyun PHYDM_ARFR5_N_3SS = 14, 109*4882a593Smuzhiyun PHYDM_ARFR7_N_4SS = 15, 110*4882a593Smuzhiyun PHYDM_ARFR6_AC_4SS = 16 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /*ARFR4(0x49c/0x4a0) can not be used because FW BT would use.*/ 114*4882a593Smuzhiyun enum phydm_rateid_idx_type_2 { 115*4882a593Smuzhiyun PHYDM_TYPE2_AC_2SS = 9, 116*4882a593Smuzhiyun PHYDM_TYPE2_AC_1SS = 10, 117*4882a593Smuzhiyun PHYDM_TYPE2_MIX_1SS = 11, 118*4882a593Smuzhiyun PHYDM_TYPE2_MIX_2SS = 12, 119*4882a593Smuzhiyun PHYDM_TYPE2_ARFR3_AC_2G_2SS = 16, /*0x494/0x498*/ 120*4882a593Smuzhiyun PHYDM_TYPE2_ARFR5_AC_2G_1SS = 18 /*0x4a4/0x4a8*/ 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun enum phydm_qam_order { 124*4882a593Smuzhiyun PHYDM_QAM_CCK = 0, 125*4882a593Smuzhiyun PHYDM_QAM_BPSK = 1, 126*4882a593Smuzhiyun PHYDM_QAM_QPSK = 2, 127*4882a593Smuzhiyun PHYDM_QAM_16QAM = 3, 128*4882a593Smuzhiyun PHYDM_QAM_64QAM = 4, 129*4882a593Smuzhiyun PHYDM_QAM_256QAM = 5 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #if (RATE_ADAPTIVE_SUPPORT == 1)/* @88E RA */ 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun struct _phydm_txstatistic_ { 135*4882a593Smuzhiyun u32 hw_total_tx; 136*4882a593Smuzhiyun u32 hw_tx_success; 137*4882a593Smuzhiyun u32 hw_tx_rty; 138*4882a593Smuzhiyun u32 hw_tx_drop; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* @1 ============================================================ 142*4882a593Smuzhiyun * 1 structure 143*4882a593Smuzhiyun * 1 ============================================================ 144*4882a593Smuzhiyun */ 145*4882a593Smuzhiyun struct _odm_ra_info_ { 146*4882a593Smuzhiyun u8 rate_id; 147*4882a593Smuzhiyun u32 rate_mask; 148*4882a593Smuzhiyun u32 ra_use_rate; 149*4882a593Smuzhiyun u8 rate_sgi; 150*4882a593Smuzhiyun u8 rssi_sta_ra; 151*4882a593Smuzhiyun u8 pre_rssi_sta_ra; 152*4882a593Smuzhiyun u8 sgi_enable; 153*4882a593Smuzhiyun u8 decision_rate; 154*4882a593Smuzhiyun u8 pre_rate; 155*4882a593Smuzhiyun u8 highest_rate; 156*4882a593Smuzhiyun u8 lowest_rate; 157*4882a593Smuzhiyun u32 nsc_up; 158*4882a593Smuzhiyun u32 nsc_down; 159*4882a593Smuzhiyun u16 RTY[5]; 160*4882a593Smuzhiyun u32 TOTAL; 161*4882a593Smuzhiyun u16 DROP; 162*4882a593Smuzhiyun u8 active; 163*4882a593Smuzhiyun u16 rpt_time; 164*4882a593Smuzhiyun u8 ra_waiting_counter; 165*4882a593Smuzhiyun u8 ra_pending_counter; 166*4882a593Smuzhiyun u8 ra_drop_after_down; 167*4882a593Smuzhiyun #if 1 /* POWER_TRAINING_ACTIVE == 1 */ /* For compile pass only~! */ 168*4882a593Smuzhiyun u8 pt_active; /* on or off */ 169*4882a593Smuzhiyun u8 pt_try_state; /* @0 trying state, 1 for decision state */ 170*4882a593Smuzhiyun u8 pt_stage; /* @0~6 */ 171*4882a593Smuzhiyun u8 pt_stop_count; /* Stop PT counter */ 172*4882a593Smuzhiyun u8 pt_pre_rate; /* @if rate change do PT */ 173*4882a593Smuzhiyun u8 pt_pre_rssi; /* @if RSSI change 5% do PT */ 174*4882a593Smuzhiyun u8 pt_mode_ss; /* @decide whitch rate should do PT */ 175*4882a593Smuzhiyun u8 ra_stage; /* @StageRA, decide how many times RA will be done between PT */ 176*4882a593Smuzhiyun u8 pt_smooth_factor; 177*4882a593Smuzhiyun #endif 178*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP) && ((DEV_BUS_TYPE == RT_USB_INTERFACE) || (DEV_BUS_TYPE == RT_SDIO_INTERFACE)) 179*4882a593Smuzhiyun u8 rate_down_counter; 180*4882a593Smuzhiyun u8 rate_up_counter; 181*4882a593Smuzhiyun u8 rate_direction; 182*4882a593Smuzhiyun u8 bounding_type; 183*4882a593Smuzhiyun u8 bounding_counter; 184*4882a593Smuzhiyun u8 bounding_learning_time; 185*4882a593Smuzhiyun u8 rate_down_start_time; 186*4882a593Smuzhiyun #endif 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun #endif 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun struct ra_table { 192*4882a593Smuzhiyun #ifdef MU_EX_MACID 193*4882a593Smuzhiyun u8 mu1_rate[MU_EX_MACID]; 194*4882a593Smuzhiyun #endif 195*4882a593Smuzhiyun u8 highest_client_tx_order; 196*4882a593Smuzhiyun u16 highest_client_tx_rate_order; 197*4882a593Smuzhiyun u8 power_tracking_flag; 198*4882a593Smuzhiyun u8 ra_th_ofst; /*RA_threshold_offset*/ 199*4882a593Smuzhiyun u8 ra_ofst_direc; /*RA_offset_direction*/ 200*4882a593Smuzhiyun u8 up_ramask_cnt; /*@force update_ra_mask counter*/ 201*4882a593Smuzhiyun u8 up_ramask_cnt_tmp; /*@Just for debug, should be removed latter*/ 202*4882a593Smuzhiyun u32 rrsr_val_init; /*0x440*/ 203*4882a593Smuzhiyun u32 rrsr_val_curr; /*0x440*/ 204*4882a593Smuzhiyun boolean dynamic_rrsr_en; 205*4882a593Smuzhiyun u8 ra_trigger_mode; /*0: pkt RA, 1: TBTT RA*/ 206*4882a593Smuzhiyun u8 ra_tx_cls_th; /*255: auto, xx: in dB*/ 207*4882a593Smuzhiyun #if 0 /*@CONFIG_RA_DYNAMIC_RTY_LIMIT*/ 208*4882a593Smuzhiyun u8 per_rate_retrylimit_20M[PHY_NUM_RATE_IDX]; 209*4882a593Smuzhiyun u8 per_rate_retrylimit_40M[PHY_NUM_RATE_IDX]; 210*4882a593Smuzhiyun u8 retry_descend_num; 211*4882a593Smuzhiyun u8 retrylimit_low; 212*4882a593Smuzhiyun u8 retrylimit_high; 213*4882a593Smuzhiyun #endif 214*4882a593Smuzhiyun u8 ldpc_thres; /* @if RSSI > ldpc_th => switch from LPDC to BCC */ 215*4882a593Smuzhiyun void (*record_ra_info)(void *dm_void, u8 macid, 216*4882a593Smuzhiyun struct cmn_sta_info *sta, u64 ra_mask); 217*4882a593Smuzhiyun u8 ra_mask_rpt_stamp; 218*4882a593Smuzhiyun u8 ra_mask_buf[8]; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun struct ra_mask_rpt_trig { 222*4882a593Smuzhiyun u8 ra_mask_rpt_stamp; 223*4882a593Smuzhiyun u8 macid; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun struct ra_mask_rpt { 227*4882a593Smuzhiyun u8 ra_mask_rpt_stamp; 228*4882a593Smuzhiyun u8 ra_mask_buf[8]; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* @1 ============================================================ 232*4882a593Smuzhiyun * 1 Function Prototype 233*4882a593Smuzhiyun * 1 ============================================================ 234*4882a593Smuzhiyun */ 235*4882a593Smuzhiyun boolean phydm_is_cck_rate(void *dm_void, u8 rate); 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun boolean phydm_is_ofdm_rate(void *dm_void, u8 rate); 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun boolean phydm_is_ht_rate(void *dm_void, u8 rate); 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun boolean phydm_is_vht_rate(void *dm_void, u8 rate); 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun u8 phydm_legacy_rate_2_spec_rate(void *dm_void, u8 rate); 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun u8 phydm_rate_2_rate_digit(void *dm_void, u8 rate); 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun u8 phydm_rate_type_2_num_ss(void *dm_void, enum PDM_RATE_TYPE type); 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun u8 phydm_rate_to_num_ss(void *dm_void, u8 data_rate); 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun void phydm_h2C_debug(void *dm_void, char input[][16], u32 *_used, 252*4882a593Smuzhiyun char *output, u32 *_out_len); 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun void phydm_ra_debug(void *dm_void, char input[][16], u32 *_used, char *output, 255*4882a593Smuzhiyun u32 *_out_len); 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun void phydm_ra_mask_report_h2c_trigger(void *dm_void, 258*4882a593Smuzhiyun struct ra_mask_rpt_trig *trig_rpt); 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun void phydm_ra_mask_report_c2h_result(void *dm_void, struct ra_mask_rpt *rpt); 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun void odm_c2h_ra_para_report_handler(void *dm_void, u8 *cmd_buf, u8 cmd_len); 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun void phydm_print_rate(void *dm_void, u8 rate, u32 dbg_component); 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun void phydm_print_rate_2_buff(void *dm_void, u8 rate, char *buf, u16 buf_size); 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun void phydm_c2h_ra_report_handler(void *dm_void, u8 *cmd_buf, u8 cmd_len); 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun u8 phydm_rate_order_compute(void *dm_void, u8 rate_idx); 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun void phydm_rrsr_set_register(void *dm_void, u32 rrsr_val); 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun void phydm_ra_info_watchdog(void *dm_void); 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun void phydm_rrsr_en(void *dm_void, boolean en_rrsr); 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun void phydm_ra_info_init(void *dm_void); 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun void phydm_modify_RA_PCR_threshold(void *dm_void, u8 ra_ofst_direc, 281*4882a593Smuzhiyun u8 ra_th_ofst); 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun u8 phydm_vht_en_mapping(void *dm_void, u32 wireless_mode); 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun u8 phydm_rate_id_mapping(void *dm_void, u32 wireless_mode, u8 rf_type, u8 bw); 286*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP) 287*4882a593Smuzhiyun void phydm_update_hal_ra_mask( 288*4882a593Smuzhiyun void *dm_void, 289*4882a593Smuzhiyun u32 wireless_mode, 290*4882a593Smuzhiyun u8 rf_type, 291*4882a593Smuzhiyun u8 BW, 292*4882a593Smuzhiyun u8 mimo_ps_enable, 293*4882a593Smuzhiyun u8 disable_cck_rate, 294*4882a593Smuzhiyun u32 *ratr_bitmap_msb_in, 295*4882a593Smuzhiyun u32 *ratr_bitmap_in, 296*4882a593Smuzhiyun u8 tx_rate_level); 297*4882a593Smuzhiyun #endif 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE) 300*4882a593Smuzhiyun u8 phydm_get_plcp(void *dm_void, u16 macid); 301*4882a593Smuzhiyun #endif 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun void phydm_refresh_rate_adaptive_mask(void *dm_void); 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun u8 phydm_get_rx_stream_num(void *dm_void, enum rf_type type); 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun u8 phydm_rssi_lv_dec(void *dm_void, u32 rssi, u8 ratr_state); 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun void odm_ra_post_action_on_assoc(void *dm); 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun u8 odm_find_rts_rate(void *dm_void, u8 tx_rate, boolean is_erp_protect); 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun void phydm_show_sta_info(void *dm_void, char input[][16], u32 *_used, 314*4882a593Smuzhiyun char *output, u32 *_out_len); 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun u8 phydm_get_rate_from_rssi_lv(void *dm_void, u8 sta_idx); 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun void phydm_ra_registed(void *dm_void, u8 macid, u8 rssi_from_assoc); 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun void phydm_ra_offline(void *dm_void, u8 macid); 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun void phydm_ra_mask_watchdog(void *dm_void); 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN) 325*4882a593Smuzhiyun void odm_refresh_basic_rate_mask( 326*4882a593Smuzhiyun void *dm_void); 327*4882a593Smuzhiyun #endif 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT 330*4882a593Smuzhiyun void phydm_ra_mode_selection(void *dm_void, u8 mode); 331*4882a593Smuzhiyun #endif 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #endif /*@#ifndef __PHYDMRAINFO_H__*/ 334