xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8821cs/hal/phydm/phydm_ccx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "mp_precomp.h"
27*4882a593Smuzhiyun #include "phydm_precomp.h"
28*4882a593Smuzhiyun 
phydm_env_mntr_get_802_11_k_rsni(void * dm_void,s8 rcpi,s8 anpi)29*4882a593Smuzhiyun u8 phydm_env_mntr_get_802_11_k_rsni(void *dm_void, s8 rcpi, s8 anpi)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	u8 rsni = 0;
32*4882a593Smuzhiyun 	u8 signal = 0;
33*4882a593Smuzhiyun 	u8 sig_to_rsni[13] = {0, 8, 15, 20, 24, 27, 30, 32, 35, 37, 39, 41, 43};
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/*rcpi = signal + noise + interference = rssi*/
36*4882a593Smuzhiyun 	/*anpi = noise + interferecne = nhm*/
37*4882a593Smuzhiyun 	/*signal = rcpi - anpi*/
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/*rsni = 2*(10*log10((rcpi_lin/anpi_lin)-1)+10), unit = 0.5dB*/
40*4882a593Smuzhiyun 	/*rcpi_lin/anpi_lin=10^((rcpi_dB-anpi_db)/10)*/
41*4882a593Smuzhiyun 	/*rsni is approximated as 2*((rcpi_db-anpi_db)+10) when signal >= 13*/
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (rcpi <= anpi)
44*4882a593Smuzhiyun 		signal = 0;
45*4882a593Smuzhiyun 	else if (rcpi - anpi >= 117)
46*4882a593Smuzhiyun 		signal = 117;
47*4882a593Smuzhiyun 	else
48*4882a593Smuzhiyun 		signal = rcpi - anpi;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	if (signal < 13)
51*4882a593Smuzhiyun 		rsni = sig_to_rsni[signal];
52*4882a593Smuzhiyun 	else
53*4882a593Smuzhiyun 		rsni = 2 * (signal + 10);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	return rsni;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
phydm_ccx_hw_restart(void * dm_void)58*4882a593Smuzhiyun void phydm_ccx_hw_restart(void *dm_void)
59*4882a593Smuzhiyun 			  /*@Will Restart NHM/CLM/FAHM simultaneously*/
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
62*4882a593Smuzhiyun 	u32 reg1 = 0;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
65*4882a593Smuzhiyun 		reg1 = R_0x994;
66*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
67*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
68*4882a593Smuzhiyun 		reg1 = R_0x1e60;
69*4882a593Smuzhiyun 	#endif
70*4882a593Smuzhiyun 	else
71*4882a593Smuzhiyun 		reg1 = R_0x890;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
74*4882a593Smuzhiyun 	/*@disable NHM,CLM, FAHM*/
75*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, 0x7, 0x0);
76*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, BIT(8), 0x0);
77*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, BIT(8), 0x1);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
phydm_ccx_get_rpt_ratio(void * dm_void,u16 rpt,u16 denom)80*4882a593Smuzhiyun u8 phydm_ccx_get_rpt_ratio(void *dm_void, u16 rpt, u16 denom)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	u32 numer = 0;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	numer = rpt * 100 + (denom >> 1);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return (u8)PHYDM_DIV(numer, denom);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #ifdef NHM_SUPPORT
90*4882a593Smuzhiyun 
phydm_nhm_racing_release(void * dm_void)91*4882a593Smuzhiyun void phydm_nhm_racing_release(void *dm_void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
94*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
95*4882a593Smuzhiyun 	u32 value32 = 0;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
98*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "lv:(%d)->(0)\n", ccx->nhm_set_lv);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	ccx->nhm_ongoing = false;
101*4882a593Smuzhiyun 	ccx->nhm_set_lv = NHM_RELEASE;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (!(ccx->nhm_app == NHM_BACKGROUND || ccx->nhm_app == NHM_ACS)) {
104*4882a593Smuzhiyun 		phydm_pause_func(dm, F00_DIG, PHYDM_RESUME,
105*4882a593Smuzhiyun 				 PHYDM_PAUSE_LEVEL_1, 1, &value32);
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	ccx->nhm_app = NHM_BACKGROUND;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
phydm_nhm_racing_ctrl(void * dm_void,enum phydm_nhm_level nhm_lv)111*4882a593Smuzhiyun u8 phydm_nhm_racing_ctrl(void *dm_void, enum phydm_nhm_level nhm_lv)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
114*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
115*4882a593Smuzhiyun 	u8 set_result = PHYDM_SET_SUCCESS;
116*4882a593Smuzhiyun 	/*@acquire to control NHM API*/
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_ongoing=%d, lv:(%d)->(%d)\n",
119*4882a593Smuzhiyun 		  ccx->nhm_ongoing, ccx->nhm_set_lv, nhm_lv);
120*4882a593Smuzhiyun 	if (ccx->nhm_ongoing) {
121*4882a593Smuzhiyun 		if (nhm_lv <= ccx->nhm_set_lv) {
122*4882a593Smuzhiyun 			set_result = PHYDM_SET_FAIL;
123*4882a593Smuzhiyun 		} else {
124*4882a593Smuzhiyun 			phydm_ccx_hw_restart(dm);
125*4882a593Smuzhiyun 			ccx->nhm_ongoing = false;
126*4882a593Smuzhiyun 		}
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (set_result)
130*4882a593Smuzhiyun 		ccx->nhm_set_lv = nhm_lv;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm racing success=%d\n", set_result);
133*4882a593Smuzhiyun 	return set_result;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
phydm_nhm_trigger(void * dm_void)136*4882a593Smuzhiyun void phydm_nhm_trigger(void *dm_void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
139*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
140*4882a593Smuzhiyun 	u32 nhm_reg1 = 0;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
143*4882a593Smuzhiyun 		nhm_reg1 = R_0x994;
144*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
145*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
146*4882a593Smuzhiyun 		nhm_reg1 = R_0x1e60;
147*4882a593Smuzhiyun 	#endif
148*4882a593Smuzhiyun 	else
149*4882a593Smuzhiyun 		nhm_reg1 = R_0x890;
150*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* @Trigger NHM*/
153*4882a593Smuzhiyun 	pdm_set_reg(dm, nhm_reg1, BIT(1), 0);
154*4882a593Smuzhiyun 	pdm_set_reg(dm, nhm_reg1, BIT(1), 1);
155*4882a593Smuzhiyun 	ccx->nhm_trigger_time = dm->phydm_sys_up_time;
156*4882a593Smuzhiyun 	ccx->nhm_rpt_stamp++;
157*4882a593Smuzhiyun 	ccx->nhm_ongoing = true;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun boolean
phydm_nhm_check_rdy(void * dm_void)161*4882a593Smuzhiyun phydm_nhm_check_rdy(void *dm_void)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
164*4882a593Smuzhiyun 	boolean is_ready = false;
165*4882a593Smuzhiyun 	u32 reg1 = 0, reg1_bit = 0;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
168*4882a593Smuzhiyun 		reg1 = R_0xfb4;
169*4882a593Smuzhiyun 		reg1_bit = 16;
170*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
171*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
172*4882a593Smuzhiyun 		reg1 = R_0x2d4c;
173*4882a593Smuzhiyun 		reg1_bit = 16;
174*4882a593Smuzhiyun 	#endif
175*4882a593Smuzhiyun 	} else {
176*4882a593Smuzhiyun 		reg1 = R_0x8b4;
177*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8710B | ODM_RTL8721D |
178*4882a593Smuzhiyun 					ODM_RTL8710C))
179*4882a593Smuzhiyun 			reg1_bit = 25;
180*4882a593Smuzhiyun 		else
181*4882a593Smuzhiyun 			reg1_bit = 17;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 	if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit)))
184*4882a593Smuzhiyun 		is_ready = true;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM rdy=%d\n", is_ready);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return is_ready;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
phydm_nhm_cal_wgt(void * dm_void)191*4882a593Smuzhiyun void phydm_nhm_cal_wgt(void *dm_void)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
194*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
195*4882a593Smuzhiyun 	u8 i = 0;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	for (i = 0; i < NHM_RPT_NUM; i++) {
198*4882a593Smuzhiyun 		if (i == 0)
199*4882a593Smuzhiyun 			ccx->nhm_wgt[0] = (u8)(MAX_2(ccx->nhm_th[0] - 2, 0));
200*4882a593Smuzhiyun 		else if (i == (NHM_RPT_NUM - 1))
201*4882a593Smuzhiyun 			ccx->nhm_wgt[NHM_RPT_NUM - 1] = (u8)(ccx->nhm_th[NHM_TH_NUM - 1] + 2);
202*4882a593Smuzhiyun 		else
203*4882a593Smuzhiyun 			ccx->nhm_wgt[i] = (u8)((ccx->nhm_th[i - 1] + ccx->nhm_th[i]) >> 1);
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
phydm_nhm_cal_wgt_avg(void * dm_void,u8 start_i,u8 end_i,u8 n_sum)207*4882a593Smuzhiyun u8 phydm_nhm_cal_wgt_avg(void *dm_void, u8 start_i, u8 end_i, u8 n_sum)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
210*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
211*4882a593Smuzhiyun 	u8 i = 0;
212*4882a593Smuzhiyun 	u32 noise_tmp = 0;
213*4882a593Smuzhiyun 	u8 noise = 0;
214*4882a593Smuzhiyun 	u32 nhm_valid = 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (n_sum == 0) {
217*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
218*4882a593Smuzhiyun 			  "n_sum = 0, don't need to update noise\n");
219*4882a593Smuzhiyun 		return 0x0;
220*4882a593Smuzhiyun 	} else if (end_i > NHM_RPT_NUM - 1) {
221*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
222*4882a593Smuzhiyun 			  "[WARNING]end_i is larger than 11!!\n");
223*4882a593Smuzhiyun 		return 0x0;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	for (i = start_i; i <= end_i; i++)
227*4882a593Smuzhiyun 		noise_tmp += ccx->nhm_result[i] * ccx->nhm_wgt[i];
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* protection for the case of minus noise(RSSI)*/
230*4882a593Smuzhiyun 	noise = (u8)(NTH_TH_2_RSSI(MAX_2(PHYDM_DIV(noise_tmp, n_sum), 20)));
231*4882a593Smuzhiyun 	nhm_valid = (n_sum * 100) >> 8;
232*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
233*4882a593Smuzhiyun 		  "cal wgt_avg : valid: ((%d)) percent, noise(RSSI)=((%d))\n",
234*4882a593Smuzhiyun 		  nhm_valid, noise);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	return noise;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
phydm_nhm_cal_nhm_env(void * dm_void)239*4882a593Smuzhiyun u8 phydm_nhm_cal_nhm_env(void *dm_void)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
242*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
243*4882a593Smuzhiyun 	u8 first_idx = 0;
244*4882a593Smuzhiyun 	u8 nhm_env = 0;
245*4882a593Smuzhiyun 	u8 i = 0;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	nhm_env = ccx->nhm_rpt_sum;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/*search first cluster*/
250*4882a593Smuzhiyun 	for (i = 0; i < NHM_RPT_NUM; i++) {
251*4882a593Smuzhiyun 		if (ccx->nhm_result[i]) {
252*4882a593Smuzhiyun 			first_idx = i;
253*4882a593Smuzhiyun 			break;
254*4882a593Smuzhiyun 		}
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/*exclude first cluster under -80dBm*/
258*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
259*4882a593Smuzhiyun 		if (((first_idx + i) < NHM_RPT_NUM) &&
260*4882a593Smuzhiyun 		    (ccx->nhm_wgt[first_idx + i] <= NHM_IC_NOISE_TH))
261*4882a593Smuzhiyun 			nhm_env -= ccx->nhm_result[first_idx + i];
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/*exclude nhm_rpt[0] above -80dBm*/
265*4882a593Smuzhiyun 	if (ccx->nhm_wgt[0] > NHM_IC_NOISE_TH)
266*4882a593Smuzhiyun 		nhm_env -= ccx->nhm_result[0];
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "cal nhm_env: first_idx=%d, nhm_env=%d\n",
269*4882a593Smuzhiyun 		  first_idx, nhm_env);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return nhm_env;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
phydm_nhm_get_utility(void * dm_void)274*4882a593Smuzhiyun void phydm_nhm_get_utility(void *dm_void)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
277*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
278*4882a593Smuzhiyun 	u8 nhm_rpt_non_0 = 0;
279*4882a593Smuzhiyun 	u8 nhm_rpt_non_11 = 0;
280*4882a593Smuzhiyun 	u8 nhm_env = 0;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (ccx->nhm_rpt_sum >= ccx->nhm_result[0]) {
283*4882a593Smuzhiyun 		phydm_nhm_cal_wgt(dm);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 		nhm_rpt_non_0 = ccx->nhm_rpt_sum - ccx->nhm_result[0];
286*4882a593Smuzhiyun 		nhm_rpt_non_11 = ccx->nhm_rpt_sum - ccx->nhm_result[11];
287*4882a593Smuzhiyun 		/*exclude nhm_r[0] above -80dBm or first cluster under -80dBm*/
288*4882a593Smuzhiyun 		nhm_env = phydm_nhm_cal_nhm_env(dm);
289*4882a593Smuzhiyun 		ccx->nhm_ratio = phydm_ccx_get_rpt_ratio(dm, nhm_rpt_non_0,
290*4882a593Smuzhiyun 				 NHM_RPT_MAX);
291*4882a593Smuzhiyun 		ccx->nhm_env_ratio = phydm_ccx_get_rpt_ratio(dm, nhm_env,
292*4882a593Smuzhiyun 				     NHM_RPT_MAX);
293*4882a593Smuzhiyun 		if ((ccx->nhm_include_txon == NHM_EXCLUDE_TXON) &&
294*4882a593Smuzhiyun 		    (ccx->nhm_include_cca == NHM_EXCLUDE_CCA))
295*4882a593Smuzhiyun 			ccx->nhm_idle_ratio = phydm_ccx_get_rpt_ratio(dm,
296*4882a593Smuzhiyun 								      ccx->nhm_duration,
297*4882a593Smuzhiyun 								      ccx->nhm_period);
298*4882a593Smuzhiyun 		else
299*4882a593Smuzhiyun 			ccx->nhm_idle_ratio = ENV_MNTR_FAIL;
300*4882a593Smuzhiyun 		ccx->nhm_level_valid = phydm_ccx_get_rpt_ratio(dm,
301*4882a593Smuzhiyun 				       nhm_rpt_non_11, NHM_RPT_MAX);
302*4882a593Smuzhiyun 		ccx->nhm_level = phydm_nhm_cal_wgt_avg(dm, 0, NHM_RPT_NUM - 2,
303*4882a593Smuzhiyun 						     nhm_rpt_non_11);
304*4882a593Smuzhiyun 		ccx->nhm_pwr = phydm_nhm_cal_wgt_avg(dm, 0, NHM_RPT_NUM - 1,
305*4882a593Smuzhiyun 						     ccx->nhm_rpt_sum);
306*4882a593Smuzhiyun 	} else {
307*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[warning] nhm_rpt_sum invalid\n");
308*4882a593Smuzhiyun 		ccx->nhm_ratio = ENV_MNTR_FAIL;
309*4882a593Smuzhiyun 		ccx->nhm_env_ratio = ENV_MNTR_FAIL;
310*4882a593Smuzhiyun 		ccx->nhm_idle_ratio = ENV_MNTR_FAIL;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
314*4882a593Smuzhiyun 		  "nhm_ratio=%d, nhm_env_ratio=%d, nhm_level=%d, nhm_pwr=%d\n",
315*4882a593Smuzhiyun 		  ccx->nhm_ratio, ccx->nhm_env_ratio, ccx->nhm_level,
316*4882a593Smuzhiyun 		  ccx->nhm_pwr);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun boolean
phydm_nhm_get_result(void * dm_void)320*4882a593Smuzhiyun phydm_nhm_get_result(void *dm_void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
323*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
324*4882a593Smuzhiyun 	u32 value32 = 0;
325*4882a593Smuzhiyun 	u8 i = 0;
326*4882a593Smuzhiyun 	u32 nhm_reg1 = 0;
327*4882a593Smuzhiyun 	u16 nhm_rpt_sum_tmp = 0;
328*4882a593Smuzhiyun 	u16 nhm_duration = 0;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
331*4882a593Smuzhiyun 		nhm_reg1 = R_0x994;
332*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
333*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
334*4882a593Smuzhiyun 		nhm_reg1 = R_0x1e60;
335*4882a593Smuzhiyun 	#endif
336*4882a593Smuzhiyun 	else
337*4882a593Smuzhiyun 		nhm_reg1 = R_0x890;
338*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if ((dm->support_ic_type & ODM_IC_11N_SERIES) ||
341*4882a593Smuzhiyun 	    (dm->support_ic_type & ODM_IC_11AC_SERIES) ||
342*4882a593Smuzhiyun 	    (dm->support_ic_type & ODM_RTL8198F) ||
343*4882a593Smuzhiyun 	    (dm->support_ic_type & ODM_RTL8814B))
344*4882a593Smuzhiyun 		pdm_set_reg(dm, nhm_reg1, BIT(1), 0);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (!(phydm_nhm_check_rdy(dm))) {
347*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM report Fail\n");
348*4882a593Smuzhiyun 		phydm_nhm_racing_release(dm);
349*4882a593Smuzhiyun 		return false;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
353*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0xfa8);
354*4882a593Smuzhiyun 		value32 = odm_convert_to_le32(value32);
355*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[0], &value32, 4);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0xfac);
358*4882a593Smuzhiyun 		value32 = odm_convert_to_le32(value32);
359*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[4], &value32, 4);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0xfb0);
362*4882a593Smuzhiyun 		value32 = odm_convert_to_le32(value32);
363*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[8], &value32, 4);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		/*@Get NHM duration*/
366*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0xfb4);
367*4882a593Smuzhiyun 		nhm_duration = (u16)(value32 & MASKLWORD);
368*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
369*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
370*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x2d40);
371*4882a593Smuzhiyun 		value32 = odm_convert_to_le32(value32);
372*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[0], &value32, 4);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x2d44);
375*4882a593Smuzhiyun 		value32 = odm_convert_to_le32(value32);
376*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[4], &value32, 4);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x2d48);
379*4882a593Smuzhiyun 		value32 = odm_convert_to_le32(value32);
380*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[8], &value32, 4);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		/*@Get NHM duration*/
383*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x2d4c);
384*4882a593Smuzhiyun 		nhm_duration = (u16)(value32 & MASKLWORD);
385*4882a593Smuzhiyun 	#endif
386*4882a593Smuzhiyun 	} else {
387*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x8d8);
388*4882a593Smuzhiyun 		value32 = odm_convert_to_le32(value32);
389*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[0], &value32, 4);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x8dc);
392*4882a593Smuzhiyun 		value32 = odm_convert_to_le32(value32);
393*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[4], &value32, 4);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x8d0);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		ccx->nhm_result[8] = (u8)((value32 & MASKBYTE2) >> 16);
398*4882a593Smuzhiyun 		ccx->nhm_result[9] = (u8)((value32 & MASKBYTE3) >> 24);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x8d4);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		ccx->nhm_result[10] = (u8)((value32 & MASKBYTE2) >> 16);
403*4882a593Smuzhiyun 		ccx->nhm_result[11] = (u8)((value32 & MASKBYTE3) >> 24);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		/*@Get NHM duration*/
406*4882a593Smuzhiyun 		nhm_duration = (u16)(value32 & MASKLWORD);
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 	ccx->nhm_duration = nhm_duration;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/* sum all nhm_result */
411*4882a593Smuzhiyun 	if (ccx->nhm_period >= 65530)
412*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
413*4882a593Smuzhiyun 			  "NHM valid time = %d, valid: %d percent\n",
414*4882a593Smuzhiyun 			  nhm_duration, (nhm_duration * 100) >> 16);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	for (i = 0; i < NHM_RPT_NUM; i++)
417*4882a593Smuzhiyun 		nhm_rpt_sum_tmp = (u16)(nhm_rpt_sum_tmp + ccx->nhm_result[i]);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	ccx->nhm_rpt_sum = (u8)nhm_rpt_sum_tmp;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
422*4882a593Smuzhiyun 		  "NHM_Rpt[%d](H->L)[%d %d %d %d %d %d %d %d %d %d %d %d]\n",
423*4882a593Smuzhiyun 		  ccx->nhm_rpt_stamp, ccx->nhm_result[11], ccx->nhm_result[10],
424*4882a593Smuzhiyun 		  ccx->nhm_result[9], ccx->nhm_result[8], ccx->nhm_result[7],
425*4882a593Smuzhiyun 		  ccx->nhm_result[6], ccx->nhm_result[5], ccx->nhm_result[4],
426*4882a593Smuzhiyun 		  ccx->nhm_result[3], ccx->nhm_result[2], ccx->nhm_result[1],
427*4882a593Smuzhiyun 		  ccx->nhm_result[0]);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	phydm_nhm_racing_release(dm);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (nhm_rpt_sum_tmp > 255) {
432*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
433*4882a593Smuzhiyun 			  "[Warning] Invalid NHM RPT, total=%d\n",
434*4882a593Smuzhiyun 			  nhm_rpt_sum_tmp);
435*4882a593Smuzhiyun 		return false;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	return true;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
phydm_nhm_set_th_reg(void * dm_void)441*4882a593Smuzhiyun void phydm_nhm_set_th_reg(void *dm_void)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
444*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
445*4882a593Smuzhiyun 	u32 reg1 = 0, reg2 = 0, reg3 = 0, reg4 = 0, reg4_bit = 0;
446*4882a593Smuzhiyun 	u32 val = 0;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
451*4882a593Smuzhiyun 		reg1 = R_0x994;
452*4882a593Smuzhiyun 		reg2 = R_0x998;
453*4882a593Smuzhiyun 		reg3 = R_0x99c;
454*4882a593Smuzhiyun 		reg4 = R_0x9a0;
455*4882a593Smuzhiyun 		reg4_bit = MASKBYTE0;
456*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
457*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
458*4882a593Smuzhiyun 		reg1 = R_0x1e60;
459*4882a593Smuzhiyun 		reg2 = R_0x1e44;
460*4882a593Smuzhiyun 		reg3 = R_0x1e48;
461*4882a593Smuzhiyun 		reg4 = R_0x1e5c;
462*4882a593Smuzhiyun 		reg4_bit = MASKBYTE2;
463*4882a593Smuzhiyun 	#endif
464*4882a593Smuzhiyun 	} else {
465*4882a593Smuzhiyun 		reg1 = R_0x890;
466*4882a593Smuzhiyun 		reg2 = R_0x898;
467*4882a593Smuzhiyun 		reg3 = R_0x89c;
468*4882a593Smuzhiyun 		reg4 = R_0xe28;
469*4882a593Smuzhiyun 		reg4_bit = MASKBYTE0;
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/*Set NHM threshold*/ /*Unit: PWdB U(8,1)*/
473*4882a593Smuzhiyun 	val = BYTE_2_DWORD(ccx->nhm_th[3], ccx->nhm_th[2],
474*4882a593Smuzhiyun 			   ccx->nhm_th[1], ccx->nhm_th[0]);
475*4882a593Smuzhiyun 	pdm_set_reg(dm, reg2, MASKDWORD, val);
476*4882a593Smuzhiyun 	val = BYTE_2_DWORD(ccx->nhm_th[7], ccx->nhm_th[6],
477*4882a593Smuzhiyun 			   ccx->nhm_th[5], ccx->nhm_th[4]);
478*4882a593Smuzhiyun 	pdm_set_reg(dm, reg3, MASKDWORD, val);
479*4882a593Smuzhiyun 	pdm_set_reg(dm, reg4, reg4_bit, ccx->nhm_th[8]);
480*4882a593Smuzhiyun 	val = BYTE_2_DWORD(0, 0, ccx->nhm_th[10], ccx->nhm_th[9]);
481*4882a593Smuzhiyun 	pdm_set_reg(dm, reg1, 0xffff0000, val);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
484*4882a593Smuzhiyun 		  "Update NHM_th[H->L]=[%d %d %d %d %d %d %d %d %d %d %d]\n",
485*4882a593Smuzhiyun 		  ccx->nhm_th[10], ccx->nhm_th[9], ccx->nhm_th[8],
486*4882a593Smuzhiyun 		  ccx->nhm_th[7], ccx->nhm_th[6], ccx->nhm_th[5],
487*4882a593Smuzhiyun 		  ccx->nhm_th[4], ccx->nhm_th[3], ccx->nhm_th[2],
488*4882a593Smuzhiyun 		  ccx->nhm_th[1], ccx->nhm_th[0]);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun boolean
phydm_nhm_th_update_chk(void * dm_void,enum nhm_application nhm_app,u8 * nhm_th,u32 * igi_new,boolean en_1db_mode,u8 nhm_th0_manual)492*4882a593Smuzhiyun phydm_nhm_th_update_chk(void *dm_void, enum nhm_application nhm_app, u8 *nhm_th,
493*4882a593Smuzhiyun 			u32 *igi_new, boolean en_1db_mode, u8 nhm_th0_manual)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
496*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
497*4882a593Smuzhiyun 	boolean is_update = false;
498*4882a593Smuzhiyun 	u8 igi_curr = phydm_get_igi(dm, BB_PATH_A);
499*4882a593Smuzhiyun 	u8 nhm_igi_th_11k_low[NHM_TH_NUM] = {0x12, 0x15, 0x18, 0x1b, 0x1e,
500*4882a593Smuzhiyun 					     0x23, 0x28, 0x2c, 0x78,
501*4882a593Smuzhiyun 					     0x78, 0x78};
502*4882a593Smuzhiyun 	u8 nhm_igi_th_11k_high[NHM_TH_NUM] = {0x1e, 0x23, 0x28, 0x2d, 0x32,
503*4882a593Smuzhiyun 					      0x37, 0x78, 0x78, 0x78, 0x78,
504*4882a593Smuzhiyun 					      0x78};
505*4882a593Smuzhiyun 	u8 nhm_igi_th_xbox[NHM_TH_NUM] = {0x1a, 0x2c, 0x2e, 0x30, 0x32, 0x34,
506*4882a593Smuzhiyun 					  0x36, 0x38, 0x3a, 0x3c, 0x3d};
507*4882a593Smuzhiyun 	u8 nhm_igi_th_11k[NHM_TH_NUM] = {0x12, 0x15, 0x18, 0x1b, 0x1e, 0x23,
508*4882a593Smuzhiyun 					  0x28, 0x2d, 0x32, 0x37, 0x3c};
509*4882a593Smuzhiyun 	/*11k_dbm : {-92, -89, -86, -83, -80, -75, -70, -65, -60, -55, -50};*/
510*4882a593Smuzhiyun 	/*11k_gain_idx : {18, 21, 24, 27, 30, 35, 40, 45, 50, 55, 60};*/
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	u8 i = 0;
513*4882a593Smuzhiyun 	u8 th_tmp = igi_curr - CCA_CAP;
514*4882a593Smuzhiyun 	u8 th_step = 2;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
517*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "App=%d, nhm_igi=0x%x, igi_curr=0x%x\n",
518*4882a593Smuzhiyun 		  nhm_app, ccx->nhm_igi, igi_curr);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (igi_curr < 0x10) /* Protect for invalid IGI*/
521*4882a593Smuzhiyun 		return false;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	switch (nhm_app) {
524*4882a593Smuzhiyun 	case NHM_BACKGROUND: /* @Get IGI form driver parameter(cur_ig_value)*/
525*4882a593Smuzhiyun 		if (ccx->nhm_igi != igi_curr || ccx->nhm_app != nhm_app) {
526*4882a593Smuzhiyun 			is_update = true;
527*4882a593Smuzhiyun 			*igi_new = (u32)igi_curr;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 			#ifdef NHM_DYM_PW_TH_SUPPORT
530*4882a593Smuzhiyun 			if (ccx->nhm_dym_pw_th_en) {
531*4882a593Smuzhiyun 				th_tmp = MAX_2(igi_curr - DYM_PWTH_CCA_CAP, 0);
532*4882a593Smuzhiyun 				th_step = 3;
533*4882a593Smuzhiyun 			}
534*4882a593Smuzhiyun 			#endif
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 			nhm_th[0] = (u8)IGI_2_NHM_TH(th_tmp);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 			for (i = 1; i <= 10; i++)
539*4882a593Smuzhiyun 				nhm_th[i] = nhm_th[0] +
540*4882a593Smuzhiyun 					    IGI_2_NHM_TH(th_step * i);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 		}
543*4882a593Smuzhiyun 		break;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	case NHM_ACS:
546*4882a593Smuzhiyun 		if (ccx->nhm_igi != igi_curr || ccx->nhm_app != nhm_app) {
547*4882a593Smuzhiyun 			is_update = true;
548*4882a593Smuzhiyun 			*igi_new = (u32)igi_curr;
549*4882a593Smuzhiyun 			for (i = 0; i < NHM_TH_NUM; i++)
550*4882a593Smuzhiyun 				nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_11k[i]);
551*4882a593Smuzhiyun 		}
552*4882a593Smuzhiyun 		break;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	case IEEE_11K_HIGH:
555*4882a593Smuzhiyun 		is_update = true;
556*4882a593Smuzhiyun 		*igi_new = 0x2c;
557*4882a593Smuzhiyun 		for (i = 0; i < NHM_TH_NUM; i++)
558*4882a593Smuzhiyun 			nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_11k_high[i]);
559*4882a593Smuzhiyun 		break;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	case IEEE_11K_LOW:
562*4882a593Smuzhiyun 		is_update = true;
563*4882a593Smuzhiyun 		*igi_new = 0x20;
564*4882a593Smuzhiyun 		for (i = 0; i < NHM_TH_NUM; i++)
565*4882a593Smuzhiyun 			nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_11k_low[i]);
566*4882a593Smuzhiyun 		break;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	case INTEL_XBOX:
569*4882a593Smuzhiyun 		is_update = true;
570*4882a593Smuzhiyun 		*igi_new = 0x36;
571*4882a593Smuzhiyun 		for (i = 0; i < NHM_TH_NUM; i++)
572*4882a593Smuzhiyun 			nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_xbox[i]);
573*4882a593Smuzhiyun 		break;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	case NHM_DBG: /*@Get IGI form register*/
576*4882a593Smuzhiyun 		igi_curr = phydm_get_igi(dm, BB_PATH_A);
577*4882a593Smuzhiyun 		if (ccx->nhm_igi != igi_curr || ccx->nhm_app != nhm_app) {
578*4882a593Smuzhiyun 			is_update = true;
579*4882a593Smuzhiyun 			*igi_new = (u32)igi_curr;
580*4882a593Smuzhiyun 			if (en_1db_mode) {
581*4882a593Smuzhiyun 				nhm_th[0] = (u8)IGI_2_NHM_TH(nhm_th0_manual +
582*4882a593Smuzhiyun 							     10);
583*4882a593Smuzhiyun 				th_step = 1;
584*4882a593Smuzhiyun 			} else {
585*4882a593Smuzhiyun 				nhm_th[0] = (u8)IGI_2_NHM_TH(igi_curr -
586*4882a593Smuzhiyun 							     CCA_CAP);
587*4882a593Smuzhiyun 			}
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 			for (i = 1; i <= 10; i++)
590*4882a593Smuzhiyun 				nhm_th[i] = nhm_th[0] + IGI_2_NHM_TH(th_step *
591*4882a593Smuzhiyun 					    i);
592*4882a593Smuzhiyun 		}
593*4882a593Smuzhiyun 		break;
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (is_update) {
597*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[Update NHM_TH] igi_RSSI=%d\n",
598*4882a593Smuzhiyun 			  IGI_2_RSSI(*igi_new));
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		for (i = 0; i < NHM_TH_NUM; i++) {
601*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM_th[%d](RSSI) = %d\n",
602*4882a593Smuzhiyun 				  i, NTH_TH_2_RSSI(nhm_th[i]));
603*4882a593Smuzhiyun 		}
604*4882a593Smuzhiyun 	} else {
605*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "No need to update NHM_TH\n");
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 	return is_update;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
phydm_nhm_set(void * dm_void,enum nhm_option_txon_all include_tx,enum nhm_option_cca_all include_cca,enum nhm_divider_opt_all divi_opt,enum nhm_application nhm_app,u16 period,boolean en_1db_mode,u8 nhm_th0_manual)610*4882a593Smuzhiyun void phydm_nhm_set(void *dm_void, enum nhm_option_txon_all include_tx,
611*4882a593Smuzhiyun 		   enum nhm_option_cca_all include_cca,
612*4882a593Smuzhiyun 		   enum nhm_divider_opt_all divi_opt,
613*4882a593Smuzhiyun 		   enum nhm_application nhm_app, u16 period,
614*4882a593Smuzhiyun 		   boolean en_1db_mode, u8 nhm_th0_manual)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
617*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
618*4882a593Smuzhiyun 	u8 nhm_th[NHM_TH_NUM] = {0};
619*4882a593Smuzhiyun 	u32 igi = 0x20;
620*4882a593Smuzhiyun 	u32 reg1 = 0, reg2 = 0;
621*4882a593Smuzhiyun 	u32 val_tmp = 0;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
626*4882a593Smuzhiyun 		  "incld{tx, cca}={%d, %d}, divi_opt=%d, period=%d\n",
627*4882a593Smuzhiyun 		  include_tx, include_cca, divi_opt, period);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
630*4882a593Smuzhiyun 		reg1 = R_0x994;
631*4882a593Smuzhiyun 		reg2 = R_0x990;
632*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
633*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
634*4882a593Smuzhiyun 		reg1 = R_0x1e60;
635*4882a593Smuzhiyun 		reg2 = R_0x1e40;
636*4882a593Smuzhiyun 	#endif
637*4882a593Smuzhiyun 	} else {
638*4882a593Smuzhiyun 		reg1 = R_0x890;
639*4882a593Smuzhiyun 		reg2 = R_0x894;
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/*Set disable_ignore_cca, disable_ignore_txon, ccx_en*/
643*4882a593Smuzhiyun 	if (include_tx != ccx->nhm_include_txon ||
644*4882a593Smuzhiyun 	    include_cca != ccx->nhm_include_cca ||
645*4882a593Smuzhiyun 	    divi_opt != ccx->nhm_divider_opt) {
646*4882a593Smuzhiyun 	    /* some old ic is not supported on NHM divider option */
647*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8188E | ODM_RTL8723B |
648*4882a593Smuzhiyun 		    ODM_RTL8195A | ODM_RTL8192E)) {
649*4882a593Smuzhiyun 			val_tmp = (u32)((include_tx << 2) |
650*4882a593Smuzhiyun 				  (include_cca << 1) | 1);
651*4882a593Smuzhiyun 			pdm_set_reg(dm, reg1, 0x700, val_tmp);
652*4882a593Smuzhiyun 		} else {
653*4882a593Smuzhiyun 			val_tmp = (u32)BIT_2_BYTE(divi_opt, include_tx,
654*4882a593Smuzhiyun 				  include_cca, 1);
655*4882a593Smuzhiyun 			pdm_set_reg(dm, reg1, 0xf00, val_tmp);
656*4882a593Smuzhiyun 		}
657*4882a593Smuzhiyun 		ccx->nhm_include_txon = include_tx;
658*4882a593Smuzhiyun 		ccx->nhm_include_cca = include_cca;
659*4882a593Smuzhiyun 		ccx->nhm_divider_opt = divi_opt;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	/*Set NHM period*/
663*4882a593Smuzhiyun 	if (period != ccx->nhm_period) {
664*4882a593Smuzhiyun 		pdm_set_reg(dm, reg2, MASKHWORD, period);
665*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
666*4882a593Smuzhiyun 			  "Update NHM period ((%d)) -> ((%d))\n",
667*4882a593Smuzhiyun 			  ccx->nhm_period, period);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 		ccx->nhm_period = period;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/*Set NHM threshold*/
673*4882a593Smuzhiyun 	if (phydm_nhm_th_update_chk(dm, nhm_app, &nhm_th[0], &igi,
674*4882a593Smuzhiyun 				    en_1db_mode, nhm_th0_manual)) {
675*4882a593Smuzhiyun 		/*Pause IGI*/
676*4882a593Smuzhiyun 		if (nhm_app == NHM_BACKGROUND || nhm_app == NHM_ACS) {
677*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "DIG Free Run\n");
678*4882a593Smuzhiyun 		} else if (phydm_pause_func(dm, F00_DIG, PHYDM_PAUSE,
679*4882a593Smuzhiyun 					    PHYDM_PAUSE_LEVEL_1, 1, &igi)
680*4882a593Smuzhiyun 					    == PAUSE_FAIL) {
681*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "pause DIG Fail\n");
682*4882a593Smuzhiyun 			return;
683*4882a593Smuzhiyun 		} else {
684*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "pause DIG=0x%x\n", igi);
685*4882a593Smuzhiyun 		}
686*4882a593Smuzhiyun 		ccx->nhm_app = nhm_app;
687*4882a593Smuzhiyun 		ccx->nhm_igi = (u8)igi;
688*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_th[0], &nhm_th, NHM_TH_NUM);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 		/*Set NHM th*/
691*4882a593Smuzhiyun 		phydm_nhm_set_th_reg(dm);
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun boolean
phydm_nhm_mntr_set(void * dm_void,struct nhm_para_info * nhm_para)696*4882a593Smuzhiyun phydm_nhm_mntr_set(void *dm_void, struct nhm_para_info *nhm_para)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
699*4882a593Smuzhiyun 	u16 nhm_time = 0; /*unit: 4us*/
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	if (nhm_para->mntr_time == 0)
704*4882a593Smuzhiyun 		return false;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	if (nhm_para->nhm_lv >= NHM_MAX_NUM) {
707*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Wrong LV=%d\n", nhm_para->nhm_lv);
708*4882a593Smuzhiyun 		return false;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	if (phydm_nhm_racing_ctrl(dm, nhm_para->nhm_lv) == PHYDM_SET_FAIL)
712*4882a593Smuzhiyun 		return false;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	if (nhm_para->mntr_time >= 262)
715*4882a593Smuzhiyun 		nhm_time = NHM_PERIOD_MAX;
716*4882a593Smuzhiyun 	else
717*4882a593Smuzhiyun 		nhm_time = nhm_para->mntr_time * MS_TO_4US_RATIO;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	phydm_nhm_set(dm, nhm_para->incld_txon, nhm_para->incld_cca,
720*4882a593Smuzhiyun 		      nhm_para->div_opt, nhm_para->nhm_app, nhm_time,
721*4882a593Smuzhiyun 		      nhm_para->en_1db_mode, nhm_para->nhm_th0_manual);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	return true;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun #ifdef NHM_DYM_PW_TH_SUPPORT
727*4882a593Smuzhiyun void
phydm_nhm_restore_pw_th(void * dm_void)728*4882a593Smuzhiyun phydm_nhm_restore_pw_th(void *dm_void)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
731*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x82c, 0x3f, ccx->pw_th_rf20_ori);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun void
phydm_nhm_set_pw_th(void * dm_void,u8 noise,boolean chk_succ)737*4882a593Smuzhiyun phydm_nhm_set_pw_th(void *dm_void, u8 noise, boolean chk_succ)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
740*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
741*4882a593Smuzhiyun 	boolean not_update = false;
742*4882a593Smuzhiyun 	u8 pw_th_rf20_new = 0;
743*4882a593Smuzhiyun 	u8 pw_th_u_bnd = 0;
744*4882a593Smuzhiyun 	s8 noise_diff = 0;
745*4882a593Smuzhiyun 	u8 point_mean = 15;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	if (*dm->band_width != CHANNEL_WIDTH_20 ||
750*4882a593Smuzhiyun 	    *dm->band_type == ODM_BAND_5G) {
751*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,  "bandwidth=((%d)), band=((%d))\n",
752*4882a593Smuzhiyun 			  *dm->band_width, *dm->band_type);
753*4882a593Smuzhiyun 		phydm_nhm_restore_pw_th(dm);
754*4882a593Smuzhiyun 		return;
755*4882a593Smuzhiyun 	}
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (chk_succ) {
758*4882a593Smuzhiyun 		noise_diff = noise - (ccx->nhm_igi - 10);
759*4882a593Smuzhiyun 		pw_th_u_bnd = (u8)(noise_diff + 32 + point_mean);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		pw_th_u_bnd = MIN_2(pw_th_u_bnd, ccx->nhm_pw_th_max);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
764*4882a593Smuzhiyun 			  "noise_diff=((%d)), max=((%d)), pw_th_u_bnd=((%d))\n",
765*4882a593Smuzhiyun 			  noise_diff, ccx->nhm_pw_th_max, pw_th_u_bnd);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 		if (pw_th_u_bnd > ccx->pw_th_rf20_cur) {
768*4882a593Smuzhiyun 			pw_th_rf20_new = ccx->pw_th_rf20_cur + 1;
769*4882a593Smuzhiyun 		} else if (pw_th_u_bnd < ccx->pw_th_rf20_cur) {
770*4882a593Smuzhiyun 			if (ccx->pw_th_rf20_cur > ccx->pw_th_rf20_ori)
771*4882a593Smuzhiyun 				pw_th_rf20_new = ccx->pw_th_rf20_cur - 1;
772*4882a593Smuzhiyun 			else /*ccx->pw_th_rf20_cur == ccx->pw_th_ori*/
773*4882a593Smuzhiyun 				not_update = true;
774*4882a593Smuzhiyun 		} else {/*pw_th_u_bnd == ccx->pw_th_rf20_cur*/
775*4882a593Smuzhiyun 			not_update = true;
776*4882a593Smuzhiyun 		}
777*4882a593Smuzhiyun 	} else {
778*4882a593Smuzhiyun 		if (ccx->pw_th_rf20_cur > ccx->pw_th_rf20_ori)
779*4882a593Smuzhiyun 			pw_th_rf20_new = ccx->pw_th_rf20_cur - 1;
780*4882a593Smuzhiyun 		else /*ccx->pw_th_rf20_cur == ccx->pw_th_ori*/
781*4882a593Smuzhiyun 			not_update = true;
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "pw_th_cur=((%d)), pw_th_new=((%d))\n",
785*4882a593Smuzhiyun 		  ccx->pw_th_rf20_cur, pw_th_rf20_new);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (!not_update) {
788*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x82c, 0x3f, pw_th_rf20_new);
789*4882a593Smuzhiyun 		ccx->pw_th_rf20_cur = pw_th_rf20_new;
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun void
phydm_nhm_dym_pw_th(void * dm_void)794*4882a593Smuzhiyun phydm_nhm_dym_pw_th(void *dm_void)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
797*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
798*4882a593Smuzhiyun 	u8 i = 0;
799*4882a593Smuzhiyun 	u8 n_sum = 0;
800*4882a593Smuzhiyun 	u8 noise = 0;
801*4882a593Smuzhiyun 	boolean chk_succ = false;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	for (i = 0; i < NHM_RPT_NUM - 3; i++) {
806*4882a593Smuzhiyun 		n_sum = ccx->nhm_result[i] + ccx->nhm_result[i + 1] +
807*4882a593Smuzhiyun 			ccx->nhm_result[i + 2] + ccx->nhm_result[i + 3];
808*4882a593Smuzhiyun 		if (n_sum >= ccx->nhm_sl_pw_th) {
809*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "Do sl[%d:%d]\n", i, i + 3);
810*4882a593Smuzhiyun 			chk_succ = true;
811*4882a593Smuzhiyun 			noise = phydm_nhm_cal_wgt_avg(dm, i, i + 3, n_sum);
812*4882a593Smuzhiyun 			break;
813*4882a593Smuzhiyun 		}
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	if (!chk_succ)
817*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "SL method failed!\n");
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	phydm_nhm_set_pw_th(dm, noise, chk_succ);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun boolean
phydm_nhm_dym_pw_th_en(void * dm_void)823*4882a593Smuzhiyun phydm_nhm_dym_pw_th_en(void *dm_void)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
826*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
827*4882a593Smuzhiyun 	struct phydm_iot_center	*iot_table = &dm->iot_table;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_RTL8822C))
830*4882a593Smuzhiyun 		return false;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (ccx->dym_pwth_manual_ctrl)
833*4882a593Smuzhiyun 		return true;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	if (dm->iot_table.phydm_patch_id == 0x100f0401 ||
836*4882a593Smuzhiyun 	    iot_table->patch_id_100f0401) {
837*4882a593Smuzhiyun 		return true;
838*4882a593Smuzhiyun 	} else if (ccx->nhm_dym_pw_th_en) {
839*4882a593Smuzhiyun 		phydm_nhm_restore_pw_th(dm);
840*4882a593Smuzhiyun 		return false;
841*4882a593Smuzhiyun 	} else {
842*4882a593Smuzhiyun 		return false;
843*4882a593Smuzhiyun 	}
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun #endif
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun /*Environment Monitor*/
848*4882a593Smuzhiyun boolean
phydm_nhm_mntr_racing_chk(void * dm_void)849*4882a593Smuzhiyun phydm_nhm_mntr_racing_chk(void *dm_void)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
852*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
853*4882a593Smuzhiyun 	u32 sys_return_time = 0;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	if (ccx->nhm_manual_ctrl) {
856*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM in manual ctrl\n");
857*4882a593Smuzhiyun 		return true;
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	sys_return_time = ccx->nhm_trigger_time + MAX_ENV_MNTR_TIME;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	if (ccx->nhm_app != NHM_BACKGROUND &&
863*4882a593Smuzhiyun 	    (sys_return_time > dm->phydm_sys_up_time)) {
864*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
865*4882a593Smuzhiyun 			  "nhm_app=%d, trigger_time %d, sys_time=%d\n",
866*4882a593Smuzhiyun 			  ccx->nhm_app, ccx->nhm_trigger_time,
867*4882a593Smuzhiyun 			  dm->phydm_sys_up_time);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		return true;
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	return false;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun boolean
phydm_nhm_mntr_chk(void * dm_void,u16 monitor_time)876*4882a593Smuzhiyun phydm_nhm_mntr_chk(void *dm_void, u16 monitor_time /*unit ms*/)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
879*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
880*4882a593Smuzhiyun 	struct nhm_para_info nhm_para = {0};
881*4882a593Smuzhiyun 	boolean nhm_chk_result = false;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	if (phydm_nhm_mntr_racing_chk(dm))
886*4882a593Smuzhiyun 		return nhm_chk_result;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	/*[NHM trigger setting]------------------------------------------*/
889*4882a593Smuzhiyun 	nhm_para.incld_txon = NHM_EXCLUDE_TXON;
890*4882a593Smuzhiyun 	nhm_para.incld_cca = NHM_EXCLUDE_CCA;
891*4882a593Smuzhiyun 	nhm_para.div_opt = NHM_CNT_ALL;
892*4882a593Smuzhiyun 	nhm_para.nhm_app = NHM_BACKGROUND;
893*4882a593Smuzhiyun 	nhm_para.nhm_lv = NHM_LV_1;
894*4882a593Smuzhiyun 	nhm_para.en_1db_mode = false;
895*4882a593Smuzhiyun 	nhm_para.mntr_time = monitor_time;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	#ifdef NHM_DYM_PW_TH_SUPPORT
898*4882a593Smuzhiyun 	if (ccx->nhm_dym_pw_th_en) {
899*4882a593Smuzhiyun 		nhm_para.div_opt = NHM_VALID;
900*4882a593Smuzhiyun 		nhm_para.mntr_time = monitor_time >> ccx->nhm_period_decre;
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 	#endif
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	nhm_chk_result = phydm_nhm_mntr_set(dm, &nhm_para);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	return nhm_chk_result;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun boolean
phydm_nhm_mntr_result(void * dm_void)910*4882a593Smuzhiyun phydm_nhm_mntr_result(void *dm_void)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
913*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
914*4882a593Smuzhiyun 	boolean nhm_chk_result = false;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	if (phydm_nhm_mntr_racing_chk(dm))
919*4882a593Smuzhiyun 		return nhm_chk_result;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/*[NHM get result & calculate Utility]---------------------------*/
922*4882a593Smuzhiyun 	if (phydm_nhm_get_result(dm)) {
923*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM_rpt success\n");
924*4882a593Smuzhiyun 		phydm_nhm_get_utility(dm);
925*4882a593Smuzhiyun 		nhm_chk_result = true;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	#ifdef NHM_DYM_PW_TH_SUPPORT
929*4882a593Smuzhiyun 	ccx->nhm_dym_pw_th_en = phydm_nhm_dym_pw_th_en(dm);
930*4882a593Smuzhiyun 	if (ccx->nhm_dym_pw_th_en) {
931*4882a593Smuzhiyun 		if (nhm_chk_result)
932*4882a593Smuzhiyun 			phydm_nhm_dym_pw_th(dm);
933*4882a593Smuzhiyun 		else
934*4882a593Smuzhiyun 			phydm_nhm_set_pw_th(dm, 0x0, false);
935*4882a593Smuzhiyun 	}
936*4882a593Smuzhiyun 	#endif
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	return nhm_chk_result;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
phydm_nhm_init(void * dm_void)941*4882a593Smuzhiyun void phydm_nhm_init(void *dm_void)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
944*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
947*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "cur_igi=0x%x\n",
948*4882a593Smuzhiyun 		  dm->dm_dig_table.cur_ig_value);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	ccx->nhm_app = NHM_BACKGROUND;
951*4882a593Smuzhiyun 	ccx->nhm_igi = 0xff;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	/*Set NHM threshold*/
954*4882a593Smuzhiyun 	ccx->nhm_ongoing = false;
955*4882a593Smuzhiyun 	ccx->nhm_set_lv = NHM_RELEASE;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if (phydm_nhm_th_update_chk(dm, ccx->nhm_app, &ccx->nhm_th[0],
958*4882a593Smuzhiyun 				    (u32 *)&ccx->nhm_igi, false, 0))
959*4882a593Smuzhiyun 		phydm_nhm_set_th_reg(dm);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	ccx->nhm_period = 0;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	ccx->nhm_include_cca = NHM_CCA_INIT;
964*4882a593Smuzhiyun 	ccx->nhm_include_txon = NHM_TXON_INIT;
965*4882a593Smuzhiyun 	ccx->nhm_divider_opt = NHM_CNT_INIT;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	ccx->nhm_manual_ctrl = 0;
968*4882a593Smuzhiyun 	ccx->nhm_rpt_stamp = 0;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	#ifdef NHM_DYM_PW_TH_SUPPORT
971*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C) {
972*4882a593Smuzhiyun 		ccx->nhm_dym_pw_th_en = false;
973*4882a593Smuzhiyun 		ccx->pw_th_rf20_ori = (u8)odm_get_bb_reg(dm, R_0x82c, 0x3f);
974*4882a593Smuzhiyun 		ccx->pw_th_rf20_cur = ccx->pw_th_rf20_ori;
975*4882a593Smuzhiyun 		ccx->nhm_pw_th_max = 63;
976*4882a593Smuzhiyun 		ccx->nhm_sl_pw_th = 100; /*39%*/
977*4882a593Smuzhiyun 		ccx->nhm_period_decre = 1;
978*4882a593Smuzhiyun 		ccx->dym_pwth_manual_ctrl = false;
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 	#endif
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
phydm_nhm_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)983*4882a593Smuzhiyun void phydm_nhm_dbg(void *dm_void, char input[][16], u32 *_used, char *output,
984*4882a593Smuzhiyun 		   u32 *_out_len)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
987*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
988*4882a593Smuzhiyun 	struct nhm_para_info nhm_para = {0};
989*4882a593Smuzhiyun 	char help[] = "-h";
990*4882a593Smuzhiyun 	u32 var1[10] = {0};
991*4882a593Smuzhiyun 	u32 used = *_used;
992*4882a593Smuzhiyun 	u32 out_len = *_out_len;
993*4882a593Smuzhiyun 	u8 result_tmp = 0;
994*4882a593Smuzhiyun 	u8 i = 0;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
999*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1000*4882a593Smuzhiyun 			 "NHM Basic-Trigger 262ms: {1}\n");
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1003*4882a593Smuzhiyun 			 "NHM Adv-Trigger: {2} {Include TXON} {Include CCA}\n{0:Cnt_all, 1:Cnt valid} {App:5 for dbg} {LV:1~4} {0~262ms}, 1dB mode :{en} {t[0](RSSI)}\n");
1004*4882a593Smuzhiyun 		#ifdef NHM_DYM_PW_TH_SUPPORT
1005*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8822C) {
1006*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1007*4882a593Smuzhiyun 				 "NHM dym_pw_th: {3} {0:off}\n");
1008*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1009*4882a593Smuzhiyun 				 "NHM dym_pw_th: {3} {1:on} {max} {period_decre} {sl_th}\n");
1010*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1011*4882a593Smuzhiyun 				 "NHM dym_pw_th: {3} {2:fast on}\n");
1012*4882a593Smuzhiyun 		}
1013*4882a593Smuzhiyun 		#endif
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1016*4882a593Smuzhiyun 			 "NHM Get Result: {100}\n");
1017*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /*Get NHM results*/
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1020*4882a593Smuzhiyun 			 "IGI=0x%x, rpt_stamp=%d\n", ccx->nhm_igi,
1021*4882a593Smuzhiyun 			 ccx->nhm_rpt_stamp);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 		if (phydm_nhm_get_result(dm)) {
1024*4882a593Smuzhiyun 			for (i = 0; i < NHM_RPT_NUM; i++) {
1025*4882a593Smuzhiyun 				result_tmp = ccx->nhm_result[i];
1026*4882a593Smuzhiyun 				PDM_SNPF(out_len, used, output + used,
1027*4882a593Smuzhiyun 					 out_len - used,
1028*4882a593Smuzhiyun 					 "nhm_rpt[%d] = %d (%d percent)\n",
1029*4882a593Smuzhiyun 					 i, result_tmp,
1030*4882a593Smuzhiyun 					 (((result_tmp * 100) + 128) >> 8));
1031*4882a593Smuzhiyun 			}
1032*4882a593Smuzhiyun 			phydm_nhm_get_utility(dm);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1035*4882a593Smuzhiyun 				 "NHM_noise: valid: %d percent, noise(RSSI) = %d\n",
1036*4882a593Smuzhiyun 				 ccx->nhm_level_valid, ccx->nhm_level);
1037*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1038*4882a593Smuzhiyun 				 "NHM_pwr: nhm_pwr (RSSI) = %d\n", ccx->nhm_pwr);
1039*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1040*4882a593Smuzhiyun 				 "ratio: nhm_ratio=%d, nhm_env_ratio=%d, nhm_idle_ratio=%d\n",
1041*4882a593Smuzhiyun 				 ccx->nhm_ratio, ccx->nhm_env_ratio,
1042*4882a593Smuzhiyun 				 ccx->nhm_idle_ratio);
1043*4882a593Smuzhiyun 		} else {
1044*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1045*4882a593Smuzhiyun 				 "Get NHM_rpt Fail\n");
1046*4882a593Smuzhiyun 		}
1047*4882a593Smuzhiyun 		ccx->nhm_manual_ctrl = 0;
1048*4882a593Smuzhiyun 	#ifdef NHM_DYM_PW_TH_SUPPORT
1049*4882a593Smuzhiyun 	} else if (var1[0] == 3) { /*NMH dym_pw_th*/
1050*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8822C) {
1051*4882a593Smuzhiyun 			for (i = 1; i < 7; i++) {
1052*4882a593Smuzhiyun 				PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
1053*4882a593Smuzhiyun 					     &var1[i]);
1054*4882a593Smuzhiyun 			}
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 			if (var1[1] == 1) {
1057*4882a593Smuzhiyun 				ccx->nhm_dym_pw_th_en = true;
1058*4882a593Smuzhiyun 				ccx->nhm_pw_th_max = (u8)var1[2];
1059*4882a593Smuzhiyun 				ccx->nhm_period_decre = (u8)var1[3];
1060*4882a593Smuzhiyun 				ccx->nhm_sl_pw_th = (u8)var1[4];
1061*4882a593Smuzhiyun 				ccx->dym_pwth_manual_ctrl = true;
1062*4882a593Smuzhiyun 			} else if (var1[1] == 2) {
1063*4882a593Smuzhiyun 				ccx->nhm_dym_pw_th_en = true;
1064*4882a593Smuzhiyun 				ccx->nhm_pw_th_max = 63;
1065*4882a593Smuzhiyun 				ccx->nhm_period_decre = 1;
1066*4882a593Smuzhiyun 				ccx->nhm_sl_pw_th = 100;
1067*4882a593Smuzhiyun 				ccx->dym_pwth_manual_ctrl = true;
1068*4882a593Smuzhiyun 			} else {
1069*4882a593Smuzhiyun 				ccx->nhm_dym_pw_th_en = false;
1070*4882a593Smuzhiyun 				phydm_nhm_restore_pw_th(dm);
1071*4882a593Smuzhiyun 				ccx->dym_pwth_manual_ctrl = false;
1072*4882a593Smuzhiyun 			}
1073*4882a593Smuzhiyun 		}
1074*4882a593Smuzhiyun 	#endif
1075*4882a593Smuzhiyun 	} else { /*NMH trigger*/
1076*4882a593Smuzhiyun 		ccx->nhm_manual_ctrl = 1;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 		for (i = 1; i < 9; i++) {
1079*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
1080*4882a593Smuzhiyun 				     &var1[i]);
1081*4882a593Smuzhiyun 		}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 		if (var1[0] == 1) {
1084*4882a593Smuzhiyun 			nhm_para.incld_txon = NHM_EXCLUDE_TXON;
1085*4882a593Smuzhiyun 			nhm_para.incld_cca = NHM_EXCLUDE_CCA;
1086*4882a593Smuzhiyun 			nhm_para.div_opt = NHM_CNT_ALL;
1087*4882a593Smuzhiyun 			nhm_para.nhm_app = NHM_DBG;
1088*4882a593Smuzhiyun 			nhm_para.nhm_lv = NHM_LV_4;
1089*4882a593Smuzhiyun 			nhm_para.mntr_time = 262;
1090*4882a593Smuzhiyun 			nhm_para.en_1db_mode = false;
1091*4882a593Smuzhiyun 			nhm_para.nhm_th0_manual = 0;
1092*4882a593Smuzhiyun 		} else {
1093*4882a593Smuzhiyun 			nhm_para.incld_txon = (enum nhm_option_txon_all)var1[1];
1094*4882a593Smuzhiyun 			nhm_para.incld_cca = (enum nhm_option_cca_all)var1[2];
1095*4882a593Smuzhiyun 			nhm_para.div_opt = (enum nhm_divider_opt_all)var1[3];
1096*4882a593Smuzhiyun 			nhm_para.nhm_app = (enum nhm_application)var1[4];
1097*4882a593Smuzhiyun 			nhm_para.nhm_lv = (enum phydm_nhm_level)var1[5];
1098*4882a593Smuzhiyun 			nhm_para.mntr_time = (u16)var1[6];
1099*4882a593Smuzhiyun 			nhm_para.en_1db_mode = (boolean)var1[7];
1100*4882a593Smuzhiyun 			nhm_para.nhm_th0_manual = (u8)var1[8];
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 			/*some old ic is not supported on NHM divider option */
1103*4882a593Smuzhiyun 			if (dm->support_ic_type & (ODM_RTL8188E | ODM_RTL8723B |
1104*4882a593Smuzhiyun 			    ODM_RTL8195A | ODM_RTL8192E)) {
1105*4882a593Smuzhiyun 				nhm_para.div_opt = NHM_CNT_ALL;
1106*4882a593Smuzhiyun 			}
1107*4882a593Smuzhiyun 		}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1110*4882a593Smuzhiyun 			 "txon=%d, cca=%d, dev=%d, app=%d, lv=%d, time=%d ms\n",
1111*4882a593Smuzhiyun 			 nhm_para.incld_txon, nhm_para.incld_cca,
1112*4882a593Smuzhiyun 			 nhm_para.div_opt, nhm_para.nhm_app,
1113*4882a593Smuzhiyun 			 nhm_para.nhm_lv, nhm_para.mntr_time);
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1116*4882a593Smuzhiyun 			 "en_1db_mode=%d, th0(for 1db mode)=%d\n",
1117*4882a593Smuzhiyun 			 nhm_para.en_1db_mode, nhm_para.nhm_th0_manual);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		if (phydm_nhm_mntr_set(dm, &nhm_para))
1120*4882a593Smuzhiyun 			phydm_nhm_trigger(dm);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1123*4882a593Smuzhiyun 			 "IGI=0x%x, rpt_stamp=%d\n", ccx->nhm_igi,
1124*4882a593Smuzhiyun 			 ccx->nhm_rpt_stamp);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 		for (i = 0; i < NHM_TH_NUM; i++) {
1127*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1128*4882a593Smuzhiyun 				 "NHM_th[%d] RSSI = %d\n", i,
1129*4882a593Smuzhiyun 				 NTH_TH_2_RSSI(ccx->nhm_th[i]));
1130*4882a593Smuzhiyun 		}
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	*_used = used;
1134*4882a593Smuzhiyun 	*_out_len = out_len;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun #endif /*@#ifdef NHM_SUPPORT*/
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun #ifdef CLM_SUPPORT
1140*4882a593Smuzhiyun 
phydm_clm_racing_release(void * dm_void)1141*4882a593Smuzhiyun void phydm_clm_racing_release(void *dm_void)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1144*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1147*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "lv:(%d)->(0)\n", ccx->clm_set_lv);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	ccx->clm_ongoing = false;
1150*4882a593Smuzhiyun 	ccx->clm_set_lv = CLM_RELEASE;
1151*4882a593Smuzhiyun 	ccx->clm_app = CLM_BACKGROUND;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun 
phydm_clm_racing_ctrl(void * dm_void,enum phydm_clm_level clm_lv)1154*4882a593Smuzhiyun u8 phydm_clm_racing_ctrl(void *dm_void, enum phydm_clm_level clm_lv)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1157*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1158*4882a593Smuzhiyun 	u8 set_result = PHYDM_SET_SUCCESS;
1159*4882a593Smuzhiyun 	/*@acquire to control CLM API*/
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_ongoing=%d, lv:(%d)->(%d)\n",
1162*4882a593Smuzhiyun 		  ccx->clm_ongoing, ccx->clm_set_lv, clm_lv);
1163*4882a593Smuzhiyun 	if (ccx->clm_ongoing) {
1164*4882a593Smuzhiyun 		if (clm_lv <= ccx->clm_set_lv) {
1165*4882a593Smuzhiyun 			set_result = PHYDM_SET_FAIL;
1166*4882a593Smuzhiyun 		} else {
1167*4882a593Smuzhiyun 			phydm_ccx_hw_restart(dm);
1168*4882a593Smuzhiyun 			ccx->clm_ongoing = false;
1169*4882a593Smuzhiyun 		}
1170*4882a593Smuzhiyun 	}
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	if (set_result)
1173*4882a593Smuzhiyun 		ccx->clm_set_lv = clm_lv;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "clm racing success=%d\n", set_result);
1176*4882a593Smuzhiyun 	return set_result;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
phydm_clm_c2h_report_handler(void * dm_void,u8 * cmd_buf,u8 cmd_len)1179*4882a593Smuzhiyun void phydm_clm_c2h_report_handler(void *dm_void, u8 *cmd_buf, u8 cmd_len)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1182*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
1183*4882a593Smuzhiyun 	u8 clm_report = cmd_buf[0];
1184*4882a593Smuzhiyun 	/*@u8 clm_report_idx = cmd_buf[1];*/
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	if (cmd_len >= 12)
1187*4882a593Smuzhiyun 		return;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	ccx_info->clm_fw_result_acc += clm_report;
1190*4882a593Smuzhiyun 	ccx_info->clm_fw_result_cnt++;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%d] clm_report= %d\n",
1193*4882a593Smuzhiyun 		  ccx_info->clm_fw_result_cnt, clm_report);
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun 
phydm_clm_h2c(void * dm_void,u16 obs_time,u8 fw_clm_en)1196*4882a593Smuzhiyun void phydm_clm_h2c(void *dm_void, u16 obs_time, u8 fw_clm_en)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1199*4882a593Smuzhiyun 	u8 h2c_val[H2C_MAX_LENGTH] = {0};
1200*4882a593Smuzhiyun 	u8 i = 0;
1201*4882a593Smuzhiyun 	u8 obs_time_idx = 0;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
1204*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "obs_time_index=%d *4 us\n", obs_time);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	for (i = 1; i <= 16; i++) {
1207*4882a593Smuzhiyun 		if (obs_time & BIT(16 - i)) {
1208*4882a593Smuzhiyun 			obs_time_idx = 16 - i;
1209*4882a593Smuzhiyun 			break;
1210*4882a593Smuzhiyun 		}
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun #if 0
1213*4882a593Smuzhiyun 	obs_time = (2 ^ 16 - 1)~(2 ^ 15)  => obs_time_idx = 15  (65535 ~32768)
1214*4882a593Smuzhiyun 	obs_time = (2 ^ 15 - 1)~(2 ^ 14)  => obs_time_idx = 14
1215*4882a593Smuzhiyun 	...
1216*4882a593Smuzhiyun 	...
1217*4882a593Smuzhiyun 	...
1218*4882a593Smuzhiyun 	obs_time = (2 ^ 1 - 1)~(2 ^ 0)  => obs_time_idx = 0
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun #endif
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	h2c_val[0] = obs_time_idx | (((fw_clm_en) ? 1 : 0) << 7);
1223*4882a593Smuzhiyun 	h2c_val[1] = CLM_MAX_REPORT_TIME;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "PHYDM h2c[0x4d]=0x%x %x %x %x %x %x %x\n",
1226*4882a593Smuzhiyun 		  h2c_val[6], h2c_val[5], h2c_val[4], h2c_val[3], h2c_val[2],
1227*4882a593Smuzhiyun 		  h2c_val[1], h2c_val[0]);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	odm_fill_h2c_cmd(dm, PHYDM_H2C_FW_CLM_MNTR, H2C_MAX_LENGTH, h2c_val);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
phydm_clm_setting(void * dm_void,u16 clm_period)1232*4882a593Smuzhiyun void phydm_clm_setting(void *dm_void, u16 clm_period /*@4us sample 1 time*/)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1235*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	if (ccx->clm_period != clm_period) {
1238*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_IC_11AC_SERIES)
1239*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x990, MASKLWORD, clm_period);
1240*4882a593Smuzhiyun 		#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1241*4882a593Smuzhiyun 		else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
1242*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x1e40, MASKLWORD, clm_period);
1243*4882a593Smuzhiyun 		#endif
1244*4882a593Smuzhiyun 		else if (dm->support_ic_type & ODM_IC_11N_SERIES)
1245*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x894, MASKLWORD, clm_period);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 		ccx->clm_period = clm_period;
1248*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1249*4882a593Smuzhiyun 			  "Update CLM period ((%d)) -> ((%d))\n",
1250*4882a593Smuzhiyun 			  ccx->clm_period, clm_period);
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "Set CLM period=%d * 4us\n",
1254*4882a593Smuzhiyun 		  ccx->clm_period);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun 
phydm_clm_trigger(void * dm_void)1257*4882a593Smuzhiyun void phydm_clm_trigger(void *dm_void)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1260*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1261*4882a593Smuzhiyun 	u32 reg1 = 0;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
1264*4882a593Smuzhiyun 		reg1 = R_0x994;
1265*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1266*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
1267*4882a593Smuzhiyun 		reg1 = R_0x1e60;
1268*4882a593Smuzhiyun 	#endif
1269*4882a593Smuzhiyun 	else
1270*4882a593Smuzhiyun 		reg1 = R_0x890;
1271*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, BIT(0), 0x0);
1274*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, BIT(0), 0x1);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	ccx->clm_trigger_time = dm->phydm_sys_up_time;
1277*4882a593Smuzhiyun 	ccx->clm_rpt_stamp++;
1278*4882a593Smuzhiyun 	ccx->clm_ongoing = true;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun boolean
phydm_clm_check_rdy(void * dm_void)1282*4882a593Smuzhiyun phydm_clm_check_rdy(void *dm_void)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1285*4882a593Smuzhiyun 	boolean is_ready = false;
1286*4882a593Smuzhiyun 	u32 reg1 = 0, reg1_bit = 0;
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
1289*4882a593Smuzhiyun 		reg1 = R_0xfa4;
1290*4882a593Smuzhiyun 		reg1_bit = 16;
1291*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1292*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1293*4882a593Smuzhiyun 		reg1 = R_0x2d88;
1294*4882a593Smuzhiyun 		reg1_bit = 16;
1295*4882a593Smuzhiyun 	#endif
1296*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1297*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8710B | ODM_RTL8721D |
1298*4882a593Smuzhiyun 					ODM_RTL8710C)) {
1299*4882a593Smuzhiyun 			reg1 = R_0x8b4;
1300*4882a593Smuzhiyun 			reg1_bit = 24;
1301*4882a593Smuzhiyun 		} else {
1302*4882a593Smuzhiyun 			reg1 = R_0x8b4;
1303*4882a593Smuzhiyun 			reg1_bit = 16;
1304*4882a593Smuzhiyun 		}
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 	if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit)))
1307*4882a593Smuzhiyun 		is_ready = true;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM rdy=%d\n", is_ready);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	return is_ready;
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun 
phydm_clm_get_utility(void * dm_void)1314*4882a593Smuzhiyun void phydm_clm_get_utility(void *dm_void)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1317*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	if (ccx->clm_period == 0) {
1320*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[warning] clm_period = 0\n");
1321*4882a593Smuzhiyun 		ccx->clm_ratio = 0;
1322*4882a593Smuzhiyun 	} else {
1323*4882a593Smuzhiyun 		ccx->clm_ratio = phydm_ccx_get_rpt_ratio(dm, ccx->clm_result,
1324*4882a593Smuzhiyun 							 ccx->clm_period);
1325*4882a593Smuzhiyun 	}
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun boolean
phydm_clm_get_result(void * dm_void)1329*4882a593Smuzhiyun phydm_clm_get_result(void *dm_void)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1332*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
1333*4882a593Smuzhiyun 	u32 reg1 = 0;
1334*4882a593Smuzhiyun 	u32 val = 0;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
1337*4882a593Smuzhiyun 		reg1 = R_0x994;
1338*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1339*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
1340*4882a593Smuzhiyun 		reg1 = R_0x1e60;
1341*4882a593Smuzhiyun 	#endif
1342*4882a593Smuzhiyun 	else
1343*4882a593Smuzhiyun 		reg1 = R_0x890;
1344*4882a593Smuzhiyun 	if ((dm->support_ic_type & ODM_IC_11N_SERIES) ||
1345*4882a593Smuzhiyun 	    (dm->support_ic_type & ODM_IC_11AC_SERIES) ||
1346*4882a593Smuzhiyun 	    (dm->support_ic_type & ODM_RTL8198F) ||
1347*4882a593Smuzhiyun 	    (dm->support_ic_type & ODM_RTL8814B))
1348*4882a593Smuzhiyun 		odm_set_bb_reg(dm, reg1, BIT(0), 0x0);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	if (!(phydm_clm_check_rdy(dm))) {
1351*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM report Fail\n");
1352*4882a593Smuzhiyun 		phydm_clm_racing_release(dm);
1353*4882a593Smuzhiyun 		return false;
1354*4882a593Smuzhiyun 	}
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
1357*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0xfa4, MASKLWORD);
1358*4882a593Smuzhiyun 		ccx_info->clm_result = (u16)val;
1359*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1360*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1361*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x2d88, MASKLWORD);
1362*4882a593Smuzhiyun 		ccx_info->clm_result = (u16)val;
1363*4882a593Smuzhiyun 	#endif
1364*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1365*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x8d0, MASKLWORD);
1366*4882a593Smuzhiyun 		ccx_info->clm_result = (u16)val;
1367*4882a593Smuzhiyun 	}
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM result = %d *4 us\n",
1370*4882a593Smuzhiyun 		  ccx_info->clm_result);
1371*4882a593Smuzhiyun 	phydm_clm_racing_release(dm);
1372*4882a593Smuzhiyun 	return true;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun boolean
phydm_clm_mntr_set(void * dm_void,struct clm_para_info * clm_para)1376*4882a593Smuzhiyun phydm_clm_mntr_set(void *dm_void, struct clm_para_info *clm_para)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun 	/*@Driver Monitor CLM*/
1379*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1380*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1381*4882a593Smuzhiyun 	u16 clm_period = 0;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	if (clm_para->mntr_time == 0)
1384*4882a593Smuzhiyun 		return false;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	if (clm_para->clm_lv >= CLM_MAX_NUM) {
1387*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[WARNING] Wrong LV=%d\n",
1388*4882a593Smuzhiyun 			  clm_para->clm_lv);
1389*4882a593Smuzhiyun 		return false;
1390*4882a593Smuzhiyun 	}
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	if (phydm_clm_racing_ctrl(dm, clm_para->clm_lv) == PHYDM_SET_FAIL)
1393*4882a593Smuzhiyun 		return false;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	if (clm_para->mntr_time >= 262)
1396*4882a593Smuzhiyun 		clm_period = CLM_PERIOD_MAX;
1397*4882a593Smuzhiyun 	else
1398*4882a593Smuzhiyun 		clm_period = clm_para->mntr_time * MS_TO_4US_RATIO;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	ccx->clm_app = clm_para->clm_app;
1401*4882a593Smuzhiyun 	phydm_clm_setting(dm, clm_period);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	return true;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun boolean
phydm_clm_mntr_racing_chk(void * dm_void)1407*4882a593Smuzhiyun phydm_clm_mntr_racing_chk(void *dm_void)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1410*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1411*4882a593Smuzhiyun 	u32 sys_return_time = 0;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	if (ccx->clm_manual_ctrl) {
1414*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM in manual ctrl\n");
1415*4882a593Smuzhiyun 		return true;
1416*4882a593Smuzhiyun 	}
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	sys_return_time = ccx->clm_trigger_time + MAX_ENV_MNTR_TIME;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	if (ccx->clm_app != CLM_BACKGROUND &&
1421*4882a593Smuzhiyun 	    (sys_return_time > dm->phydm_sys_up_time)) {
1422*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1423*4882a593Smuzhiyun 			  "clm_app=%d, trigger_time %d, sys_time=%d\n",
1424*4882a593Smuzhiyun 			  ccx->clm_app, ccx->clm_trigger_time,
1425*4882a593Smuzhiyun 			  dm->phydm_sys_up_time);
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 		return true;
1428*4882a593Smuzhiyun 	}
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	return false;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun boolean
phydm_clm_mntr_chk(void * dm_void,u16 monitor_time)1434*4882a593Smuzhiyun phydm_clm_mntr_chk(void *dm_void, u16 monitor_time /*unit ms*/)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1437*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1438*4882a593Smuzhiyun 	struct clm_para_info clm_para = {0};
1439*4882a593Smuzhiyun 	boolean clm_chk_result = false;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	if (phydm_clm_mntr_racing_chk(dm))
1444*4882a593Smuzhiyun 		return clm_chk_result;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	clm_para.clm_app = CLM_BACKGROUND;
1447*4882a593Smuzhiyun 	clm_para.clm_lv = CLM_LV_1;
1448*4882a593Smuzhiyun 	clm_para.mntr_time = monitor_time;
1449*4882a593Smuzhiyun 	if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
1450*4882a593Smuzhiyun 		if (phydm_clm_mntr_set(dm, &clm_para))
1451*4882a593Smuzhiyun 			clm_chk_result = true;
1452*4882a593Smuzhiyun 	} else {
1453*4882a593Smuzhiyun 		if (monitor_time >= 262)
1454*4882a593Smuzhiyun 			ccx->clm_period = 65535;
1455*4882a593Smuzhiyun 		else
1456*4882a593Smuzhiyun 			ccx->clm_period = monitor_time * MS_TO_4US_RATIO;
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 		phydm_clm_h2c(dm, ccx->clm_period, true);
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	return clm_chk_result;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun boolean
phydm_clm_mntr_result(void * dm_void)1465*4882a593Smuzhiyun phydm_clm_mntr_result(void *dm_void)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1468*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1469*4882a593Smuzhiyun 	boolean clm_chk_result = false;
1470*4882a593Smuzhiyun 	u32 val = 0;
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	if (phydm_clm_mntr_racing_chk(dm))
1475*4882a593Smuzhiyun 		return clm_chk_result;
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
1478*4882a593Smuzhiyun 		if (phydm_clm_get_result(dm)) {
1479*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM_rpt success\n");
1480*4882a593Smuzhiyun 			phydm_clm_get_utility(dm);
1481*4882a593Smuzhiyun 			if ((ccx->ccx_watchdog_result & NHM_SUCCESS) &&
1482*4882a593Smuzhiyun 			    ((ccx->nhm_idle_ratio != ENV_MNTR_FAIL)))
1483*4882a593Smuzhiyun 				ccx->nhm_tx_ratio = 100 - ccx->clm_ratio -
1484*4882a593Smuzhiyun 						    ccx->nhm_idle_ratio;
1485*4882a593Smuzhiyun 			else
1486*4882a593Smuzhiyun 				ccx->nhm_tx_ratio = ENV_MNTR_FAIL;
1487*4882a593Smuzhiyun 			clm_chk_result = true;
1488*4882a593Smuzhiyun 		}
1489*4882a593Smuzhiyun 	} else {
1490*4882a593Smuzhiyun 		if (ccx->clm_fw_result_cnt != 0) {
1491*4882a593Smuzhiyun 			val = ccx->clm_fw_result_acc / ccx->clm_fw_result_cnt;
1492*4882a593Smuzhiyun 			ccx->clm_ratio = (u8)val;
1493*4882a593Smuzhiyun 			clm_chk_result = true;
1494*4882a593Smuzhiyun 		} else {
1495*4882a593Smuzhiyun 			ccx->clm_ratio = 0;
1496*4882a593Smuzhiyun 		}
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1499*4882a593Smuzhiyun 			  "clm_fw_result_acc=%d, clm_fw_result_cnt=%d\n",
1500*4882a593Smuzhiyun 			  ccx->clm_fw_result_acc, ccx->clm_fw_result_cnt);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 		ccx->nhm_tx_ratio = ENV_MNTR_FAIL;
1503*4882a593Smuzhiyun 		ccx->clm_fw_result_acc = 0;
1504*4882a593Smuzhiyun 		ccx->clm_fw_result_cnt = 0;
1505*4882a593Smuzhiyun 	}
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_ratio=%d\n", ccx->clm_ratio);
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	return clm_chk_result;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun 
phydm_set_clm_mntr_mode(void * dm_void,enum clm_monitor_mode mode)1512*4882a593Smuzhiyun void phydm_set_clm_mntr_mode(void *dm_void, enum clm_monitor_mode mode)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1515*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	if (ccx_info->clm_mntr_mode != mode) {
1518*4882a593Smuzhiyun 		ccx_info->clm_mntr_mode = mode;
1519*4882a593Smuzhiyun 		phydm_ccx_hw_restart(dm);
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 		if (mode == CLM_DRIVER_MNTR)
1522*4882a593Smuzhiyun 			phydm_clm_h2c(dm, CLM_PERIOD_MAX, 0);
1523*4882a593Smuzhiyun 	}
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun 
phydm_clm_init(void * dm_void)1526*4882a593Smuzhiyun void phydm_clm_init(void *dm_void)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1529*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1532*4882a593Smuzhiyun 	ccx->clm_ongoing = false;
1533*4882a593Smuzhiyun 	ccx->clm_manual_ctrl = 0;
1534*4882a593Smuzhiyun 	ccx->clm_mntr_mode = CLM_DRIVER_MNTR;
1535*4882a593Smuzhiyun 	ccx->clm_period = 0;
1536*4882a593Smuzhiyun 	ccx->clm_rpt_stamp = 0;
1537*4882a593Smuzhiyun 	phydm_clm_setting(dm, 65535);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun 
phydm_clm_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)1540*4882a593Smuzhiyun void phydm_clm_dbg(void *dm_void, char input[][16], u32 *_used, char *output,
1541*4882a593Smuzhiyun 		   u32 *_out_len)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1544*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1545*4882a593Smuzhiyun 	char help[] = "-h";
1546*4882a593Smuzhiyun 	u32 var1[10] = {0};
1547*4882a593Smuzhiyun 	u32 used = *_used;
1548*4882a593Smuzhiyun 	u32 out_len = *_out_len;
1549*4882a593Smuzhiyun 	struct clm_para_info clm_para = {0};
1550*4882a593Smuzhiyun 	u32 i;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1553*4882a593Smuzhiyun 		PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
1554*4882a593Smuzhiyun 	}
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
1557*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1558*4882a593Smuzhiyun 			 "CLM Driver Basic-Trigger 262ms: {1}\n");
1559*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1560*4882a593Smuzhiyun 			 "CLM Driver Adv-Trigger: {2} {app} {LV} {0~262ms}\n");
1561*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1562*4882a593Smuzhiyun 			 "CLM FW Trigger: {3} {1:drv, 2:fw}\n");
1563*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1564*4882a593Smuzhiyun 			 "CLM Get Result: {100}\n");
1565*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /* @Get CLM results */
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 		if (phydm_clm_get_result(dm))
1568*4882a593Smuzhiyun 			phydm_clm_get_utility(dm);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1571*4882a593Smuzhiyun 			 "clm_rpt_stamp=%d\n", ccx->clm_rpt_stamp);
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1574*4882a593Smuzhiyun 			 "clm_ratio:((%d percent)) = (%d us/ %d us)\n",
1575*4882a593Smuzhiyun 			 ccx->clm_ratio, ccx->clm_result << 2,
1576*4882a593Smuzhiyun 			 ccx->clm_period << 2);
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 		ccx->clm_manual_ctrl = 0;
1579*4882a593Smuzhiyun 	} else if (var1[0] == 3) {
1580*4882a593Smuzhiyun 		phydm_set_clm_mntr_mode(dm, (enum clm_monitor_mode)var1[1]);
1581*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1582*4882a593Smuzhiyun 			 "CLM mode: %s mode\n",
1583*4882a593Smuzhiyun 			 ((ccx->clm_mntr_mode == CLM_FW_MNTR) ? "FW" : "Drv"));
1584*4882a593Smuzhiyun 	} else { /* Set & trigger CLM */
1585*4882a593Smuzhiyun 		ccx->clm_manual_ctrl = 1;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 		if (var1[0] == 1) {
1588*4882a593Smuzhiyun 			clm_para.clm_app = CLM_BACKGROUND;
1589*4882a593Smuzhiyun 			clm_para.clm_lv = CLM_LV_4;
1590*4882a593Smuzhiyun 			clm_para.mntr_time = 262;
1591*4882a593Smuzhiyun 			ccx->clm_mntr_mode = CLM_DRIVER_MNTR;
1592*4882a593Smuzhiyun 		} else if (var1[0] == 2) {
1593*4882a593Smuzhiyun 			clm_para.clm_app = (enum clm_application)var1[1];
1594*4882a593Smuzhiyun 			clm_para.clm_lv = (enum phydm_clm_level)var1[2];
1595*4882a593Smuzhiyun 			ccx->clm_mntr_mode = CLM_DRIVER_MNTR;
1596*4882a593Smuzhiyun 			clm_para.mntr_time = (u16)var1[3];
1597*4882a593Smuzhiyun 		}
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1600*4882a593Smuzhiyun 			 "app=%d, lv=%d, mode=%s, time=%d ms\n",
1601*4882a593Smuzhiyun 			 clm_para.clm_app, clm_para.clm_lv,
1602*4882a593Smuzhiyun 			 ((ccx->clm_mntr_mode == CLM_FW_MNTR) ? "FW" :
1603*4882a593Smuzhiyun 			 "driver"), clm_para.mntr_time);
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 		if (phydm_clm_mntr_set(dm, &clm_para))
1606*4882a593Smuzhiyun 			phydm_clm_trigger(dm);
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1609*4882a593Smuzhiyun 			 "clm_rpt_stamp=%d\n", ccx->clm_rpt_stamp);
1610*4882a593Smuzhiyun 	}
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	*_used = used;
1613*4882a593Smuzhiyun 	*_out_len = out_len;
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun #endif /*@#ifdef CLM_SUPPORT*/
1617*4882a593Smuzhiyun 
phydm_env_mntr_trigger(void * dm_void,struct nhm_para_info * nhm_para,struct clm_para_info * clm_para,struct env_trig_rpt * trig_rpt)1618*4882a593Smuzhiyun u8 phydm_env_mntr_trigger(void *dm_void, struct nhm_para_info *nhm_para,
1619*4882a593Smuzhiyun 			  struct clm_para_info *clm_para,
1620*4882a593Smuzhiyun 			  struct env_trig_rpt *trig_rpt)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun 	u8 trigger_result = 0;
1623*4882a593Smuzhiyun #if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
1624*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1625*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1626*4882a593Smuzhiyun 	boolean nhm_set_ok = false;
1627*4882a593Smuzhiyun 	boolean clm_set_ok = false;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	/*@[NHM]*/
1632*4882a593Smuzhiyun 	nhm_set_ok = phydm_nhm_mntr_set(dm, nhm_para);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	/*@[CLM]*/
1635*4882a593Smuzhiyun 	if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
1636*4882a593Smuzhiyun 		clm_set_ok = phydm_clm_mntr_set(dm, clm_para);
1637*4882a593Smuzhiyun 	} else if (ccx->clm_mntr_mode == CLM_FW_MNTR) {
1638*4882a593Smuzhiyun 		phydm_clm_h2c(dm, CLM_PERIOD_MAX, true);
1639*4882a593Smuzhiyun 		trigger_result |= CLM_SUCCESS;
1640*4882a593Smuzhiyun 	}
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	if (nhm_set_ok) {
1643*4882a593Smuzhiyun 		phydm_nhm_trigger(dm);
1644*4882a593Smuzhiyun 		trigger_result |= NHM_SUCCESS;
1645*4882a593Smuzhiyun 	}
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	if (clm_set_ok) {
1648*4882a593Smuzhiyun 		phydm_clm_trigger(dm);
1649*4882a593Smuzhiyun 		trigger_result |= CLM_SUCCESS;
1650*4882a593Smuzhiyun 	}
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	/*@monitor for the test duration*/
1653*4882a593Smuzhiyun 	ccx->start_time = odm_get_current_time(dm);
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	trig_rpt->nhm_rpt_stamp = ccx->nhm_rpt_stamp;
1656*4882a593Smuzhiyun 	trig_rpt->clm_rpt_stamp = ccx->clm_rpt_stamp;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_rpt_stamp=%d, clm_rpt_stamp=%d,\n\n",
1659*4882a593Smuzhiyun 		  trig_rpt->nhm_rpt_stamp, trig_rpt->clm_rpt_stamp);
1660*4882a593Smuzhiyun #endif
1661*4882a593Smuzhiyun 	return trigger_result;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun 
phydm_env_mntr_result(void * dm_void,struct env_mntr_rpt * rpt)1664*4882a593Smuzhiyun u8 phydm_env_mntr_result(void *dm_void, struct env_mntr_rpt *rpt)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun 	u8 env_mntr_rpt = 0;
1667*4882a593Smuzhiyun #if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
1668*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1669*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1670*4882a593Smuzhiyun 	u64 progressing_time = 0;
1671*4882a593Smuzhiyun 	u32 val_tmp = 0;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	/*@monitor for the test duration*/
1674*4882a593Smuzhiyun 	progressing_time = odm_get_progressing_time(dm, ccx->start_time);
1675*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
1676*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "env_time=%lld\n", progressing_time);
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	/*@Get NHM result*/
1679*4882a593Smuzhiyun 	if (phydm_nhm_get_result(dm)) {
1680*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM_rpt success\n");
1681*4882a593Smuzhiyun 		phydm_nhm_get_utility(dm);
1682*4882a593Smuzhiyun 		rpt->nhm_ratio = ccx->nhm_ratio;
1683*4882a593Smuzhiyun 		rpt->nhm_env_ratio = ccx->nhm_env_ratio;
1684*4882a593Smuzhiyun 		rpt->nhm_idle_ratio = ccx->nhm_idle_ratio;
1685*4882a593Smuzhiyun 		rpt->nhm_noise_pwr = ccx->nhm_level;
1686*4882a593Smuzhiyun 		rpt->nhm_pwr = ccx->nhm_pwr;
1687*4882a593Smuzhiyun 		env_mntr_rpt |= NHM_SUCCESS;
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 		odm_move_memory(dm, &rpt->nhm_result[0],
1690*4882a593Smuzhiyun 				&ccx->nhm_result[0], NHM_RPT_NUM);
1691*4882a593Smuzhiyun 	} else {
1692*4882a593Smuzhiyun 		rpt->nhm_ratio = ENV_MNTR_FAIL;
1693*4882a593Smuzhiyun 		rpt->nhm_env_ratio = ENV_MNTR_FAIL;
1694*4882a593Smuzhiyun 		rpt->nhm_idle_ratio = ENV_MNTR_FAIL;
1695*4882a593Smuzhiyun 	}
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	/*@Get CLM result*/
1698*4882a593Smuzhiyun 	if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
1699*4882a593Smuzhiyun 		if (phydm_clm_get_result(dm)) {
1700*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM_rpt success\n");
1701*4882a593Smuzhiyun 			phydm_clm_get_utility(dm);
1702*4882a593Smuzhiyun 			env_mntr_rpt |= CLM_SUCCESS;
1703*4882a593Smuzhiyun 			rpt->clm_ratio = ccx->clm_ratio;
1704*4882a593Smuzhiyun 			if ((env_mntr_rpt & NHM_SUCCESS) &&
1705*4882a593Smuzhiyun 			    (rpt->nhm_idle_ratio != ENV_MNTR_FAIL))
1706*4882a593Smuzhiyun 				rpt->nhm_tx_ratio = 100 - rpt->clm_ratio -
1707*4882a593Smuzhiyun 						    rpt->nhm_idle_ratio;
1708*4882a593Smuzhiyun 			else
1709*4882a593Smuzhiyun 				rpt->nhm_tx_ratio = ENV_MNTR_FAIL;
1710*4882a593Smuzhiyun 		} else {
1711*4882a593Smuzhiyun 			rpt->clm_ratio = ENV_MNTR_FAIL;
1712*4882a593Smuzhiyun 			rpt->nhm_tx_ratio = ENV_MNTR_FAIL;
1713*4882a593Smuzhiyun 		}
1714*4882a593Smuzhiyun 	} else {
1715*4882a593Smuzhiyun 		if (ccx->clm_fw_result_cnt != 0) {
1716*4882a593Smuzhiyun 			val_tmp = ccx->clm_fw_result_acc
1717*4882a593Smuzhiyun 			/ ccx->clm_fw_result_cnt;
1718*4882a593Smuzhiyun 			ccx->clm_ratio = (u8)val_tmp;
1719*4882a593Smuzhiyun 		} else {
1720*4882a593Smuzhiyun 			ccx->clm_ratio = 0;
1721*4882a593Smuzhiyun 		}
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 		rpt->clm_ratio = ccx->clm_ratio;
1724*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1725*4882a593Smuzhiyun 			  "clm_fw_result_acc=%d, clm_fw_result_cnt=%d\n",
1726*4882a593Smuzhiyun 			  ccx->clm_fw_result_acc, ccx->clm_fw_result_cnt);
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 		rpt->nhm_tx_ratio = ENV_MNTR_FAIL;
1729*4882a593Smuzhiyun 		ccx->clm_fw_result_acc = 0;
1730*4882a593Smuzhiyun 		ccx->clm_fw_result_cnt = 0;
1731*4882a593Smuzhiyun 		env_mntr_rpt |= CLM_SUCCESS;
1732*4882a593Smuzhiyun 	}
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	rpt->nhm_rpt_stamp = ccx->nhm_rpt_stamp;
1735*4882a593Smuzhiyun 	rpt->clm_rpt_stamp = ccx->clm_rpt_stamp;
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
1738*4882a593Smuzhiyun 		  "IGI=0x%x, nhm_ratio=%d, nhm_env_ratio=%d, clm_ratio=%d, nhm_rpt_stamp=%d, clm_rpt_stamp=%d\n\n",
1739*4882a593Smuzhiyun 		  ccx->nhm_igi, rpt->nhm_ratio, rpt->nhm_env_ratio,
1740*4882a593Smuzhiyun 		  rpt->clm_ratio, rpt->nhm_rpt_stamp, rpt->clm_rpt_stamp);
1741*4882a593Smuzhiyun #endif
1742*4882a593Smuzhiyun 	return env_mntr_rpt;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun 
phydm_env_mntr_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)1745*4882a593Smuzhiyun void phydm_env_mntr_dbg(void *dm_void, char input[][16], u32 *_used,
1746*4882a593Smuzhiyun 			char *output, u32 *_out_len)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1749*4882a593Smuzhiyun 	char help[] = "-h";
1750*4882a593Smuzhiyun 	u32 var1[10] = {0};
1751*4882a593Smuzhiyun 	u32 used = *_used;
1752*4882a593Smuzhiyun 	u32 out_len = *_out_len;
1753*4882a593Smuzhiyun 	struct clm_para_info clm_para = {0};
1754*4882a593Smuzhiyun 	struct nhm_para_info nhm_para = {0};
1755*4882a593Smuzhiyun 	struct env_mntr_rpt rpt = {0};
1756*4882a593Smuzhiyun 	struct env_trig_rpt trig_rpt = {0};
1757*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1758*4882a593Smuzhiyun 	u8 set_result = 0;
1759*4882a593Smuzhiyun 	u8 i = 0;
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
1764*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1765*4882a593Smuzhiyun 			 "Basic-Trigger 262ms: {1}\n");
1766*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1767*4882a593Smuzhiyun 			 "Get Result: {100}\n");
1768*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /* Get results */
1769*4882a593Smuzhiyun 		set_result = phydm_env_mntr_result(dm, &rpt);
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1772*4882a593Smuzhiyun 			 "Set Result=%d\n nhm_ratio=%d nhm_env_ratio=%d clm_ratio=%d\n nhm_rpt_stamp=%d, clm_rpt_stamp=%d,\n",
1773*4882a593Smuzhiyun 			 set_result, rpt.nhm_ratio, rpt.nhm_env_ratio,
1774*4882a593Smuzhiyun 			 rpt.clm_ratio, rpt.nhm_rpt_stamp, rpt.clm_rpt_stamp);
1775*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1776*4882a593Smuzhiyun 			 "nhm_idle_ratio=%d, nhm_tx_ratio=%d\n",
1777*4882a593Smuzhiyun 			 rpt.nhm_idle_ratio, rpt.nhm_tx_ratio);
1778*4882a593Smuzhiyun 		for (i = 0; i <= 11; i++) {
1779*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1780*4882a593Smuzhiyun 				 "nhm_rpt[%d] = %d (%d percent)\n", i,
1781*4882a593Smuzhiyun 				 rpt.nhm_result[i],
1782*4882a593Smuzhiyun 				 (((rpt.nhm_result[i] * 100) + 128) >> 8));
1783*4882a593Smuzhiyun 		}
1784*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1785*4882a593Smuzhiyun 			 "[NHM] valid: %d percent, noise(RSSI) = %d\n",
1786*4882a593Smuzhiyun 			 ccx->nhm_level_valid, ccx->nhm_level);
1787*4882a593Smuzhiyun 	} else { /* Set & trigger*/
1788*4882a593Smuzhiyun 		/*nhm para*/
1789*4882a593Smuzhiyun 		nhm_para.incld_txon = NHM_EXCLUDE_TXON;
1790*4882a593Smuzhiyun 		nhm_para.incld_cca = NHM_EXCLUDE_CCA;
1791*4882a593Smuzhiyun 		nhm_para.div_opt = NHM_CNT_ALL;
1792*4882a593Smuzhiyun 		nhm_para.nhm_app = NHM_ACS;
1793*4882a593Smuzhiyun 		nhm_para.nhm_lv = NHM_LV_2;
1794*4882a593Smuzhiyun 		nhm_para.mntr_time = 262;
1795*4882a593Smuzhiyun 		nhm_para.en_1db_mode = false;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 		/*clm para*/
1798*4882a593Smuzhiyun 		clm_para.clm_app = CLM_ACS;
1799*4882a593Smuzhiyun 		clm_para.clm_lv = CLM_LV_2;
1800*4882a593Smuzhiyun 		clm_para.mntr_time = 262;
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 		set_result = phydm_env_mntr_trigger(dm, &nhm_para,
1803*4882a593Smuzhiyun 						    &clm_para, &trig_rpt);
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1806*4882a593Smuzhiyun 			 "Set Result=%d, nhm_rpt_stamp=%d, clm_rpt_stamp=%d\n",
1807*4882a593Smuzhiyun 			 set_result, trig_rpt.nhm_rpt_stamp,
1808*4882a593Smuzhiyun 			 trig_rpt.clm_rpt_stamp);
1809*4882a593Smuzhiyun 	}
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	*_used = used;
1812*4882a593Smuzhiyun 	*_out_len = out_len;
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun #ifdef FAHM_SUPPORT
1816*4882a593Smuzhiyun 
phydm_fahm_racing_release(void * dm_void)1817*4882a593Smuzhiyun void phydm_fahm_racing_release(void *dm_void)
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1820*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1821*4882a593Smuzhiyun 	u32 value32 = 0;
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "fahm_racing_release : lv:(%d)->(0)\n",
1824*4882a593Smuzhiyun 		  ccx->fahm_set_lv);
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	ccx->fahm_ongoing = false;
1827*4882a593Smuzhiyun 	ccx->fahm_set_lv = FAHM_RELEASE;
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	if (!(ccx->fahm_app == FAHM_BACKGROUND || ccx->fahm_app == FAHM_ACS))
1830*4882a593Smuzhiyun 		phydm_pause_func(dm, F00_DIG, PHYDM_RESUME,
1831*4882a593Smuzhiyun 				 PHYDM_PAUSE_LEVEL_1, 1, &value32);
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	ccx->fahm_app = FAHM_BACKGROUND;
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun 
phydm_fahm_racing_ctrl(void * dm_void,enum phydm_fahm_level lv)1836*4882a593Smuzhiyun u8 phydm_fahm_racing_ctrl(void *dm_void, enum phydm_fahm_level lv)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1839*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1840*4882a593Smuzhiyun 	u8 set_result = PHYDM_SET_SUCCESS;
1841*4882a593Smuzhiyun 	/*acquire to control FAHM API*/
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "fahm_ongoing=%d, lv:(%d)->(%d)\n",
1844*4882a593Smuzhiyun 		  ccx->fahm_ongoing, ccx->fahm_set_lv, lv);
1845*4882a593Smuzhiyun 	if (ccx->fahm_ongoing) {
1846*4882a593Smuzhiyun 		if (lv <= ccx->fahm_set_lv) {
1847*4882a593Smuzhiyun 			set_result = PHYDM_SET_FAIL;
1848*4882a593Smuzhiyun 		} else {
1849*4882a593Smuzhiyun 			phydm_ccx_hw_restart(dm);
1850*4882a593Smuzhiyun 			ccx->fahm_ongoing = false;
1851*4882a593Smuzhiyun 		}
1852*4882a593Smuzhiyun 	}
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	if (set_result)
1855*4882a593Smuzhiyun 		ccx->fahm_set_lv = lv;
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "fahm racing success=%d\n", set_result);
1858*4882a593Smuzhiyun 	return set_result;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun 
phydm_fahm_trigger(void * dm_void)1861*4882a593Smuzhiyun void phydm_fahm_trigger(void *dm_void)
1862*4882a593Smuzhiyun { /*@unit (4us)*/
1863*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1864*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1865*4882a593Smuzhiyun 	u32 reg = 0;
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 	switch (dm->ic_ip_series) {
1870*4882a593Smuzhiyun 	case PHYDM_IC_JGR3:
1871*4882a593Smuzhiyun 		reg = R_0x1e60;
1872*4882a593Smuzhiyun 		break;
1873*4882a593Smuzhiyun 	case PHYDM_IC_AC:
1874*4882a593Smuzhiyun 		reg = R_0x994;
1875*4882a593Smuzhiyun 		break;
1876*4882a593Smuzhiyun 	case PHYDM_IC_N:
1877*4882a593Smuzhiyun 		reg = R_0x890;
1878*4882a593Smuzhiyun 		break;
1879*4882a593Smuzhiyun 	default:
1880*4882a593Smuzhiyun 		break;
1881*4882a593Smuzhiyun 	}
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg, BIT(2), 0);
1884*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg, BIT(2), 1);
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	ccx->fahm_trigger_time = dm->phydm_sys_up_time;
1887*4882a593Smuzhiyun 	ccx->fahm_rpt_stamp++;
1888*4882a593Smuzhiyun 	ccx->fahm_ongoing = true;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun boolean
phydm_fahm_check_rdy(void * dm_void)1892*4882a593Smuzhiyun phydm_fahm_check_rdy(void *dm_void)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1895*4882a593Smuzhiyun 	boolean is_ready = false;
1896*4882a593Smuzhiyun 	u32 reg = 0, reg_bit = 0;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	switch (dm->ic_ip_series) {
1899*4882a593Smuzhiyun 	case PHYDM_IC_JGR3:
1900*4882a593Smuzhiyun 		reg = R_0x2d84;
1901*4882a593Smuzhiyun 		reg_bit = 31;
1902*4882a593Smuzhiyun 		break;
1903*4882a593Smuzhiyun 	case PHYDM_IC_AC:
1904*4882a593Smuzhiyun 		reg = R_0x1f98;
1905*4882a593Smuzhiyun 		reg_bit = 31;
1906*4882a593Smuzhiyun 		break;
1907*4882a593Smuzhiyun 	case PHYDM_IC_N:
1908*4882a593Smuzhiyun 		reg = R_0x9f0;
1909*4882a593Smuzhiyun 		reg_bit = 31;
1910*4882a593Smuzhiyun 		break;
1911*4882a593Smuzhiyun 	default:
1912*4882a593Smuzhiyun 		break;
1913*4882a593Smuzhiyun 	}
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	if (odm_get_bb_reg(dm, reg, BIT(reg_bit)))
1916*4882a593Smuzhiyun 		is_ready = true;
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "FAHM rdy=%d\n", is_ready);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	return is_ready;
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun 
phydm_fahm_cal_wgt_avg(void * dm_void,u8 start_i,u8 end_i,u16 r_sum,u16 period)1923*4882a593Smuzhiyun u8 phydm_fahm_cal_wgt_avg(void *dm_void, u8 start_i, u8 end_i, u16 r_sum,
1924*4882a593Smuzhiyun 			  u16 period)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1927*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1928*4882a593Smuzhiyun 	u8 i = 0;
1929*4882a593Smuzhiyun 	u32 pwr_tmp = 0;
1930*4882a593Smuzhiyun 	u8 pwr = 0;
1931*4882a593Smuzhiyun 	u32 fahm_valid = 0;
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	if (r_sum == 0) {
1936*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1937*4882a593Smuzhiyun 			  "rpt_sum = 0, don't need to update\n");
1938*4882a593Smuzhiyun 		return 0x0;
1939*4882a593Smuzhiyun 	} else if (end_i > FAHM_RPT_NUM - 1) {
1940*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1941*4882a593Smuzhiyun 			  "[WARNING]end_i is larger than 11!!\n");
1942*4882a593Smuzhiyun 		return 0x0;
1943*4882a593Smuzhiyun 	}
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	for (i = start_i; i <= end_i; i++) {
1946*4882a593Smuzhiyun 		if (i == 0)
1947*4882a593Smuzhiyun 			pwr_tmp += ccx->fahm_result[0] *
1948*4882a593Smuzhiyun 				   MAX_2(ccx->fahm_th[0] - 2, 0);
1949*4882a593Smuzhiyun 		else if (i == (FAHM_RPT_NUM - 1))
1950*4882a593Smuzhiyun 			pwr_tmp += ccx->fahm_result[FAHM_RPT_NUM - 1] *
1951*4882a593Smuzhiyun 				   (ccx->fahm_th[FAHM_TH_NUM - 1] + 2);
1952*4882a593Smuzhiyun 		else
1953*4882a593Smuzhiyun 			pwr_tmp += ccx->fahm_result[i] *
1954*4882a593Smuzhiyun 				   (ccx->fahm_th[i - 1] + ccx->fahm_th[i]) >> 1;
1955*4882a593Smuzhiyun 	}
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	/* protection for the case of minus pwr(RSSI)*/
1958*4882a593Smuzhiyun 	pwr = (u8)(NTH_TH_2_RSSI(MAX_2(PHYDM_DIV(pwr_tmp, r_sum), 20)));
1959*4882a593Smuzhiyun 	fahm_valid = PHYDM_DIV(r_sum * 100, period);
1960*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
1961*4882a593Smuzhiyun 		  "valid: ((%d)) percent, pwr(RSSI)=((%d))\n",
1962*4882a593Smuzhiyun 		  fahm_valid, pwr);
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	return pwr;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun 
phydm_fahm_get_utility(void * dm_void)1967*4882a593Smuzhiyun void phydm_fahm_get_utility(void *dm_void)
1968*4882a593Smuzhiyun {
1969*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1970*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	if (ccx->fahm_result_sum >= ccx->fahm_result[0]) {
1973*4882a593Smuzhiyun 		ccx->fahm_pwr = phydm_fahm_cal_wgt_avg(dm, 0, FAHM_RPT_NUM - 1,
1974*4882a593Smuzhiyun 						       ccx->fahm_result_sum,
1975*4882a593Smuzhiyun 						       ccx->fahm_period);
1976*4882a593Smuzhiyun 		ccx->fahm_ratio = phydm_ccx_get_rpt_ratio(dm,
1977*4882a593Smuzhiyun 				  ccx->fahm_result_sum, ccx->fahm_period);
1978*4882a593Smuzhiyun 		ccx->fahm_denom_ratio = phydm_ccx_get_rpt_ratio(dm,
1979*4882a593Smuzhiyun 					ccx->fahm_denom_result,
1980*4882a593Smuzhiyun 					ccx->fahm_period);
1981*4882a593Smuzhiyun 	} else {
1982*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1983*4882a593Smuzhiyun 			  "[warning] fahm_result_sum invalid\n");
1984*4882a593Smuzhiyun 		ccx->fahm_pwr = 0;
1985*4882a593Smuzhiyun 		ccx->fahm_ratio = 0;
1986*4882a593Smuzhiyun 		ccx->fahm_denom_ratio = 0;
1987*4882a593Smuzhiyun 	}
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
1990*4882a593Smuzhiyun 		  "fahm_pwr=%d, fahm_ratio=%d, fahm_denom_ratio=%d\n",
1991*4882a593Smuzhiyun 		  ccx->fahm_pwr, ccx->fahm_ratio, ccx->fahm_denom_ratio);
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun boolean
phydm_fahm_get_result(void * dm_void)1995*4882a593Smuzhiyun phydm_fahm_get_result(void *dm_void)
1996*4882a593Smuzhiyun {
1997*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1998*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1999*4882a593Smuzhiyun 	u32 value32 = 0;
2000*4882a593Smuzhiyun 	u32 reg1 = 0;
2001*4882a593Smuzhiyun 	u32 reg2 = 0;
2002*4882a593Smuzhiyun 	u8 i = 0;
2003*4882a593Smuzhiyun 	u32 fahm_rpt_sum_tmp = 0;
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	switch (dm->ic_ip_series) {
2006*4882a593Smuzhiyun 	case PHYDM_IC_JGR3:
2007*4882a593Smuzhiyun 		reg1 = R_0x2d6c;
2008*4882a593Smuzhiyun 		reg2 = R_0x2d84;
2009*4882a593Smuzhiyun 		break;
2010*4882a593Smuzhiyun 	case PHYDM_IC_AC:
2011*4882a593Smuzhiyun 		reg1 = R_0x1f80;
2012*4882a593Smuzhiyun 		reg2 = R_0x1f98;
2013*4882a593Smuzhiyun 		break;
2014*4882a593Smuzhiyun 	case PHYDM_IC_N:
2015*4882a593Smuzhiyun 		reg1 = R_0x9d8;
2016*4882a593Smuzhiyun 		reg2 = R_0x9f0;
2017*4882a593Smuzhiyun 		break;
2018*4882a593Smuzhiyun 	default:
2019*4882a593Smuzhiyun 		break;
2020*4882a593Smuzhiyun 	}
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	if (!(phydm_fahm_check_rdy(dm))) {
2023*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get FAHM report Fail\n");
2024*4882a593Smuzhiyun 		phydm_fahm_racing_release(dm);
2025*4882a593Smuzhiyun 		return false;
2026*4882a593Smuzhiyun 	}
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	/*Get FAHM numerator and sum all fahm_result*/
2029*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
2030*4882a593Smuzhiyun 		value32 = odm_get_bb_reg(dm, reg1 + (i << 2), MASKDWORD);
2031*4882a593Smuzhiyun 		ccx->fahm_result[i * 2] = (u16)(value32 & MASKLWORD);
2032*4882a593Smuzhiyun 		ccx->fahm_result[i * 2 + 1] = (u16)((value32 & MASKHWORD) >> 16);
2033*4882a593Smuzhiyun 		fahm_rpt_sum_tmp = (u32)(fahm_rpt_sum_tmp +
2034*4882a593Smuzhiyun 					 ccx->fahm_result[i * 2] +
2035*4882a593Smuzhiyun 					 ccx->fahm_result[i * 2 + 1]);
2036*4882a593Smuzhiyun 	}
2037*4882a593Smuzhiyun 	ccx->fahm_result_sum = (u16)fahm_rpt_sum_tmp;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	/*Get FAHM Denominator*/
2040*4882a593Smuzhiyun 	ccx->fahm_denom_result = (u16)odm_get_bb_reg(dm, reg2, MASKLWORD);
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	if (!(ccx->fahm_inclu_cck))
2043*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2044*4882a593Smuzhiyun 			  "===>The following fahm report does not count CCK pkt\n");
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2047*4882a593Smuzhiyun 		  "fahm_result_sum=%d, fahm_denom_result = %d\n",
2048*4882a593Smuzhiyun 		  ccx->fahm_result_sum, ccx->fahm_denom_result);
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2051*4882a593Smuzhiyun 		  "FAHM_Rpt[%d](H->L)[%d %d %d %d %d %d %d %d %d %d %d %d]\n",
2052*4882a593Smuzhiyun 		  ccx->fahm_rpt_stamp, ccx->fahm_result[11],
2053*4882a593Smuzhiyun 		  ccx->fahm_result[10], ccx->fahm_result[9],
2054*4882a593Smuzhiyun 		  ccx->fahm_result[8], ccx->fahm_result[7], ccx->fahm_result[6],
2055*4882a593Smuzhiyun 		  ccx->fahm_result[5], ccx->fahm_result[4], ccx->fahm_result[3],
2056*4882a593Smuzhiyun 		  ccx->fahm_result[2], ccx->fahm_result[1],
2057*4882a593Smuzhiyun 		  ccx->fahm_result[0]);
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun 	phydm_fahm_racing_release(dm);
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	if (fahm_rpt_sum_tmp > 0xffff) {
2062*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2063*4882a593Smuzhiyun 			  "[Warning] Invalid FAHM RPT, total=%d\n",
2064*4882a593Smuzhiyun 			  fahm_rpt_sum_tmp);
2065*4882a593Smuzhiyun 		return false;
2066*4882a593Smuzhiyun 	}
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	return true;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun 
phydm_fahm_set_th_reg(void * dm_void)2071*4882a593Smuzhiyun void phydm_fahm_set_th_reg(void *dm_void)
2072*4882a593Smuzhiyun {
2073*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2074*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2075*4882a593Smuzhiyun 	u32 val = 0;
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	/*Set FAHM threshold*/ /*Unit: PWdB U(8,1)*/
2078*4882a593Smuzhiyun 	switch (dm->ic_ip_series) {
2079*4882a593Smuzhiyun 	case PHYDM_IC_JGR3:
2080*4882a593Smuzhiyun 		val = BYTE_2_DWORD(ccx->fahm_th[3], ccx->fahm_th[2],
2081*4882a593Smuzhiyun 				   ccx->fahm_th[1], ccx->fahm_th[0]);
2082*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e50, MASKDWORD, val);
2083*4882a593Smuzhiyun 		val = BYTE_2_DWORD(ccx->fahm_th[7], ccx->fahm_th[6],
2084*4882a593Smuzhiyun 				   ccx->fahm_th[5], ccx->fahm_th[4]);
2085*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e54, MASKDWORD, val);
2086*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, ccx->fahm_th[10], ccx->fahm_th[9],
2087*4882a593Smuzhiyun 				   ccx->fahm_th[8]);
2088*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e58, 0xffffff, val);
2089*4882a593Smuzhiyun 		break;
2090*4882a593Smuzhiyun 	case PHYDM_IC_AC:
2091*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, ccx->fahm_th[2], ccx->fahm_th[1],
2092*4882a593Smuzhiyun 				   ccx->fahm_th[0]);
2093*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1c38, 0xffffff00, val);
2094*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, ccx->fahm_th[5], ccx->fahm_th[4],
2095*4882a593Smuzhiyun 				   ccx->fahm_th[3]);
2096*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1c78, 0xffffff00, val);
2097*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, 0, ccx->fahm_th[7], ccx->fahm_th[6]);
2098*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1c7c, 0xffff0000, val);
2099*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, ccx->fahm_th[10], ccx->fahm_th[9],
2100*4882a593Smuzhiyun 				   ccx->fahm_th[8]);
2101*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1cb8, 0xffffff00, val);
2102*4882a593Smuzhiyun 		break;
2103*4882a593Smuzhiyun 	case PHYDM_IC_N:
2104*4882a593Smuzhiyun 		val = BYTE_2_DWORD(ccx->fahm_th[3], ccx->fahm_th[2],
2105*4882a593Smuzhiyun 				   ccx->fahm_th[1], ccx->fahm_th[0]);
2106*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x970, MASKDWORD, val);
2107*4882a593Smuzhiyun 		val = BYTE_2_DWORD(ccx->fahm_th[7], ccx->fahm_th[6],
2108*4882a593Smuzhiyun 				   ccx->fahm_th[5], ccx->fahm_th[4]);
2109*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x974, MASKDWORD, val);
2110*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, ccx->fahm_th[10], ccx->fahm_th[9],
2111*4882a593Smuzhiyun 				   ccx->fahm_th[8]);
2112*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x978, 0xffffff, val);
2113*4882a593Smuzhiyun 		break;
2114*4882a593Smuzhiyun 	default:
2115*4882a593Smuzhiyun 		break;
2116*4882a593Smuzhiyun 	}
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2119*4882a593Smuzhiyun 		  "Update FAHM_th[H->L]=[%d %d %d %d %d %d %d %d %d %d %d]\n",
2120*4882a593Smuzhiyun 		  ccx->fahm_th[10], ccx->fahm_th[9], ccx->fahm_th[8],
2121*4882a593Smuzhiyun 		  ccx->fahm_th[7], ccx->fahm_th[6], ccx->fahm_th[5],
2122*4882a593Smuzhiyun 		  ccx->fahm_th[4], ccx->fahm_th[3], ccx->fahm_th[2],
2123*4882a593Smuzhiyun 		  ccx->fahm_th[1], ccx->fahm_th[0]);
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun boolean
phydm_fahm_th_update_chk(void * dm_void,enum fahm_application fahm_app,u8 * fahm_th,u32 * igi_new,boolean en_1db_mode,u8 fahm_th0_manual)2127*4882a593Smuzhiyun phydm_fahm_th_update_chk(void *dm_void, enum fahm_application fahm_app,
2128*4882a593Smuzhiyun 			 u8 *fahm_th, u32 *igi_new, boolean en_1db_mode,
2129*4882a593Smuzhiyun 			 u8 fahm_th0_manual)
2130*4882a593Smuzhiyun {
2131*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2132*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2133*4882a593Smuzhiyun 	boolean is_update = false;
2134*4882a593Smuzhiyun 	u8 igi_curr = phydm_get_igi(dm, BB_PATH_A);
2135*4882a593Smuzhiyun 	u8 i = 0;
2136*4882a593Smuzhiyun 	u8 th_tmp = igi_curr - CCA_CAP;
2137*4882a593Smuzhiyun 	u8 th_step = 2;
2138*4882a593Smuzhiyun 	u8 fahm_igi_th_11k[NHM_TH_NUM] = {0x12, 0x15, 0x18, 0x1b, 0x1e, 0x23,
2139*4882a593Smuzhiyun 					  0x28, 0x2d, 0x32, 0x37, 0x3c};
2140*4882a593Smuzhiyun 	/*11k_dbm : {-92, -89, -86, -83, -80, -75, -70, -65, -60, -55, -50};*/
2141*4882a593Smuzhiyun 	/*11k_gain_idx : {18, 21, 24, 27, 30, 35, 40, 45, 50, 55, 60};*/
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "fahm_th_update_chk : App=%d, fahm_igi=0x%x, igi_curr=0x%x\n",
2144*4882a593Smuzhiyun 		  fahm_app, ccx->fahm_igi, igi_curr);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	if (igi_curr < 0x10) /* Protect for invalid IGI*/
2147*4882a593Smuzhiyun 		return false;
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	switch (fahm_app) {
2150*4882a593Smuzhiyun 	case FAHM_BACKGROUND: /*Get IGI from driver parameter(cur_ig_value)*/
2151*4882a593Smuzhiyun 		if (ccx->fahm_igi != igi_curr || ccx->fahm_app != fahm_app) {
2152*4882a593Smuzhiyun 			is_update = true;
2153*4882a593Smuzhiyun 			*igi_new = (u32)igi_curr;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 			fahm_th[0] = (u8)IGI_2_NHM_TH(th_tmp);
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 			for (i = 1; i <= 10; i++)
2158*4882a593Smuzhiyun 				fahm_th[i] = fahm_th[0] +
2159*4882a593Smuzhiyun 					    IGI_2_NHM_TH(th_step * i);
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 		}
2162*4882a593Smuzhiyun 		break;
2163*4882a593Smuzhiyun 	case FAHM_ACS:
2164*4882a593Smuzhiyun 		if (ccx->fahm_igi != igi_curr || ccx->fahm_app != fahm_app) {
2165*4882a593Smuzhiyun 			is_update = true;
2166*4882a593Smuzhiyun 			*igi_new = (u32)igi_curr;
2167*4882a593Smuzhiyun 			for (i = 0; i < FAHM_TH_NUM; i++)
2168*4882a593Smuzhiyun 				fahm_th[i] = IGI_2_NHM_TH(fahm_igi_th_11k[i]);
2169*4882a593Smuzhiyun 		}
2170*4882a593Smuzhiyun 		break;
2171*4882a593Smuzhiyun 	case FAHM_DBG: /*Get IGI from register*/
2172*4882a593Smuzhiyun 		igi_curr = phydm_get_igi(dm, BB_PATH_A);
2173*4882a593Smuzhiyun 		if (ccx->fahm_igi != igi_curr || ccx->fahm_app != fahm_app) {
2174*4882a593Smuzhiyun 			is_update = true;
2175*4882a593Smuzhiyun 			*igi_new = (u32)igi_curr;
2176*4882a593Smuzhiyun 			if (en_1db_mode) {
2177*4882a593Smuzhiyun 				fahm_th[0] = (u8)IGI_2_NHM_TH(fahm_th0_manual +
2178*4882a593Smuzhiyun 							      10);
2179*4882a593Smuzhiyun 				th_step = 1;
2180*4882a593Smuzhiyun 			} else {
2181*4882a593Smuzhiyun 				fahm_th[0] = (u8)IGI_2_NHM_TH(igi_curr -
2182*4882a593Smuzhiyun 							      CCA_CAP);
2183*4882a593Smuzhiyun 			}
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 			for (i = 1; i <= 10; i++)
2186*4882a593Smuzhiyun 				fahm_th[i] = fahm_th[0] +
2187*4882a593Smuzhiyun 					     IGI_2_NHM_TH(th_step * i);
2188*4882a593Smuzhiyun 		}
2189*4882a593Smuzhiyun 		break;
2190*4882a593Smuzhiyun 	}
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	if (is_update) {
2193*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[Update FAHM_TH] igi_RSSI=%d\n",
2194*4882a593Smuzhiyun 			  IGI_2_RSSI(*igi_new));
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 		for (i = 0; i < FAHM_TH_NUM; i++)
2197*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "FAHM_th[%d](RSSI) = %d\n",
2198*4882a593Smuzhiyun 				  i, NTH_TH_2_RSSI(fahm_th[i]));
2199*4882a593Smuzhiyun 	} else {
2200*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "No need to update FAHM_TH\n");
2201*4882a593Smuzhiyun 	}
2202*4882a593Smuzhiyun 	return is_update;
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun 
phydm_fahm_set(void * dm_void,u8 numer_opt,u8 denom_opt,enum fahm_application app,u16 period,boolean en_1db_mode,u8 th0_manual)2205*4882a593Smuzhiyun void phydm_fahm_set(void *dm_void, u8 numer_opt, u8 denom_opt,
2206*4882a593Smuzhiyun 		    enum fahm_application app, u16 period, boolean en_1db_mode,
2207*4882a593Smuzhiyun 		    u8 th0_manual)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2210*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2211*4882a593Smuzhiyun 	u8 fahm_th[FAHM_TH_NUM] = {0};
2212*4882a593Smuzhiyun 	u32 igi = 0x20;
2213*4882a593Smuzhiyun 	u32 reg1 = 0, reg2 = 0, reg3 = 0;
2214*4882a593Smuzhiyun 	u32 val_tmp = 0;
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "numer_opt=%d, denom_opt=%d, period=%d\n",
2217*4882a593Smuzhiyun 		  numer_opt, denom_opt, period);
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	switch (dm->ic_ip_series) {
2220*4882a593Smuzhiyun 	case PHYDM_IC_JGR3:
2221*4882a593Smuzhiyun 		reg1 = R_0x1e60;
2222*4882a593Smuzhiyun 		reg2 = R_0x1e58;
2223*4882a593Smuzhiyun 		reg3 = R_0x1e5c;
2224*4882a593Smuzhiyun 		break;
2225*4882a593Smuzhiyun 	case PHYDM_IC_AC:
2226*4882a593Smuzhiyun 		reg1 = R_0x994;
2227*4882a593Smuzhiyun 		reg2 = R_0x1cf8;
2228*4882a593Smuzhiyun 		break;
2229*4882a593Smuzhiyun 	case PHYDM_IC_N:
2230*4882a593Smuzhiyun 		reg1 = R_0x890;
2231*4882a593Smuzhiyun 		reg2 = R_0x978;
2232*4882a593Smuzhiyun 		reg3 = R_0x97c;
2233*4882a593Smuzhiyun 		break;
2234*4882a593Smuzhiyun 	default:
2235*4882a593Smuzhiyun 		 break;
2236*4882a593Smuzhiyun 	}
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	/*Set enable fa, ignore crc32 ok, ignore crc32 err*/
2239*4882a593Smuzhiyun 	if (numer_opt != ccx->fahm_numer_opt ||
2240*4882a593Smuzhiyun 	    denom_opt != ccx->fahm_denom_opt) {
2241*4882a593Smuzhiyun 		odm_set_bb_reg(dm, reg1, 0xe0, numer_opt);
2242*4882a593Smuzhiyun 		odm_set_bb_reg(dm, reg1, 0x7000, denom_opt);
2243*4882a593Smuzhiyun 		ccx->fahm_numer_opt = numer_opt;
2244*4882a593Smuzhiyun 		ccx->fahm_denom_opt = denom_opt;
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 		/*[PHYDM-400]*/
2247*4882a593Smuzhiyun 		/*Counting B mode pkt for new B mode IP or fahm_opt is non-FA*/
2248*4882a593Smuzhiyun 		if ((dm->support_ic_type & ODM_RTL8723F) ||
2249*4882a593Smuzhiyun 		    (((numer_opt | denom_opt) & FAHM_INCLU_FA) == 0))
2250*4882a593Smuzhiyun 			ccx->fahm_inclu_cck = true;
2251*4882a593Smuzhiyun 		else
2252*4882a593Smuzhiyun 			ccx->fahm_inclu_cck = false;
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 		odm_set_bb_reg(dm, reg1, BIT(4), ccx->fahm_inclu_cck);
2255*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "fahm_inclu_cck=%d\n",
2256*4882a593Smuzhiyun 			  ccx->fahm_inclu_cck);
2257*4882a593Smuzhiyun 	}
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	/*Set FAHM period*/
2260*4882a593Smuzhiyun 	if (period != ccx->fahm_period) {
2261*4882a593Smuzhiyun 		switch (dm->ic_ip_series) {
2262*4882a593Smuzhiyun 		case PHYDM_IC_AC:
2263*4882a593Smuzhiyun 			odm_set_bb_reg(dm, reg2, 0xffff00, period);
2264*4882a593Smuzhiyun 			break;
2265*4882a593Smuzhiyun 		case PHYDM_IC_JGR3:
2266*4882a593Smuzhiyun 		case PHYDM_IC_N:
2267*4882a593Smuzhiyun 			odm_set_bb_reg(dm, reg2, 0xff000000, (period & 0xff));
2268*4882a593Smuzhiyun 			odm_set_bb_reg(dm, reg3, 0xff, (period & 0xff00) >> 8);
2269*4882a593Smuzhiyun 			break;
2270*4882a593Smuzhiyun 		default:
2271*4882a593Smuzhiyun 			break;
2272*4882a593Smuzhiyun 		}
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2275*4882a593Smuzhiyun 			  "Update FAHM period ((%d)) -> ((%d))\n",
2276*4882a593Smuzhiyun 			  ccx->fahm_period, period);
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 		ccx->fahm_period = period;
2279*4882a593Smuzhiyun 	}
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 	/*Set FAHM threshold*/
2282*4882a593Smuzhiyun 	if (phydm_fahm_th_update_chk(dm, app, &fahm_th[0], &igi, en_1db_mode,
2283*4882a593Smuzhiyun 				     th0_manual)) {
2284*4882a593Smuzhiyun 		/*Pause IGI*/
2285*4882a593Smuzhiyun 		if (app == FAHM_BACKGROUND || app == FAHM_ACS) {
2286*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "DIG Free Run\n");
2287*4882a593Smuzhiyun 		} else if (phydm_pause_func(dm, F00_DIG, PHYDM_PAUSE,
2288*4882a593Smuzhiyun 					    PHYDM_PAUSE_LEVEL_1, 1, &igi)
2289*4882a593Smuzhiyun 					    == PAUSE_FAIL) {
2290*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "pause DIG Fail\n");
2291*4882a593Smuzhiyun 			return;
2292*4882a593Smuzhiyun 		} else {
2293*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "pause DIG=0x%x\n", igi);
2294*4882a593Smuzhiyun 		}
2295*4882a593Smuzhiyun 		ccx->fahm_app = app;
2296*4882a593Smuzhiyun 		ccx->fahm_igi = (u8)igi;
2297*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->fahm_th[0], &fahm_th, FAHM_TH_NUM);
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun 		/*Set FAHM th*/
2300*4882a593Smuzhiyun 		phydm_fahm_set_th_reg(dm);
2301*4882a593Smuzhiyun 	}
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun boolean
phydm_fahm_mntr_set(void * dm_void,struct fahm_para_info * para)2305*4882a593Smuzhiyun phydm_fahm_mntr_set(void *dm_void, struct fahm_para_info *para)
2306*4882a593Smuzhiyun {
2307*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2308*4882a593Smuzhiyun 	u16 fahm_time = 0; /*unit: 4us*/
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 	if (para->mntr_time == 0)
2313*4882a593Smuzhiyun 		return false;
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 	if (para->lv >= FAHM_MAX_NUM) {
2316*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Wrong LV=%d\n", para->lv);
2317*4882a593Smuzhiyun 		return false;
2318*4882a593Smuzhiyun 	}
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	if (phydm_fahm_racing_ctrl(dm, para->lv) == PHYDM_SET_FAIL)
2321*4882a593Smuzhiyun 		return false;
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun 	if (para->mntr_time >= 262)
2324*4882a593Smuzhiyun 		fahm_time = FAHM_PERIOD_MAX;
2325*4882a593Smuzhiyun 	else
2326*4882a593Smuzhiyun 		fahm_time = para->mntr_time * MS_TO_4US_RATIO;
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	phydm_fahm_set(dm, para->numer_opt, para->denom_opt, para->app,
2329*4882a593Smuzhiyun 		       fahm_time, para->en_1db_mode, para->th0_manual);
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	return true;
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun boolean
phydm_fahm_mntr_racing_chk(void * dm_void)2335*4882a593Smuzhiyun phydm_fahm_mntr_racing_chk(void *dm_void)
2336*4882a593Smuzhiyun {
2337*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2338*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2339*4882a593Smuzhiyun 	u32 sys_return_time = 0;
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 	if (ccx->fahm_manual_ctrl) {
2342*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "FAHM in manual ctrl\n");
2343*4882a593Smuzhiyun 		return true;
2344*4882a593Smuzhiyun 	}
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	sys_return_time = ccx->fahm_trigger_time + MAX_ENV_MNTR_TIME;
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	if (ccx->fahm_app != FAHM_BACKGROUND &&
2349*4882a593Smuzhiyun 	    (sys_return_time > dm->phydm_sys_up_time)) {
2350*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2351*4882a593Smuzhiyun 			  "fahm_app=%d, trigger_time %d, sys_time=%d\n",
2352*4882a593Smuzhiyun 			  ccx->fahm_app, ccx->fahm_trigger_time,
2353*4882a593Smuzhiyun 			  dm->phydm_sys_up_time);
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 		return true;
2356*4882a593Smuzhiyun 	}
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	return false;
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun boolean
phydm_fahm_mntr_chk(void * dm_void,u16 monitor_time)2362*4882a593Smuzhiyun phydm_fahm_mntr_chk(void *dm_void, u16 monitor_time /*unit ms*/)
2363*4882a593Smuzhiyun {
2364*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2365*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2366*4882a593Smuzhiyun 	struct fahm_para_info para = {0};
2367*4882a593Smuzhiyun 	boolean fahm_chk_result = false;
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	if (phydm_fahm_mntr_racing_chk(dm))
2372*4882a593Smuzhiyun 		return fahm_chk_result;
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	/*[FAHM trigger setting]------------------------------------------*/
2375*4882a593Smuzhiyun 	para.numer_opt = FAHM_INCLU_FA;
2376*4882a593Smuzhiyun 	para.denom_opt = FAHM_INCLU_CRC_ERR;
2377*4882a593Smuzhiyun 	para.app = FAHM_BACKGROUND;
2378*4882a593Smuzhiyun 	para.lv = FAHM_LV_1;
2379*4882a593Smuzhiyun 	para.en_1db_mode = false;
2380*4882a593Smuzhiyun 	para.mntr_time = monitor_time;
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	fahm_chk_result = phydm_fahm_mntr_set(dm, &para);
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	return fahm_chk_result;
2385*4882a593Smuzhiyun }
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun boolean
phydm_fahm_mntr_result(void * dm_void)2388*4882a593Smuzhiyun phydm_fahm_mntr_result(void *dm_void)
2389*4882a593Smuzhiyun {
2390*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2391*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2392*4882a593Smuzhiyun 	boolean fahm_chk_result = false;
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	if (phydm_fahm_mntr_racing_chk(dm))
2397*4882a593Smuzhiyun 		return fahm_chk_result;
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 	/*[FAHM get result & calculate Utility]---------------------------*/
2400*4882a593Smuzhiyun 	if (phydm_fahm_get_result(dm)) {
2401*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get FAHM_rpt success\n");
2402*4882a593Smuzhiyun 		phydm_fahm_get_utility(dm);
2403*4882a593Smuzhiyun 		fahm_chk_result = true;
2404*4882a593Smuzhiyun 	}
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 	return fahm_chk_result;
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun 
phydm_fahm_init(void * dm_void)2409*4882a593Smuzhiyun void phydm_fahm_init(void *dm_void)
2410*4882a593Smuzhiyun {
2411*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2412*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2413*4882a593Smuzhiyun 	u32 reg = 0;
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	if (!(dm->support_ic_type & PHYDM_IC_SUPPORT_FAHM))
2416*4882a593Smuzhiyun 		return;
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 	ccx->fahm_app = FAHM_BACKGROUND;
2421*4882a593Smuzhiyun 	ccx->fahm_igi = 0xff;
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	/*Set FAHM threshold*/
2424*4882a593Smuzhiyun 	ccx->fahm_ongoing = false;
2425*4882a593Smuzhiyun 	ccx->fahm_set_lv = FAHM_RELEASE;
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun 	if (phydm_fahm_th_update_chk(dm, ccx->fahm_app, &ccx->fahm_th[0],
2428*4882a593Smuzhiyun 				    (u32 *)&ccx->fahm_igi, false, 0))
2429*4882a593Smuzhiyun 		phydm_fahm_set_th_reg(dm);
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	ccx->fahm_period = 0;
2432*4882a593Smuzhiyun 	ccx->fahm_numer_opt = 0;
2433*4882a593Smuzhiyun 	ccx->fahm_denom_opt = 0;
2434*4882a593Smuzhiyun 	ccx->fahm_manual_ctrl = 0;
2435*4882a593Smuzhiyun 	ccx->fahm_rpt_stamp = 0;
2436*4882a593Smuzhiyun 	ccx->fahm_inclu_cck = false;
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	switch (dm->ic_ip_series) {
2439*4882a593Smuzhiyun 	case PHYDM_IC_JGR3:
2440*4882a593Smuzhiyun 		reg = R_0x1e60;
2441*4882a593Smuzhiyun 		break;
2442*4882a593Smuzhiyun 	case PHYDM_IC_AC:
2443*4882a593Smuzhiyun 		reg = R_0x994;
2444*4882a593Smuzhiyun 		break;
2445*4882a593Smuzhiyun 	case PHYDM_IC_N:
2446*4882a593Smuzhiyun 		reg = R_0x890;
2447*4882a593Smuzhiyun 		break;
2448*4882a593Smuzhiyun 	default:
2449*4882a593Smuzhiyun 		break;
2450*4882a593Smuzhiyun 	}
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	/*Counting OFDM pkt*/
2453*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg, BIT(3), 1);
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun 
phydm_fahm_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2456*4882a593Smuzhiyun void phydm_fahm_dbg(void *dm_void, char input[][16], u32 *_used, char *output,
2457*4882a593Smuzhiyun 		    u32 *_out_len)
2458*4882a593Smuzhiyun {
2459*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2460*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2461*4882a593Smuzhiyun 	struct fahm_para_info para = {0};
2462*4882a593Smuzhiyun 	char help[] = "-h";
2463*4882a593Smuzhiyun 	u32 var1[10] = {0};
2464*4882a593Smuzhiyun 	u32 used = *_used;
2465*4882a593Smuzhiyun 	u32 out_len = *_out_len;
2466*4882a593Smuzhiyun 	u16 result_tmp = 0;
2467*4882a593Smuzhiyun 	u8 i = 0;
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	if (!(dm->support_ic_type & PHYDM_IC_SUPPORT_FAHM))
2470*4882a593Smuzhiyun 		return;
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
2475*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2476*4882a593Smuzhiyun 			 "FAHM Basic-Trigger 262ms: {1}\n");
2477*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2478*4882a593Smuzhiyun 			 "FAHM Adv-Trigger: {2} {numer_opt} {denom_opt}\n {App:1 for dbg} {LV:1~4} {0~262ms}, 1dB mode :{en} {t[0](RSSI)}\n");
2479*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2480*4882a593Smuzhiyun 			 "FAHM Get Result: {100}\n");
2481*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2482*4882a593Smuzhiyun 			 "numer_opt/denom_opt: {BIT 0/1/2} = {FA/CRC32_OK/CRC32_ERR}\n");
2483*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /*Get FAHM results*/
2484*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2485*4882a593Smuzhiyun 			 "IGI=0x%x, rpt_stamp=%d\n", ccx->fahm_igi,
2486*4882a593Smuzhiyun 			 ccx->fahm_rpt_stamp);
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 		if (phydm_fahm_get_result(dm)) {
2489*4882a593Smuzhiyun 			if (!(ccx->fahm_inclu_cck))
2490*4882a593Smuzhiyun 				PDM_SNPF(out_len, used, output + used,
2491*4882a593Smuzhiyun 					 out_len - used,
2492*4882a593Smuzhiyun 					 "===>The following fahm report does not count CCK pkt\n");
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun 			for (i = 0; i < FAHM_RPT_NUM; i++) {
2495*4882a593Smuzhiyun 				result_tmp = ccx->fahm_result[i];
2496*4882a593Smuzhiyun 				PDM_SNPF(out_len, used, output + used,
2497*4882a593Smuzhiyun 					 out_len - used,
2498*4882a593Smuzhiyun 					 "fahm_rpt[%d] = %d (%d percent)\n",
2499*4882a593Smuzhiyun 					 i, result_tmp,
2500*4882a593Smuzhiyun 					 (((result_tmp * 100) + 32768) >> 16));
2501*4882a593Smuzhiyun 			}
2502*4882a593Smuzhiyun 			phydm_fahm_get_utility(dm);
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
2505*4882a593Smuzhiyun 				 "fahm_pwr=%d, fahm_ratio=%d, fahm_denom_ratio=%d\n",
2506*4882a593Smuzhiyun 				 ccx->fahm_pwr, ccx->fahm_ratio,
2507*4882a593Smuzhiyun 				 ccx->fahm_denom_ratio);
2508*4882a593Smuzhiyun 		} else {
2509*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
2510*4882a593Smuzhiyun 				 "Get FAHM_rpt Fail\n");
2511*4882a593Smuzhiyun 		}
2512*4882a593Smuzhiyun 		ccx->fahm_manual_ctrl = 0;
2513*4882a593Smuzhiyun 	} else { /*FAMH trigger*/
2514*4882a593Smuzhiyun 		ccx->fahm_manual_ctrl = 1;
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 		for (i = 1; i < 9; i++)
2517*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 		if (var1[0] == 1) {
2520*4882a593Smuzhiyun 			para.numer_opt = FAHM_INCLU_FA;
2521*4882a593Smuzhiyun 			para.denom_opt = FAHM_INCLU_CRC_ERR;
2522*4882a593Smuzhiyun 			para.app = FAHM_DBG;
2523*4882a593Smuzhiyun 			para.lv = FAHM_LV_4;
2524*4882a593Smuzhiyun 			para.mntr_time = 262;
2525*4882a593Smuzhiyun 			para.en_1db_mode = false;
2526*4882a593Smuzhiyun 			para.th0_manual = 0;
2527*4882a593Smuzhiyun 		} else {
2528*4882a593Smuzhiyun 			para.numer_opt = (u8)var1[1];
2529*4882a593Smuzhiyun 			para.denom_opt = (u8)var1[2];
2530*4882a593Smuzhiyun 			para.app = (enum fahm_application)var1[3];
2531*4882a593Smuzhiyun 			para.lv = (enum phydm_fahm_level)var1[4];
2532*4882a593Smuzhiyun 			para.mntr_time = (u16)var1[5];
2533*4882a593Smuzhiyun 			para.en_1db_mode = (boolean)var1[6];
2534*4882a593Smuzhiyun 			para.th0_manual = (u8)var1[7];
2535*4882a593Smuzhiyun 		}
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2538*4882a593Smuzhiyun 			 "numer_opt=%d, denom_opt=%d, app=%d, lv=%d, time=%d ms\n",
2539*4882a593Smuzhiyun 			 para.numer_opt, para.denom_opt,para.app, para.lv,
2540*4882a593Smuzhiyun 			 para.mntr_time);
2541*4882a593Smuzhiyun 
2542*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2543*4882a593Smuzhiyun 			 "en_1db_mode=%d, th0(for 1db mode)=%d\n",
2544*4882a593Smuzhiyun 			 para.en_1db_mode, para.th0_manual);
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun 		if (phydm_fahm_mntr_set(dm, &para))
2547*4882a593Smuzhiyun 			phydm_fahm_trigger(dm);
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2550*4882a593Smuzhiyun 			 "IGI=0x%x, rpt_stamp=%d\n", ccx->fahm_igi,
2551*4882a593Smuzhiyun 			 ccx->fahm_rpt_stamp);
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 		for (i = 0; i < FAHM_TH_NUM; i++)
2554*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
2555*4882a593Smuzhiyun 				 "FAHM_th[%d] RSSI = %d\n", i,
2556*4882a593Smuzhiyun 				 NTH_TH_2_RSSI(ccx->fahm_th[i]));
2557*4882a593Smuzhiyun 	}
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 	*_used = used;
2560*4882a593Smuzhiyun 	*_out_len = out_len;
2561*4882a593Smuzhiyun }
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun #endif /*#ifdef FAHM_SUPPORT*/
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun #ifdef IFS_CLM_SUPPORT
phydm_ifs_clm_restart(void * dm_void)2566*4882a593Smuzhiyun void phydm_ifs_clm_restart(void *dm_void)
2567*4882a593Smuzhiyun {
2568*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	/*restart IFS_CLM*/
2573*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee4, BIT(29), 0x0);
2574*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee4, BIT(29), 0x1);
2575*4882a593Smuzhiyun }
2576*4882a593Smuzhiyun 
phydm_ifs_clm_racing_release(void * dm_void)2577*4882a593Smuzhiyun void phydm_ifs_clm_racing_release(void *dm_void)
2578*4882a593Smuzhiyun {
2579*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2580*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2581*4882a593Smuzhiyun 
2582*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2583*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "ifs clm lv:(%d)->(0)\n",
2584*4882a593Smuzhiyun 		  ccx->ifs_clm_set_lv);
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun 	ccx->ifs_clm_ongoing = false;
2587*4882a593Smuzhiyun 	ccx->ifs_clm_set_lv = IFS_CLM_RELEASE;
2588*4882a593Smuzhiyun 	ccx->ifs_clm_app = IFS_CLM_BACKGROUND;
2589*4882a593Smuzhiyun }
2590*4882a593Smuzhiyun 
phydm_ifs_clm_racing_ctrl(void * dm_void,enum phydm_ifs_clm_level ifs_clm_lv)2591*4882a593Smuzhiyun u8 phydm_ifs_clm_racing_ctrl(void *dm_void, enum phydm_ifs_clm_level ifs_clm_lv)
2592*4882a593Smuzhiyun {
2593*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2594*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2595*4882a593Smuzhiyun 	u8 set_result = PHYDM_SET_SUCCESS;
2596*4882a593Smuzhiyun 	/*acquire to control IFS CLM API*/
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "ifs clm_ongoing=%d, lv:(%d)->(%d)\n",
2599*4882a593Smuzhiyun 		  ccx->ifs_clm_ongoing, ccx->ifs_clm_set_lv, ifs_clm_lv);
2600*4882a593Smuzhiyun 	if (ccx->ifs_clm_ongoing) {
2601*4882a593Smuzhiyun 		if (ifs_clm_lv <= ccx->ifs_clm_set_lv) {
2602*4882a593Smuzhiyun 			set_result = PHYDM_SET_FAIL;
2603*4882a593Smuzhiyun 		} else {
2604*4882a593Smuzhiyun 			phydm_ifs_clm_restart(dm);
2605*4882a593Smuzhiyun 			ccx->ifs_clm_ongoing = false;
2606*4882a593Smuzhiyun 		}
2607*4882a593Smuzhiyun 	}
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	if (set_result)
2610*4882a593Smuzhiyun 		ccx->ifs_clm_set_lv = ifs_clm_lv;
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "ifs clm racing success=%d\n", set_result);
2613*4882a593Smuzhiyun 	return set_result;
2614*4882a593Smuzhiyun }
2615*4882a593Smuzhiyun 
phydm_ifs_clm_trigger(void * dm_void)2616*4882a593Smuzhiyun void phydm_ifs_clm_trigger(void *dm_void)
2617*4882a593Smuzhiyun {
2618*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2619*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	/*Trigger IFS_CLM*/
2624*4882a593Smuzhiyun 	pdm_set_reg(dm, R_0x1ee4, BIT(29), 0);
2625*4882a593Smuzhiyun 	pdm_set_reg(dm, R_0x1ee4, BIT(29), 1);
2626*4882a593Smuzhiyun 	ccx->ifs_clm_trigger_time = dm->phydm_sys_up_time;
2627*4882a593Smuzhiyun 	ccx->ifs_clm_rpt_stamp++;
2628*4882a593Smuzhiyun 	ccx->ifs_clm_ongoing = true;
2629*4882a593Smuzhiyun }
2630*4882a593Smuzhiyun 
phydm_ifs_clm_get_utility(void * dm_void)2631*4882a593Smuzhiyun void phydm_ifs_clm_get_utility(void *dm_void)
2632*4882a593Smuzhiyun {
2633*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2634*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2635*4882a593Smuzhiyun 	u16 denom = 0;
2636*4882a593Smuzhiyun 
2637*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	denom = ccx->ifs_clm_period;
2640*4882a593Smuzhiyun 	ccx->ifs_clm_tx_ratio = phydm_ccx_get_rpt_ratio(dm, ccx->ifs_clm_tx,
2641*4882a593Smuzhiyun 				denom);
2642*4882a593Smuzhiyun 	ccx->ifs_clm_edcca_excl_cca_ratio = phydm_ccx_get_rpt_ratio(dm,
2643*4882a593Smuzhiyun 					    ccx->ifs_clm_edcca_excl_cca,
2644*4882a593Smuzhiyun 					    denom);
2645*4882a593Smuzhiyun 	ccx->ifs_clm_cck_fa_ratio = phydm_ccx_get_rpt_ratio(dm,
2646*4882a593Smuzhiyun 				    ccx->ifs_clm_cckfa, denom);
2647*4882a593Smuzhiyun 	ccx->ifs_clm_ofdm_fa_ratio = phydm_ccx_get_rpt_ratio(dm,
2648*4882a593Smuzhiyun 				     ccx->ifs_clm_ofdmfa, denom);
2649*4882a593Smuzhiyun 	ccx->ifs_clm_cck_cca_excl_fa_ratio = phydm_ccx_get_rpt_ratio(dm,
2650*4882a593Smuzhiyun 					     ccx->ifs_clm_cckcca_excl_fa,
2651*4882a593Smuzhiyun 					     denom);
2652*4882a593Smuzhiyun 	ccx->ifs_clm_ofdm_cca_excl_fa_ratio = phydm_ccx_get_rpt_ratio(dm,
2653*4882a593Smuzhiyun 					      ccx->ifs_clm_ofdmcca_excl_fa,
2654*4882a593Smuzhiyun 					      denom);
2655*4882a593Smuzhiyun 
2656*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2657*4882a593Smuzhiyun 		  "Tx_ratio = %d, EDCCA_exclude_CCA_ratio = %d \n",
2658*4882a593Smuzhiyun 		  ccx->ifs_clm_tx_ratio, ccx->ifs_clm_edcca_excl_cca_ratio);
2659*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2660*4882a593Smuzhiyun 		  "CCK : FA_ratio = %d, CCA_exclude_FA_ratio = %d \n",
2661*4882a593Smuzhiyun 		  ccx->ifs_clm_cck_fa_ratio,
2662*4882a593Smuzhiyun 		  ccx->ifs_clm_cck_cca_excl_fa_ratio);
2663*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2664*4882a593Smuzhiyun 		  "OFDM : FA_ratio = %d, CCA_exclude_FA_ratio = %d \n",
2665*4882a593Smuzhiyun 		  ccx->ifs_clm_ofdm_fa_ratio,
2666*4882a593Smuzhiyun 		  ccx->ifs_clm_ofdm_cca_excl_fa_ratio);
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun 
phydm_ifs_clm_get_result(void * dm_void)2669*4882a593Smuzhiyun void phydm_ifs_clm_get_result(void *dm_void)
2670*4882a593Smuzhiyun {
2671*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2672*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2673*4882a593Smuzhiyun 	u32 value32 = 0;
2674*4882a593Smuzhiyun 	u8 i = 0;
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	/*Enhance CLM result*/
2679*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e60, MASKDWORD);
2680*4882a593Smuzhiyun 	ccx->ifs_clm_tx = (u16)(value32 & MASKLWORD);
2681*4882a593Smuzhiyun 	ccx->ifs_clm_edcca_excl_cca = (u16)((value32 & MASKHWORD) >> 16);
2682*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e64, MASKDWORD);
2683*4882a593Smuzhiyun 	ccx->ifs_clm_ofdmfa = (u16)(value32 & MASKLWORD);
2684*4882a593Smuzhiyun 	ccx->ifs_clm_ofdmcca_excl_fa = (u16)((value32 & MASKHWORD) >> 16);
2685*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e68, MASKDWORD);
2686*4882a593Smuzhiyun 	ccx->ifs_clm_cckfa = (u16)(value32 & MASKLWORD);
2687*4882a593Smuzhiyun 	ccx->ifs_clm_cckcca_excl_fa = (u16)((value32 & MASKHWORD) >> 16);
2688*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e6c, MASKDWORD);
2689*4882a593Smuzhiyun 	ccx->ifs_clm_total_cca = (u16)(value32 & MASKLWORD);
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun 	/* IFS result */
2692*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e70, MASKDWORD);
2693*4882a593Smuzhiyun 	value32 = odm_convert_to_le32(value32);
2694*4882a593Smuzhiyun 	odm_move_memory(dm, &ccx->ifs_clm_his[0], &value32, 4);
2695*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e74, MASKDWORD);
2696*4882a593Smuzhiyun 	ccx->ifs_clm_avg[0] = (u16)(value32 & MASKLWORD);
2697*4882a593Smuzhiyun 	ccx->ifs_clm_avg[1] = (u16)((value32 & MASKHWORD) >> 16);
2698*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e78, MASKDWORD);
2699*4882a593Smuzhiyun 	ccx->ifs_clm_avg[2] = (u16)(value32 & MASKLWORD);
2700*4882a593Smuzhiyun 	ccx->ifs_clm_avg[3] = (u16)((value32 & MASKHWORD) >> 16);
2701*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e7c, MASKDWORD);
2702*4882a593Smuzhiyun 	ccx->ifs_clm_avg_cca[0] = (u16)(value32 & MASKLWORD);
2703*4882a593Smuzhiyun 	ccx->ifs_clm_avg_cca[1] = (u16)((value32 & MASKHWORD) >> 16);
2704*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e80, MASKDWORD);
2705*4882a593Smuzhiyun 	ccx->ifs_clm_avg_cca[2] = (u16)(value32 & MASKLWORD);
2706*4882a593Smuzhiyun 	ccx->ifs_clm_avg_cca[3] = (u16)((value32 & MASKHWORD) >> 16);
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	/* Print Result */
2709*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2710*4882a593Smuzhiyun 		  "ECLM_Rpt[%d]: \nTx = %d, EDCCA_exclude_CCA = %d \n",
2711*4882a593Smuzhiyun 		  ccx->ifs_clm_rpt_stamp, ccx->ifs_clm_tx,
2712*4882a593Smuzhiyun 		  ccx->ifs_clm_edcca_excl_cca);
2713*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2714*4882a593Smuzhiyun 		  "[FA_cnt] {CCK, OFDM} = {%d, %d}\n",
2715*4882a593Smuzhiyun 		  ccx->ifs_clm_cckfa, ccx->ifs_clm_ofdmfa);
2716*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2717*4882a593Smuzhiyun 		  "[CCA_exclude_FA_cnt] {CCK, OFDM} = {%d, %d}\n",
2718*4882a593Smuzhiyun 		  ccx->ifs_clm_cckcca_excl_fa, ccx->ifs_clm_ofdmcca_excl_fa);
2719*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "CCATotal = %d\n", ccx->ifs_clm_total_cca);
2720*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "Time:[his, avg, avg_cca]\n");
2721*4882a593Smuzhiyun 	for (i = 0; i < IFS_CLM_NUM; i++)
2722*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2723*4882a593Smuzhiyun 			  "T%d:[%d, %d, %d]\n", i + 1,
2724*4882a593Smuzhiyun 			  ccx->ifs_clm_his[i], ccx->ifs_clm_avg[i],
2725*4882a593Smuzhiyun 			  ccx->ifs_clm_avg_cca[i]);
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	phydm_ifs_clm_racing_release(dm);
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	return;
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun 
phydm_ifs_clm_set_th_reg(void * dm_void)2732*4882a593Smuzhiyun void phydm_ifs_clm_set_th_reg(void *dm_void)
2733*4882a593Smuzhiyun {
2734*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2735*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2736*4882a593Smuzhiyun 	u8 i = 0;
2737*4882a593Smuzhiyun 
2738*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 	/*Set IFS period TH*/
2741*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed4, BIT(31), ccx->ifs_clm_th_en[0]);
2742*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed8, BIT(31), ccx->ifs_clm_th_en[1]);
2743*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1edc, BIT(31), ccx->ifs_clm_th_en[2]);
2744*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee0, BIT(31), ccx->ifs_clm_th_en[3]);
2745*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed4, 0x7fff0000, ccx->ifs_clm_th_low[0]);
2746*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed8, 0x7fff0000, ccx->ifs_clm_th_low[1]);
2747*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1edc, 0x7fff0000, ccx->ifs_clm_th_low[2]);
2748*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee0, 0x7fff0000, ccx->ifs_clm_th_low[3]);
2749*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed4, MASKLWORD, ccx->ifs_clm_th_high[0]);
2750*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed8, MASKLWORD, ccx->ifs_clm_th_high[1]);
2751*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1edc, MASKLWORD, ccx->ifs_clm_th_high[2]);
2752*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee0, MASKLWORD, ccx->ifs_clm_th_high[3]);
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun 	for (i = 0; i < IFS_CLM_NUM; i++)
2755*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2756*4882a593Smuzhiyun 			  "Update IFS_CLM_th%d[High Low] : [%d %d]\n", i + 1,
2757*4882a593Smuzhiyun 		  	  ccx->ifs_clm_th_high[i], ccx->ifs_clm_th_low[i]);
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun 
phydm_ifs_clm_th_update_chk(void * dm_void,enum ifs_clm_application ifs_clm_app,boolean * ifs_clm_th_en,u16 * ifs_clm_th_low,u16 * ifs_clm_th_high,s16 th_shift)2760*4882a593Smuzhiyun boolean phydm_ifs_clm_th_update_chk(void *dm_void,
2761*4882a593Smuzhiyun 				    enum ifs_clm_application ifs_clm_app,
2762*4882a593Smuzhiyun 				    boolean *ifs_clm_th_en, u16 *ifs_clm_th_low,
2763*4882a593Smuzhiyun 				    u16 *ifs_clm_th_high, s16 th_shift)
2764*4882a593Smuzhiyun {
2765*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2766*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2767*4882a593Smuzhiyun 	boolean is_update = false;
2768*4882a593Smuzhiyun 	u16 ifs_clm_th_low_bg[IFS_CLM_NUM] = {12, 5, 2, 0};
2769*4882a593Smuzhiyun 	u16 ifs_clm_th_high_bg[IFS_CLM_NUM] = {64, 12, 5, 2};
2770*4882a593Smuzhiyun 	u8 i = 0;
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2773*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "App=%d, th_shift=%d\n", ifs_clm_app,
2774*4882a593Smuzhiyun 		  th_shift);
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun 	switch (ifs_clm_app) {
2777*4882a593Smuzhiyun 	case IFS_CLM_BACKGROUND:
2778*4882a593Smuzhiyun 	case IFS_CLM_ACS:
2779*4882a593Smuzhiyun 	case IFS_CLM_HP_TAS:
2780*4882a593Smuzhiyun 		if (ccx->ifs_clm_app != ifs_clm_app || th_shift != 0) {
2781*4882a593Smuzhiyun 			is_update = true;
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun 			for (i = 0; i < IFS_CLM_NUM; i++) {
2784*4882a593Smuzhiyun 				ifs_clm_th_en[i] = true;
2785*4882a593Smuzhiyun 				ifs_clm_th_low[i] = ifs_clm_th_low_bg[i];
2786*4882a593Smuzhiyun 				ifs_clm_th_high[i] = ifs_clm_th_high_bg[i];
2787*4882a593Smuzhiyun 			}
2788*4882a593Smuzhiyun 		}
2789*4882a593Smuzhiyun 		break;
2790*4882a593Smuzhiyun 	case IFS_CLM_DBG:
2791*4882a593Smuzhiyun 		if (ccx->ifs_clm_app != ifs_clm_app || th_shift != 0) {
2792*4882a593Smuzhiyun 			is_update = true;
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun 			for (i = 0; i < IFS_CLM_NUM; i++) {
2795*4882a593Smuzhiyun 				ifs_clm_th_en[i] = true;
2796*4882a593Smuzhiyun 				ifs_clm_th_low[i] = MAX_2(ccx->ifs_clm_th_low[i] +
2797*4882a593Smuzhiyun 						    th_shift, 0);
2798*4882a593Smuzhiyun 				ifs_clm_th_high[i] = MAX_2(ccx->ifs_clm_th_high[i] +
2799*4882a593Smuzhiyun 						     th_shift, 0);
2800*4882a593Smuzhiyun 			}
2801*4882a593Smuzhiyun 		}
2802*4882a593Smuzhiyun 		break;
2803*4882a593Smuzhiyun 	default:
2804*4882a593Smuzhiyun 		break;
2805*4882a593Smuzhiyun 	}
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	if (is_update)
2808*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[Update IFS_TH]\n");
2809*4882a593Smuzhiyun 	else
2810*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "No need to update IFS_TH\n");
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun 	return is_update;
2813*4882a593Smuzhiyun }
2814*4882a593Smuzhiyun 
phydm_ifs_clm_set(void * dm_void,enum ifs_clm_application ifs_clm_app,u16 period,u8 ctrl_unit,s16 th_shift)2815*4882a593Smuzhiyun void phydm_ifs_clm_set(void *dm_void, enum ifs_clm_application ifs_clm_app,
2816*4882a593Smuzhiyun 		       u16 period, u8 ctrl_unit, s16 th_shift)
2817*4882a593Smuzhiyun {
2818*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2819*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2820*4882a593Smuzhiyun 	boolean ifs_clm_th_en[IFS_CLM_NUM] =  {0};
2821*4882a593Smuzhiyun 	u16 ifs_clm_th_low[IFS_CLM_NUM] =  {0};
2822*4882a593Smuzhiyun 	u16 ifs_clm_th_high[IFS_CLM_NUM] =  {0};
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2825*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "period=%d, ctrl_unit=%d\n", period,
2826*4882a593Smuzhiyun 		  ctrl_unit);
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun 	/*Set Unit*/
2829*4882a593Smuzhiyun 	if (ctrl_unit != ccx->ifs_clm_ctrl_unit) {
2830*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1ee4, 0xc0000000, ctrl_unit);
2831*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2832*4882a593Smuzhiyun 			  "Update IFS_CLM unit ((%d)) -> ((%d))\n",
2833*4882a593Smuzhiyun 			  ccx->ifs_clm_ctrl_unit, ctrl_unit);
2834*4882a593Smuzhiyun 		ccx->ifs_clm_ctrl_unit = ctrl_unit;
2835*4882a593Smuzhiyun 	}
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun 	/*Set Duration*/
2838*4882a593Smuzhiyun 	if (period != ccx->ifs_clm_period) {
2839*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1eec, 0xc0000000, (period & 0x3));
2840*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1ef0, 0xfe000000, ((period >> 2) &
2841*4882a593Smuzhiyun 			       0x7f));
2842*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1ef4, 0xc0000000, ((period >> 9) &
2843*4882a593Smuzhiyun 			       0x3));
2844*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1ef8, 0x3e000000, ((period >> 11) &
2845*4882a593Smuzhiyun 			       0x1f));
2846*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2847*4882a593Smuzhiyun 			  "Update IFS_CLM period ((%d)) -> ((%d))\n",
2848*4882a593Smuzhiyun 			  ccx->ifs_clm_period, period);
2849*4882a593Smuzhiyun 		ccx->ifs_clm_period = period;
2850*4882a593Smuzhiyun 	}
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun 	/*Set IFS CLM threshold*/
2853*4882a593Smuzhiyun 	if (phydm_ifs_clm_th_update_chk(dm, ifs_clm_app, &ifs_clm_th_en[0],
2854*4882a593Smuzhiyun 					&ifs_clm_th_low[0], &ifs_clm_th_high[0],
2855*4882a593Smuzhiyun 					th_shift)) {
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 		ccx->ifs_clm_app = ifs_clm_app;
2858*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->ifs_clm_th_en[0], &ifs_clm_th_en,
2859*4882a593Smuzhiyun 				IFS_CLM_NUM);
2860*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->ifs_clm_th_low[0], &ifs_clm_th_low,
2861*4882a593Smuzhiyun 				IFS_CLM_NUM);
2862*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->ifs_clm_th_high[0], &ifs_clm_th_high,
2863*4882a593Smuzhiyun 				IFS_CLM_NUM);
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 		phydm_ifs_clm_set_th_reg(dm);
2866*4882a593Smuzhiyun 	}
2867*4882a593Smuzhiyun }
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun boolean
phydm_ifs_clm_mntr_set(void * dm_void,struct ifs_clm_para_info * ifs_clm_para)2870*4882a593Smuzhiyun phydm_ifs_clm_mntr_set(void *dm_void, struct ifs_clm_para_info *ifs_clm_para)
2871*4882a593Smuzhiyun {
2872*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2873*4882a593Smuzhiyun 	u16 ifs_clm_time = 0; /*unit: 4/8/12/16us*/
2874*4882a593Smuzhiyun 	u8 unit = 0;
2875*4882a593Smuzhiyun 
2876*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun 	if (ifs_clm_para->mntr_time == 0)
2879*4882a593Smuzhiyun 		return false;
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 	if (ifs_clm_para->ifs_clm_lv >= IFS_CLM_MAX_NUM) {
2882*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Wrong LV=%d\n",
2883*4882a593Smuzhiyun 			  ifs_clm_para->ifs_clm_lv);
2884*4882a593Smuzhiyun 		return false;
2885*4882a593Smuzhiyun 	}
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 	if (phydm_ifs_clm_racing_ctrl(dm, ifs_clm_para->ifs_clm_lv) == PHYDM_SET_FAIL)
2888*4882a593Smuzhiyun 		return false;
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 	if (ifs_clm_para->mntr_time >= 1048) {
2891*4882a593Smuzhiyun 		unit = IFS_CLM_16;
2892*4882a593Smuzhiyun 		ifs_clm_time = IFS_CLM_PERIOD_MAX; /*65535 * 16us = 1048ms*/
2893*4882a593Smuzhiyun 	} else if (ifs_clm_para->mntr_time >= 786) {/*65535 * 12us = 786 ms*/
2894*4882a593Smuzhiyun 		unit = IFS_CLM_16;
2895*4882a593Smuzhiyun 		ifs_clm_time = PHYDM_DIV(ifs_clm_para->mntr_time * MS_TO_US, 16);
2896*4882a593Smuzhiyun 	} else if (ifs_clm_para->mntr_time >= 524) {
2897*4882a593Smuzhiyun 		unit = IFS_CLM_12;
2898*4882a593Smuzhiyun 		ifs_clm_time = PHYDM_DIV(ifs_clm_para->mntr_time * MS_TO_US, 12);
2899*4882a593Smuzhiyun 	} else if (ifs_clm_para->mntr_time >= 262) {
2900*4882a593Smuzhiyun 		unit = IFS_CLM_8;
2901*4882a593Smuzhiyun 		ifs_clm_time = PHYDM_DIV(ifs_clm_para->mntr_time * MS_TO_US, 8);
2902*4882a593Smuzhiyun 	} else {
2903*4882a593Smuzhiyun 		unit = IFS_CLM_4;
2904*4882a593Smuzhiyun 		ifs_clm_time = PHYDM_DIV(ifs_clm_para->mntr_time * MS_TO_US, 4);
2905*4882a593Smuzhiyun 	}
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun 	phydm_ifs_clm_set(dm, ifs_clm_para->ifs_clm_app, ifs_clm_time, unit,
2908*4882a593Smuzhiyun 			  ifs_clm_para->th_shift);
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun 	return true;
2911*4882a593Smuzhiyun }
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun boolean
phydm_ifs_clm_mntr_racing_chk(void * dm_void)2914*4882a593Smuzhiyun phydm_ifs_clm_mntr_racing_chk(void *dm_void)
2915*4882a593Smuzhiyun {
2916*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2917*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2918*4882a593Smuzhiyun 	u32 sys_return_time = 0;
2919*4882a593Smuzhiyun 
2920*4882a593Smuzhiyun 	if (ccx->ifs_clm_manual_ctrl) {
2921*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "IFS_CLM in manual ctrl\n");
2922*4882a593Smuzhiyun 		return true;
2923*4882a593Smuzhiyun 	}
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	sys_return_time = ccx->ifs_clm_trigger_time + MAX_ENV_MNTR_TIME;
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun 	if (ccx->ifs_clm_app != IFS_CLM_BACKGROUND &&
2928*4882a593Smuzhiyun 	    (sys_return_time > dm->phydm_sys_up_time)) {
2929*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2930*4882a593Smuzhiyun 			  "ifs_clm_app=%d, trigger_time %d, sys_time=%d\n",
2931*4882a593Smuzhiyun 			  ccx->ifs_clm_app, ccx->ifs_clm_trigger_time,
2932*4882a593Smuzhiyun 			  dm->phydm_sys_up_time);
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 		return true;
2935*4882a593Smuzhiyun 	}
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 	return false;
2938*4882a593Smuzhiyun }
2939*4882a593Smuzhiyun 
2940*4882a593Smuzhiyun boolean
phydm_ifs_clm_mntr_chk(void * dm_void,u16 monitor_time)2941*4882a593Smuzhiyun phydm_ifs_clm_mntr_chk(void *dm_void, u16 monitor_time /*unit ms*/)
2942*4882a593Smuzhiyun {
2943*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2944*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2945*4882a593Smuzhiyun 	struct ifs_clm_para_info ifs_clm_para = {0};
2946*4882a593Smuzhiyun 	boolean ifs_clm_chk_result = false;
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 	if (phydm_ifs_clm_mntr_racing_chk(dm))
2951*4882a593Smuzhiyun 		return ifs_clm_chk_result;
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun 	/*[IFS CLM trigger setting]------------------------------------------*/
2954*4882a593Smuzhiyun 	ifs_clm_para.ifs_clm_app = IFS_CLM_BACKGROUND;
2955*4882a593Smuzhiyun 	ifs_clm_para.ifs_clm_lv = IFS_CLM_LV_1;
2956*4882a593Smuzhiyun 	ifs_clm_para.mntr_time = monitor_time;
2957*4882a593Smuzhiyun 	ifs_clm_para.th_shift = 0;
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 	ifs_clm_chk_result = phydm_ifs_clm_mntr_set(dm, &ifs_clm_para);
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 	return ifs_clm_chk_result;
2962*4882a593Smuzhiyun }
2963*4882a593Smuzhiyun 
2964*4882a593Smuzhiyun boolean
phydm_ifs_clm_mntr_result(void * dm_void)2965*4882a593Smuzhiyun phydm_ifs_clm_mntr_result(void *dm_void)
2966*4882a593Smuzhiyun {
2967*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2968*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2969*4882a593Smuzhiyun 	boolean ifs_clm_chk_result = false;
2970*4882a593Smuzhiyun 
2971*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun 	if (phydm_ifs_clm_mntr_racing_chk(dm))
2974*4882a593Smuzhiyun 		return ifs_clm_chk_result;
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	/*[IFS CLM get result] ------------------------------------]*/
2977*4882a593Smuzhiyun 	phydm_ifs_clm_get_result(dm);
2978*4882a593Smuzhiyun 	phydm_ifs_clm_get_utility(dm);
2979*4882a593Smuzhiyun 	ifs_clm_chk_result = true;
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun 	return ifs_clm_chk_result;
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun 
phydm_ifs_clm_init(void * dm_void)2984*4882a593Smuzhiyun void phydm_ifs_clm_init(void *dm_void)
2985*4882a593Smuzhiyun {
2986*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2987*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2988*4882a593Smuzhiyun 
2989*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun 	ccx->ifs_clm_app = IFS_CLM_BACKGROUND;
2992*4882a593Smuzhiyun 
2993*4882a593Smuzhiyun 	/*Set IFS threshold*/
2994*4882a593Smuzhiyun 	ccx->ifs_clm_ongoing = false;
2995*4882a593Smuzhiyun 	ccx->ifs_clm_set_lv = IFS_CLM_RELEASE;
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun 	if (phydm_ifs_clm_th_update_chk(dm, ccx->ifs_clm_app,
2998*4882a593Smuzhiyun 					&ccx->ifs_clm_th_en[0],
2999*4882a593Smuzhiyun 					&ccx->ifs_clm_th_low[0],
3000*4882a593Smuzhiyun 					&ccx->ifs_clm_th_high[0], 0xffff))
3001*4882a593Smuzhiyun 		phydm_ifs_clm_set_th_reg(dm);
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	ccx->ifs_clm_period = 0;
3004*4882a593Smuzhiyun 	ccx->ifs_clm_ctrl_unit = IFS_CLM_INIT;
3005*4882a593Smuzhiyun 	ccx->ifs_clm_manual_ctrl = 0;
3006*4882a593Smuzhiyun 	ccx->ifs_clm_rpt_stamp = 0;
3007*4882a593Smuzhiyun }
3008*4882a593Smuzhiyun 
phydm_ifs_clm_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)3009*4882a593Smuzhiyun void phydm_ifs_clm_dbg(void *dm_void, char input[][16], u32 *_used,
3010*4882a593Smuzhiyun 		       char *output, u32 *_out_len)
3011*4882a593Smuzhiyun {
3012*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3013*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3014*4882a593Smuzhiyun 	struct ifs_clm_para_info ifs_clm_para;
3015*4882a593Smuzhiyun 	char help[] = "-h";
3016*4882a593Smuzhiyun 	u32 var1[10] = {0};
3017*4882a593Smuzhiyun 	u32 used = *_used;
3018*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3019*4882a593Smuzhiyun 	u8 result_tmp = 0;
3020*4882a593Smuzhiyun 	u8 i = 0;
3021*4882a593Smuzhiyun 	u16 th_shift = 0;
3022*4882a593Smuzhiyun 
3023*4882a593Smuzhiyun 	if (!(dm->support_ic_type & PHYDM_IC_SUPPORT_IFS_CLM))
3024*4882a593Smuzhiyun 		return;
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
3027*4882a593Smuzhiyun 		if (input[i + 1])
3028*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
3029*4882a593Smuzhiyun 				     &var1[i]);
3030*4882a593Smuzhiyun 	}
3031*4882a593Smuzhiyun 
3032*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
3033*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3034*4882a593Smuzhiyun 			 "IFS_CLM Basic-Trigger 960ms: {1}\n");
3035*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3036*4882a593Smuzhiyun 			 "IFS_CLM Adv-Trigger: {2} {App:3 for dbg} {LV:1~4} {0~2096ms} {th_shift}\n");
3037*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3038*4882a593Smuzhiyun 			 "IFS_CLM Get Result: {100}\n");
3039*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /*Get IFS_CLM results*/
3040*4882a593Smuzhiyun 		phydm_ifs_clm_get_result(dm);
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3043*4882a593Smuzhiyun 			  "ECLM_Rpt[%d]: \nTx = %d \nEDCCA_exclude_CCA = %d\n",
3044*4882a593Smuzhiyun 			  ccx->ifs_clm_rpt_stamp, ccx->ifs_clm_tx,
3045*4882a593Smuzhiyun 			  ccx->ifs_clm_edcca_excl_cca);
3046*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3047*4882a593Smuzhiyun 			  "[FA_cnt] {CCK, OFDM} = {%d, %d}\n",
3048*4882a593Smuzhiyun 			  ccx->ifs_clm_cckfa, ccx->ifs_clm_ofdmfa);
3049*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3050*4882a593Smuzhiyun 			  "[CCA_exclude_FA_cnt] {CCK, OFDM} = {%d, %d}\n",
3051*4882a593Smuzhiyun 			  ccx->ifs_clm_cckcca_excl_fa,
3052*4882a593Smuzhiyun 			  ccx->ifs_clm_ofdmcca_excl_fa);
3053*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3054*4882a593Smuzhiyun 			 "CCATotal = %d\n", ccx->ifs_clm_total_cca);
3055*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3056*4882a593Smuzhiyun 			 "Time:[his, avg, avg_cca]\n");
3057*4882a593Smuzhiyun 		for (i = 0; i < IFS_CLM_NUM; i++)
3058*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3059*4882a593Smuzhiyun 				  "T%d:[%d, %d, %d]\n", i + 1,
3060*4882a593Smuzhiyun 				  ccx->ifs_clm_his[i], ccx->ifs_clm_avg[i],
3061*4882a593Smuzhiyun 				  ccx->ifs_clm_avg_cca[i]);
3062*4882a593Smuzhiyun 
3063*4882a593Smuzhiyun 		phydm_ifs_clm_get_utility(dm);
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun 		ccx->ifs_clm_manual_ctrl = 0;
3066*4882a593Smuzhiyun 	} else { /*IFS_CLM trigger*/
3067*4882a593Smuzhiyun 		ccx->ifs_clm_manual_ctrl = 1;
3068*4882a593Smuzhiyun 
3069*4882a593Smuzhiyun 		if (var1[0] == 1) {
3070*4882a593Smuzhiyun 			ifs_clm_para.ifs_clm_app = IFS_CLM_DBG;
3071*4882a593Smuzhiyun 			ifs_clm_para.ifs_clm_lv = IFS_CLM_LV_4;
3072*4882a593Smuzhiyun 			ifs_clm_para.mntr_time = 960;
3073*4882a593Smuzhiyun 			ifs_clm_para.th_shift = 0;
3074*4882a593Smuzhiyun 		} else {
3075*4882a593Smuzhiyun 			ifs_clm_para.ifs_clm_app = (enum ifs_clm_application)var1[1];
3076*4882a593Smuzhiyun 			ifs_clm_para.ifs_clm_lv = (enum phydm_ifs_clm_level)var1[2];
3077*4882a593Smuzhiyun 			ifs_clm_para.mntr_time = (u16)var1[3];
3078*4882a593Smuzhiyun 			ifs_clm_para.th_shift = (s16)var1[4];
3079*4882a593Smuzhiyun 		}
3080*4882a593Smuzhiyun 
3081*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3082*4882a593Smuzhiyun 			 "app=%d, lv=%d, time=%d ms, th_shift=%s%d\n",
3083*4882a593Smuzhiyun 			 ifs_clm_para.ifs_clm_app, ifs_clm_para.ifs_clm_lv,
3084*4882a593Smuzhiyun 			 ifs_clm_para.mntr_time,
3085*4882a593Smuzhiyun 			 (ifs_clm_para.th_shift > 0) ? "+" : "-",
3086*4882a593Smuzhiyun 			 ifs_clm_para.th_shift);
3087*4882a593Smuzhiyun 
3088*4882a593Smuzhiyun 		if (phydm_ifs_clm_mntr_set(dm, &ifs_clm_para) == PHYDM_SET_SUCCESS)
3089*4882a593Smuzhiyun 			phydm_ifs_clm_trigger(dm);
3090*4882a593Smuzhiyun 
3091*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3092*4882a593Smuzhiyun 			 "rpt_stamp=%d\n", ccx->ifs_clm_rpt_stamp);
3093*4882a593Smuzhiyun 		for (i = 0; i < IFS_CLM_NUM; i++)
3094*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3095*4882a593Smuzhiyun 				  "IFS_CLM_th%d[High Low] : [%d %d]\n", i + 1,
3096*4882a593Smuzhiyun 			  	  ccx->ifs_clm_th_high[i],
3097*4882a593Smuzhiyun 			  	  ccx->ifs_clm_th_low[i]);
3098*4882a593Smuzhiyun 	}
3099*4882a593Smuzhiyun 
3100*4882a593Smuzhiyun 	*_used = used;
3101*4882a593Smuzhiyun 	*_out_len = out_len;
3102*4882a593Smuzhiyun }
3103*4882a593Smuzhiyun #endif
3104*4882a593Smuzhiyun 
phydm_enhance_mntr_trigger(void * dm_void,struct nhm_para_info * nhm_para,struct clm_para_info * clm_para,struct fahm_para_info * fahm_para,struct ifs_clm_para_info * ifs_clm_para,struct enhance_mntr_trig_rpt * trig_rpt)3105*4882a593Smuzhiyun u8 phydm_enhance_mntr_trigger(void *dm_void, struct nhm_para_info *nhm_para,
3106*4882a593Smuzhiyun 			     struct clm_para_info *clm_para,
3107*4882a593Smuzhiyun 			     struct fahm_para_info *fahm_para,
3108*4882a593Smuzhiyun 			     struct ifs_clm_para_info *ifs_clm_para,
3109*4882a593Smuzhiyun 			     struct enhance_mntr_trig_rpt *trig_rpt)
3110*4882a593Smuzhiyun {
3111*4882a593Smuzhiyun 	u8 trigger_result = 0;
3112*4882a593Smuzhiyun #if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT) && defined(FAHM_SUPPORT) && defined(IFS_CLM_SUPPORT))
3113*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3114*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3115*4882a593Smuzhiyun 	boolean nhm_set_ok = false;
3116*4882a593Smuzhiyun 	boolean clm_set_ok = false;
3117*4882a593Smuzhiyun 	boolean fahm_set_ok = false;
3118*4882a593Smuzhiyun 	boolean ifs_clm_set_ok = false;
3119*4882a593Smuzhiyun 
3120*4882a593Smuzhiyun 	if (!(dm->support_ic_type & PHYDM_IC_SUPPORT_FAHM) ||
3121*4882a593Smuzhiyun 	    !(dm->support_ic_type & PHYDM_IC_SUPPORT_IFS_CLM))
3122*4882a593Smuzhiyun 		return trigger_result;
3123*4882a593Smuzhiyun 
3124*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
3125*4882a593Smuzhiyun 
3126*4882a593Smuzhiyun 	nhm_set_ok = phydm_nhm_mntr_set(dm, nhm_para);
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun 	if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
3129*4882a593Smuzhiyun 		clm_set_ok = phydm_clm_mntr_set(dm, clm_para);
3130*4882a593Smuzhiyun 	} else if (ccx->clm_mntr_mode == CLM_FW_MNTR) {
3131*4882a593Smuzhiyun 		phydm_clm_h2c(dm, CLM_PERIOD_MAX, true);
3132*4882a593Smuzhiyun 		trigger_result |= CLM_SUCCESS;
3133*4882a593Smuzhiyun 	}
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun 	fahm_set_ok = phydm_fahm_mntr_set(dm, fahm_para);
3136*4882a593Smuzhiyun 
3137*4882a593Smuzhiyun 	ifs_clm_set_ok = phydm_ifs_clm_mntr_set(dm, ifs_clm_para);
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	if (nhm_set_ok) {
3140*4882a593Smuzhiyun 		phydm_nhm_trigger(dm);
3141*4882a593Smuzhiyun 		trigger_result |= NHM_SUCCESS;
3142*4882a593Smuzhiyun 	}
3143*4882a593Smuzhiyun 
3144*4882a593Smuzhiyun 	if (clm_set_ok) {
3145*4882a593Smuzhiyun 		phydm_clm_trigger(dm);
3146*4882a593Smuzhiyun 		trigger_result |= CLM_SUCCESS;
3147*4882a593Smuzhiyun 	}
3148*4882a593Smuzhiyun 
3149*4882a593Smuzhiyun 	if (fahm_set_ok) {
3150*4882a593Smuzhiyun 		phydm_fahm_trigger(dm);
3151*4882a593Smuzhiyun 		trigger_result |= FAHM_SUCCESS;
3152*4882a593Smuzhiyun 	}
3153*4882a593Smuzhiyun 
3154*4882a593Smuzhiyun 	if (ifs_clm_set_ok) {
3155*4882a593Smuzhiyun 		phydm_ifs_clm_trigger(dm);
3156*4882a593Smuzhiyun 		trigger_result |= IFS_CLM_SUCCESS;
3157*4882a593Smuzhiyun 	}
3158*4882a593Smuzhiyun 
3159*4882a593Smuzhiyun 	/*monitor for the test duration*/
3160*4882a593Smuzhiyun 	ccx->start_time = odm_get_current_time(dm);
3161*4882a593Smuzhiyun 
3162*4882a593Smuzhiyun 	trig_rpt->nhm_rpt_stamp = ccx->nhm_rpt_stamp;
3163*4882a593Smuzhiyun 	trig_rpt->clm_rpt_stamp = ccx->clm_rpt_stamp;
3164*4882a593Smuzhiyun 	trig_rpt->fahm_rpt_stamp = ccx->fahm_rpt_stamp;
3165*4882a593Smuzhiyun 	trig_rpt->ifs_clm_rpt_stamp = ccx->ifs_clm_rpt_stamp;
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
3168*4882a593Smuzhiyun 		  "rpt_stamp{NHM, CLM, FAHM, IFS_CLM}={%d, %d, %d, %d}\n\n",
3169*4882a593Smuzhiyun 		  trig_rpt->nhm_rpt_stamp, trig_rpt->clm_rpt_stamp,
3170*4882a593Smuzhiyun 		  trig_rpt->fahm_rpt_stamp, trig_rpt->ifs_clm_rpt_stamp);
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun #endif
3173*4882a593Smuzhiyun 	return trigger_result;
3174*4882a593Smuzhiyun }
3175*4882a593Smuzhiyun 
phydm_enhance_mntr_result(void * dm_void,struct enhance_mntr_rpt * rpt)3176*4882a593Smuzhiyun u8 phydm_enhance_mntr_result(void *dm_void, struct enhance_mntr_rpt *rpt)
3177*4882a593Smuzhiyun {
3178*4882a593Smuzhiyun 	u8 enhance_mntr_rpt = 0;
3179*4882a593Smuzhiyun #if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT) && defined(FAHM_SUPPORT) && defined(IFS_CLM_SUPPORT))
3180*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3181*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3182*4882a593Smuzhiyun 	u64 progressing_time = 0;
3183*4882a593Smuzhiyun 	u32 val_tmp = 0;
3184*4882a593Smuzhiyun 
3185*4882a593Smuzhiyun 	if (!(dm->support_ic_type & PHYDM_IC_SUPPORT_FAHM) ||
3186*4882a593Smuzhiyun 	    !(dm->support_ic_type & PHYDM_IC_SUPPORT_IFS_CLM))
3187*4882a593Smuzhiyun 		return enhance_mntr_rpt;
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 	/*monitor for the test duration*/
3190*4882a593Smuzhiyun 	progressing_time = odm_get_progressing_time(dm, ccx->start_time);
3191*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
3192*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "enhance_mntr_time=%lld\n",
3193*4882a593Smuzhiyun 		  progressing_time);
3194*4882a593Smuzhiyun 
3195*4882a593Smuzhiyun 	/*Get NHM result*/
3196*4882a593Smuzhiyun 	if (phydm_nhm_get_result(dm)) {
3197*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM_rpt success\n");
3198*4882a593Smuzhiyun 		phydm_nhm_get_utility(dm);
3199*4882a593Smuzhiyun 		rpt->nhm_ratio = ccx->nhm_ratio;
3200*4882a593Smuzhiyun 		rpt->nhm_env_ratio = ccx->nhm_env_ratio;
3201*4882a593Smuzhiyun 		rpt->nhm_idle_ratio = ccx->nhm_idle_ratio;
3202*4882a593Smuzhiyun 		rpt->nhm_noise_pwr = ccx->nhm_level;
3203*4882a593Smuzhiyun 		rpt->nhm_pwr = ccx->nhm_pwr;
3204*4882a593Smuzhiyun 		enhance_mntr_rpt |= NHM_SUCCESS;
3205*4882a593Smuzhiyun 
3206*4882a593Smuzhiyun 		odm_move_memory(dm, &rpt->nhm_result[0],
3207*4882a593Smuzhiyun 				&ccx->nhm_result[0], NHM_RPT_NUM);
3208*4882a593Smuzhiyun 	} else {
3209*4882a593Smuzhiyun 		rpt->nhm_ratio = ENV_MNTR_FAIL;
3210*4882a593Smuzhiyun 		rpt->nhm_env_ratio = ENV_MNTR_FAIL;
3211*4882a593Smuzhiyun 		rpt->nhm_idle_ratio = ENV_MNTR_FAIL;
3212*4882a593Smuzhiyun 	}
3213*4882a593Smuzhiyun 
3214*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
3215*4882a593Smuzhiyun 		  "[NHM]rpt_stamp=%d, IGI=0x%x, ratio=%d, env_ratio=%d, noise_pwr=%d, pwr=%d\n",
3216*4882a593Smuzhiyun 		  rpt->nhm_rpt_stamp, ccx->nhm_igi, rpt->nhm_ratio,
3217*4882a593Smuzhiyun 		  rpt->nhm_env_ratio, rpt->nhm_noise_pwr, rpt->nhm_pwr);
3218*4882a593Smuzhiyun 
3219*4882a593Smuzhiyun 	/*Get CLM result*/
3220*4882a593Smuzhiyun 	if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
3221*4882a593Smuzhiyun 		if (phydm_clm_get_result(dm)) {
3222*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM_rpt success\n");
3223*4882a593Smuzhiyun 			phydm_clm_get_utility(dm);
3224*4882a593Smuzhiyun 			enhance_mntr_rpt |= CLM_SUCCESS;
3225*4882a593Smuzhiyun 			rpt->clm_ratio = ccx->clm_ratio;
3226*4882a593Smuzhiyun 			if ((enhance_mntr_rpt & NHM_SUCCESS) &&
3227*4882a593Smuzhiyun 			    (rpt->nhm_idle_ratio != ENV_MNTR_FAIL))
3228*4882a593Smuzhiyun 				rpt->nhm_tx_ratio = 100 - rpt->clm_ratio -
3229*4882a593Smuzhiyun 						    rpt->nhm_idle_ratio;
3230*4882a593Smuzhiyun 			else
3231*4882a593Smuzhiyun 				rpt->nhm_tx_ratio = ENV_MNTR_FAIL;
3232*4882a593Smuzhiyun 		} else {
3233*4882a593Smuzhiyun 			rpt->clm_ratio = ENV_MNTR_FAIL;
3234*4882a593Smuzhiyun 			rpt->nhm_tx_ratio = ENV_MNTR_FAIL;
3235*4882a593Smuzhiyun 		}
3236*4882a593Smuzhiyun 	} else {
3237*4882a593Smuzhiyun 		if (ccx->clm_fw_result_cnt != 0) {
3238*4882a593Smuzhiyun 			val_tmp = ccx->clm_fw_result_acc
3239*4882a593Smuzhiyun 			/ ccx->clm_fw_result_cnt;
3240*4882a593Smuzhiyun 			ccx->clm_ratio = (u8)val_tmp;
3241*4882a593Smuzhiyun 		} else {
3242*4882a593Smuzhiyun 			ccx->clm_ratio = 0;
3243*4882a593Smuzhiyun 		}
3244*4882a593Smuzhiyun 		rpt->clm_ratio = ccx->clm_ratio;
3245*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
3246*4882a593Smuzhiyun 			  "clm_fw_result_acc=%d, clm_fw_result_cnt=%d\n",
3247*4882a593Smuzhiyun 			  ccx->clm_fw_result_acc, ccx->clm_fw_result_cnt);
3248*4882a593Smuzhiyun 
3249*4882a593Smuzhiyun 		rpt->nhm_tx_ratio = ENV_MNTR_FAIL;
3250*4882a593Smuzhiyun 		ccx->clm_fw_result_acc = 0;
3251*4882a593Smuzhiyun 		ccx->clm_fw_result_cnt = 0;
3252*4882a593Smuzhiyun 		enhance_mntr_rpt |= CLM_SUCCESS;
3253*4882a593Smuzhiyun 	}
3254*4882a593Smuzhiyun 
3255*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[CLM]rpt_stamp=%d, ratio=%d\n",
3256*4882a593Smuzhiyun 		  rpt->clm_rpt_stamp, rpt->clm_ratio);
3257*4882a593Smuzhiyun 
3258*4882a593Smuzhiyun 	/*Get FAHM result*/
3259*4882a593Smuzhiyun 	if (phydm_fahm_get_result(dm)) {
3260*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get FAHM_rpt success\n");
3261*4882a593Smuzhiyun 		phydm_fahm_get_utility(dm);
3262*4882a593Smuzhiyun 		rpt->fahm_pwr = ccx->fahm_pwr;
3263*4882a593Smuzhiyun 		rpt->fahm_ratio = ccx->fahm_ratio;
3264*4882a593Smuzhiyun 		rpt->fahm_denom_ratio = ccx->fahm_denom_ratio;
3265*4882a593Smuzhiyun 		rpt->fahm_inclu_cck = ccx->fahm_inclu_cck;
3266*4882a593Smuzhiyun 		enhance_mntr_rpt |= FAHM_SUCCESS;
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 		odm_move_memory(dm, &rpt->fahm_result[0],
3269*4882a593Smuzhiyun 				&ccx->fahm_result[0], FAHM_RPT_NUM * 2);
3270*4882a593Smuzhiyun 	} else {
3271*4882a593Smuzhiyun 		rpt->fahm_pwr = 0;
3272*4882a593Smuzhiyun 		rpt->fahm_ratio = 0;
3273*4882a593Smuzhiyun 		rpt->fahm_denom_ratio = 0;
3274*4882a593Smuzhiyun 	}
3275*4882a593Smuzhiyun 
3276*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
3277*4882a593Smuzhiyun 		  "[FAHM]stamp=%d, IGI=0x%x, fahm_inclu_cck=%d, fahm_pwr=%d, fahm_ratio=%d, fahm_denom_ratio=%d\n",
3278*4882a593Smuzhiyun 		  rpt->fahm_rpt_stamp, ccx->fahm_igi, rpt->fahm_inclu_cck,
3279*4882a593Smuzhiyun 		  rpt->fahm_pwr, rpt->fahm_ratio, rpt->fahm_denom_ratio);
3280*4882a593Smuzhiyun 
3281*4882a593Smuzhiyun 	/*Get IFS_CLM result*/
3282*4882a593Smuzhiyun 	phydm_ifs_clm_get_result(dm);
3283*4882a593Smuzhiyun 	phydm_ifs_clm_get_utility(dm);
3284*4882a593Smuzhiyun 	rpt->ifs_clm_tx_ratio = ccx->ifs_clm_tx_ratio;
3285*4882a593Smuzhiyun 	rpt->ifs_clm_edcca_excl_cca_ratio = ccx->ifs_clm_edcca_excl_cca_ratio;
3286*4882a593Smuzhiyun 	rpt->ifs_clm_cck_fa_ratio = ccx->ifs_clm_cck_fa_ratio;
3287*4882a593Smuzhiyun 	rpt->ifs_clm_cck_cca_excl_fa_ratio = ccx->ifs_clm_cck_cca_excl_fa_ratio;
3288*4882a593Smuzhiyun 	rpt->ifs_clm_ofdm_fa_ratio = ccx->ifs_clm_ofdm_fa_ratio;
3289*4882a593Smuzhiyun 	rpt->ifs_clm_ofdm_cca_excl_fa_ratio = ccx->ifs_clm_ofdm_cca_excl_fa_ratio;
3290*4882a593Smuzhiyun 	rpt->ifs_clm_rpt_stamp = ccx->ifs_clm_rpt_stamp;
3291*4882a593Smuzhiyun 	enhance_mntr_rpt |= IFS_CLM_SUCCESS;
3292*4882a593Smuzhiyun 
3293*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
3294*4882a593Smuzhiyun 		  "[IFS_CLM]rpt_stamp = %d, Tx_ratio = %d, EDCCA_exclude_CCA_ratio = %d\n",
3295*4882a593Smuzhiyun 		  ccx->ifs_clm_rpt_stamp, ccx->ifs_clm_tx_ratio,
3296*4882a593Smuzhiyun 		  ccx->ifs_clm_edcca_excl_cca_ratio);
3297*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
3298*4882a593Smuzhiyun 		  "CCK : FA_ratio = %d, CCA_exclude_FA_ratio = %d\n",
3299*4882a593Smuzhiyun 		  ccx->ifs_clm_cck_fa_ratio, ccx->ifs_clm_cck_cca_excl_fa_ratio);
3300*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
3301*4882a593Smuzhiyun 		  "OFDM : FA_ratio = %d, CCA_exclude_FA_ratio = %d\n",
3302*4882a593Smuzhiyun 		  ccx->ifs_clm_ofdm_fa_ratio,
3303*4882a593Smuzhiyun 		  ccx->ifs_clm_ofdm_cca_excl_fa_ratio);
3304*4882a593Smuzhiyun 
3305*4882a593Smuzhiyun 	rpt->nhm_rpt_stamp = ccx->nhm_rpt_stamp;
3306*4882a593Smuzhiyun 	rpt->clm_rpt_stamp = ccx->clm_rpt_stamp;
3307*4882a593Smuzhiyun 	rpt->fahm_rpt_stamp = ccx->fahm_rpt_stamp;
3308*4882a593Smuzhiyun 	rpt->ifs_clm_rpt_stamp = ccx->ifs_clm_rpt_stamp;
3309*4882a593Smuzhiyun #endif
3310*4882a593Smuzhiyun 	return enhance_mntr_rpt;
3311*4882a593Smuzhiyun }
3312*4882a593Smuzhiyun 
phydm_enhance_mntr_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)3313*4882a593Smuzhiyun void phydm_enhance_mntr_dbg(void *dm_void, char input[][16], u32 *_used,
3314*4882a593Smuzhiyun 			    char *output, u32 *_out_len)
3315*4882a593Smuzhiyun {
3316*4882a593Smuzhiyun #if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT) && defined(FAHM_SUPPORT) && defined(IFS_CLM_SUPPORT))
3317*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3318*4882a593Smuzhiyun 	char help[] = "-h";
3319*4882a593Smuzhiyun 	u32 var1[10] = {0};
3320*4882a593Smuzhiyun 	u32 used = *_used;
3321*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3322*4882a593Smuzhiyun 	struct nhm_para_info nhm_para = {0};
3323*4882a593Smuzhiyun 	struct clm_para_info clm_para = {0};
3324*4882a593Smuzhiyun 	struct fahm_para_info fahm_para = {0};
3325*4882a593Smuzhiyun 	struct ifs_clm_para_info ifs_clm_para = {0};
3326*4882a593Smuzhiyun 	struct enhance_mntr_rpt rpt = {0};
3327*4882a593Smuzhiyun 	struct enhance_mntr_trig_rpt trig_rpt = {0};
3328*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3329*4882a593Smuzhiyun 	u8 set_result = 0;
3330*4882a593Smuzhiyun 	u8 i = 0;
3331*4882a593Smuzhiyun 
3332*4882a593Smuzhiyun 	if (!(dm->support_ic_type & PHYDM_IC_SUPPORT_FAHM) ||
3333*4882a593Smuzhiyun 	    !(dm->support_ic_type & PHYDM_IC_SUPPORT_IFS_CLM))
3334*4882a593Smuzhiyun 		return;
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
3339*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3340*4882a593Smuzhiyun 			 "Basic-Trigger 960ms for ifs_clm, 262ms for others: {1}\n");
3341*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3342*4882a593Smuzhiyun 			 "Get Result: {100}\n");
3343*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /* Get results */
3344*4882a593Smuzhiyun 		set_result = phydm_enhance_mntr_result(dm, &rpt);
3345*4882a593Smuzhiyun 
3346*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3347*4882a593Smuzhiyun 			 "Set Result=%d, rpt_stamp{NHM, CLM, FAHM, IFS_CLM}={%d, %d, %d, %d}\n",
3348*4882a593Smuzhiyun 			 set_result, rpt.nhm_rpt_stamp, rpt.clm_rpt_stamp,
3349*4882a593Smuzhiyun 			 rpt.fahm_rpt_stamp, rpt.ifs_clm_rpt_stamp);
3350*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3351*4882a593Smuzhiyun 			 "clm_ratio=%d, nhm_idle_ratio=%d, nhm_tx_ratio=%d\n",
3352*4882a593Smuzhiyun 			 rpt.clm_ratio, rpt.nhm_idle_ratio, rpt.nhm_tx_ratio);
3353*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3354*4882a593Smuzhiyun 			 "nhm_IGI=0x%x, nhm_ratio=%d, nhm_env_ratio=%d, nhm_noise_pwr=%d, nhm_pwr=%d\n",
3355*4882a593Smuzhiyun 			 ccx->nhm_igi, rpt.nhm_ratio, rpt.nhm_env_ratio,
3356*4882a593Smuzhiyun 			 rpt.nhm_noise_pwr, rpt.nhm_pwr);
3357*4882a593Smuzhiyun 		for (i = 0; i < NHM_RPT_NUM; i++) {
3358*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3359*4882a593Smuzhiyun 				 "nhm_rpt[%d] = %d (%d percent)\n", i,
3360*4882a593Smuzhiyun 				 rpt.nhm_result[i],
3361*4882a593Smuzhiyun 				 (((rpt.nhm_result[i] * 100) + 128) >> 8));
3362*4882a593Smuzhiyun 		}
3363*4882a593Smuzhiyun 		if (!(rpt.fahm_inclu_cck))
3364*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used,
3365*4882a593Smuzhiyun 				 out_len - used,
3366*4882a593Smuzhiyun 				 "===>The following fahm report does not count CCK pkt\n");
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun 		for (i = 0; i < FAHM_RPT_NUM; i++) {
3369*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3370*4882a593Smuzhiyun 				 "fahm_rpt[%d] = %d (%d percent)\n", i,
3371*4882a593Smuzhiyun 				 rpt.fahm_result[i],
3372*4882a593Smuzhiyun 				 (((rpt.fahm_result[i] * 100) + 32768) >> 16));
3373*4882a593Smuzhiyun 		}
3374*4882a593Smuzhiyun 
3375*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3376*4882a593Smuzhiyun 			 "fahm_IGI=0x%x, fahm_pwr=%d, fahm_ratio=%d, fahm_denom_ratio=%d\n",
3377*4882a593Smuzhiyun 			 ccx->fahm_igi, rpt.fahm_pwr, rpt.fahm_ratio,
3378*4882a593Smuzhiyun 			 rpt.fahm_denom_ratio);
3379*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3380*4882a593Smuzhiyun 			 "ifs_clm_Tx_ratio = %d, ifs_clm_EDCCA_exclude_CCA_ratio = %d \n",
3381*4882a593Smuzhiyun 			 rpt.ifs_clm_tx_ratio,
3382*4882a593Smuzhiyun 			 rpt.ifs_clm_edcca_excl_cca_ratio);
3383*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3384*4882a593Smuzhiyun 			 "ifs_clm_cck_fa_ratio = %d, ifs_clm_cck_cca_exclude_FA_ratio = %d \n",
3385*4882a593Smuzhiyun 			 rpt.ifs_clm_cck_fa_ratio,
3386*4882a593Smuzhiyun 			 rpt.ifs_clm_cck_cca_excl_fa_ratio);
3387*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3388*4882a593Smuzhiyun 			 "ifs_clm_ofdm_fa_ratio = %d, ifs_clm_ofdm_cca_exclude_FA_ratio = %d \n",
3389*4882a593Smuzhiyun 			 rpt.ifs_clm_ofdm_fa_ratio,
3390*4882a593Smuzhiyun 			 rpt.ifs_clm_ofdm_cca_excl_fa_ratio);
3391*4882a593Smuzhiyun 	} else { /* Set & trigger*/
3392*4882a593Smuzhiyun 		/*nhm para*/
3393*4882a593Smuzhiyun 		nhm_para.incld_txon = NHM_EXCLUDE_TXON;
3394*4882a593Smuzhiyun 		nhm_para.incld_cca = NHM_EXCLUDE_CCA;
3395*4882a593Smuzhiyun 		nhm_para.div_opt = NHM_CNT_ALL;
3396*4882a593Smuzhiyun 		nhm_para.nhm_app = NHM_ACS;
3397*4882a593Smuzhiyun 		nhm_para.nhm_lv = NHM_LV_2;
3398*4882a593Smuzhiyun 		nhm_para.mntr_time = 262;
3399*4882a593Smuzhiyun 		nhm_para.en_1db_mode = false;
3400*4882a593Smuzhiyun 
3401*4882a593Smuzhiyun 		/*clm para*/
3402*4882a593Smuzhiyun 		clm_para.clm_app = CLM_ACS;
3403*4882a593Smuzhiyun 		clm_para.clm_lv = CLM_LV_2;
3404*4882a593Smuzhiyun 		clm_para.mntr_time = 262;
3405*4882a593Smuzhiyun 
3406*4882a593Smuzhiyun 		/*fahm para*/
3407*4882a593Smuzhiyun 		fahm_para.numer_opt = FAHM_INCLU_FA;
3408*4882a593Smuzhiyun 		fahm_para.denom_opt = FAHM_INCLU_CRC_ERR;
3409*4882a593Smuzhiyun 		fahm_para.app = FAHM_ACS;
3410*4882a593Smuzhiyun 		fahm_para.lv = FAHM_LV_2;
3411*4882a593Smuzhiyun 		fahm_para.mntr_time = 262;
3412*4882a593Smuzhiyun 		fahm_para.en_1db_mode = false;
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun 		ifs_clm_para.ifs_clm_app = IFS_CLM_ACS;
3415*4882a593Smuzhiyun 		ifs_clm_para.ifs_clm_lv = IFS_CLM_LV_2;
3416*4882a593Smuzhiyun 		ifs_clm_para.mntr_time = 960;
3417*4882a593Smuzhiyun 		ifs_clm_para.th_shift = 0;
3418*4882a593Smuzhiyun 
3419*4882a593Smuzhiyun 		set_result = phydm_enhance_mntr_trigger(dm, &nhm_para,
3420*4882a593Smuzhiyun 							&clm_para, &fahm_para,
3421*4882a593Smuzhiyun 							&ifs_clm_para,
3422*4882a593Smuzhiyun 							&trig_rpt);
3423*4882a593Smuzhiyun 
3424*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3425*4882a593Smuzhiyun 			 "Set Result=%d, rpt_stamp{NHM, CLM, FAHM, IFS_CLM}={%d, %d ,%d, %d}\n",
3426*4882a593Smuzhiyun 			 set_result, trig_rpt.nhm_rpt_stamp,
3427*4882a593Smuzhiyun 			 trig_rpt.clm_rpt_stamp, trig_rpt.fahm_rpt_stamp,
3428*4882a593Smuzhiyun 			 trig_rpt.ifs_clm_rpt_stamp);
3429*4882a593Smuzhiyun 	}
3430*4882a593Smuzhiyun 	*_used = used;
3431*4882a593Smuzhiyun 	*_out_len = out_len;
3432*4882a593Smuzhiyun #endif
3433*4882a593Smuzhiyun }
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun #ifdef EDCCA_CLM_SUPPORT
3436*4882a593Smuzhiyun 
phydm_edcca_clm_racing_release(void * dm_void)3437*4882a593Smuzhiyun void phydm_edcca_clm_racing_release(void *dm_void)
3438*4882a593Smuzhiyun {
3439*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3440*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3441*4882a593Smuzhiyun 
3442*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
3443*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "lv:(%d)->(0)\n", ccx->edcca_clm_set_lv);
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 	ccx->edcca_clm_ongoing = false;
3446*4882a593Smuzhiyun 	ccx->edcca_clm_set_lv = EDCCA_CLM_RELEASE;
3447*4882a593Smuzhiyun 	ccx->edcca_clm_app = EDCCA_CLM_BACKGROUND;
3448*4882a593Smuzhiyun }
3449*4882a593Smuzhiyun 
phydm_edcca_clm_racing_ctrl(void * dm_void,enum phydm_edcca_clm_level lv)3450*4882a593Smuzhiyun u8 phydm_edcca_clm_racing_ctrl(void *dm_void, enum phydm_edcca_clm_level lv)
3451*4882a593Smuzhiyun {
3452*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3453*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3454*4882a593Smuzhiyun 	u8 set_result = PHYDM_SET_SUCCESS;
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "edcca_clm_ongoing=%d, lv:(%d)->(%d)\n",
3457*4882a593Smuzhiyun 		  ccx->edcca_clm_ongoing, ccx->edcca_clm_set_lv, lv);
3458*4882a593Smuzhiyun 	if (ccx->edcca_clm_ongoing) {
3459*4882a593Smuzhiyun 		if (lv <= ccx->edcca_clm_set_lv) {
3460*4882a593Smuzhiyun 			set_result = PHYDM_SET_FAIL;
3461*4882a593Smuzhiyun 		} else {
3462*4882a593Smuzhiyun 			phydm_ccx_hw_restart(dm);
3463*4882a593Smuzhiyun 			ccx->edcca_clm_ongoing = false;
3464*4882a593Smuzhiyun 		}
3465*4882a593Smuzhiyun 	}
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun 	if (set_result)
3468*4882a593Smuzhiyun 		ccx->edcca_clm_set_lv = lv;
3469*4882a593Smuzhiyun 
3470*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "edcca_clm racing success=%d\n",
3471*4882a593Smuzhiyun 		  set_result);
3472*4882a593Smuzhiyun 	return set_result;
3473*4882a593Smuzhiyun }
3474*4882a593Smuzhiyun 
phydm_edcca_clm_trigger(void * dm_void)3475*4882a593Smuzhiyun void phydm_edcca_clm_trigger(void *dm_void)
3476*4882a593Smuzhiyun {
3477*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3478*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e5c, BIT(26), 0x0);
3483*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e5c, BIT(26), 0x1);
3484*4882a593Smuzhiyun 
3485*4882a593Smuzhiyun 	ccx->edcca_clm_trigger_time = dm->phydm_sys_up_time;
3486*4882a593Smuzhiyun 	ccx->edcca_clm_rpt_stamp++;
3487*4882a593Smuzhiyun 	ccx->edcca_clm_ongoing = true;
3488*4882a593Smuzhiyun }
3489*4882a593Smuzhiyun 
phydm_edcca_clm_get_utility(void * dm_void)3490*4882a593Smuzhiyun void phydm_edcca_clm_get_utility(void *dm_void)
3491*4882a593Smuzhiyun {
3492*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3493*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3494*4882a593Smuzhiyun 
3495*4882a593Smuzhiyun 	ccx->edcca_clm_ratio = phydm_ccx_get_rpt_ratio(dm,
3496*4882a593Smuzhiyun 						       ccx->edcca_clm_result,
3497*4882a593Smuzhiyun 						       EDCCA_CLM_PERIOD);
3498*4882a593Smuzhiyun }
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun boolean
phydm_edcca_clm_get_result(void * dm_void)3501*4882a593Smuzhiyun phydm_edcca_clm_get_result(void *dm_void)
3502*4882a593Smuzhiyun {
3503*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3504*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
3505*4882a593Smuzhiyun 	u32 val = 0;
3506*4882a593Smuzhiyun 
3507*4882a593Smuzhiyun 	if (!(odm_get_bb_reg(dm, R_0x2d8c, BIT(16)))) {
3508*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get EDCCA_CLM report Fail\n");
3509*4882a593Smuzhiyun 		phydm_edcca_clm_racing_release(dm);
3510*4882a593Smuzhiyun 		return false;
3511*4882a593Smuzhiyun 	}
3512*4882a593Smuzhiyun 
3513*4882a593Smuzhiyun 	val = odm_get_bb_reg(dm, R_0x2d8c, MASKLWORD);
3514*4882a593Smuzhiyun 	ccx_info->edcca_clm_result = (u16)val;
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "EDCCA_CLM result = %d *4 us\n",
3517*4882a593Smuzhiyun 		  ccx_info->edcca_clm_result);
3518*4882a593Smuzhiyun 	phydm_edcca_clm_racing_release(dm);
3519*4882a593Smuzhiyun 	return true;
3520*4882a593Smuzhiyun }
3521*4882a593Smuzhiyun 
phydm_edcca_clm_mntr_set(void * dm_void,struct edcca_clm_para_info * para)3522*4882a593Smuzhiyun u8 phydm_edcca_clm_mntr_set(void *dm_void, struct edcca_clm_para_info *para)
3523*4882a593Smuzhiyun {
3524*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3525*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun 	if (para->edcca_clm_lv >= EDCCA_CLM_MAX_NUM) {
3528*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[WARNING] Wrong LV=%d\n",
3529*4882a593Smuzhiyun 			  para->edcca_clm_lv);
3530*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
3531*4882a593Smuzhiyun 	}
3532*4882a593Smuzhiyun 
3533*4882a593Smuzhiyun 	if (phydm_edcca_clm_racing_ctrl(dm, para->edcca_clm_lv) == PHYDM_SET_FAIL)
3534*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
3535*4882a593Smuzhiyun 
3536*4882a593Smuzhiyun 	ccx->edcca_clm_app = para->edcca_clm_app;
3537*4882a593Smuzhiyun 
3538*4882a593Smuzhiyun 	return PHYDM_SET_SUCCESS;
3539*4882a593Smuzhiyun }
3540*4882a593Smuzhiyun 
3541*4882a593Smuzhiyun boolean
phydm_edcca_clm_mntr_racing_chk(void * dm_void)3542*4882a593Smuzhiyun phydm_edcca_clm_mntr_racing_chk(void *dm_void)
3543*4882a593Smuzhiyun {
3544*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3545*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3546*4882a593Smuzhiyun 	u32 sys_return_time = 0;
3547*4882a593Smuzhiyun 
3548*4882a593Smuzhiyun 	if (ccx->edcca_clm_manual_ctrl) {
3549*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "EDCCA_CLM in manual ctrl\n");
3550*4882a593Smuzhiyun 		return true;
3551*4882a593Smuzhiyun 	}
3552*4882a593Smuzhiyun 
3553*4882a593Smuzhiyun 	sys_return_time = ccx->edcca_clm_trigger_time + MAX_ENV_MNTR_TIME;
3554*4882a593Smuzhiyun 
3555*4882a593Smuzhiyun 	if (ccx->edcca_clm_app != EDCCA_CLM_BACKGROUND &&
3556*4882a593Smuzhiyun 	    (sys_return_time > dm->phydm_sys_up_time)) {
3557*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
3558*4882a593Smuzhiyun 			  "edcca_clm_app=%d, trigger_time %d, sys_time=%d\n",
3559*4882a593Smuzhiyun 			  ccx->edcca_clm_app, ccx->edcca_clm_trigger_time,
3560*4882a593Smuzhiyun 			  dm->phydm_sys_up_time);
3561*4882a593Smuzhiyun 
3562*4882a593Smuzhiyun 		return true;
3563*4882a593Smuzhiyun 	}
3564*4882a593Smuzhiyun 
3565*4882a593Smuzhiyun 	return false;
3566*4882a593Smuzhiyun }
3567*4882a593Smuzhiyun 
3568*4882a593Smuzhiyun boolean
phydm_edcca_clm_mntr_chk(void * dm_void)3569*4882a593Smuzhiyun phydm_edcca_clm_mntr_chk(void *dm_void)
3570*4882a593Smuzhiyun {
3571*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3572*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3573*4882a593Smuzhiyun 	struct edcca_clm_para_info para = {0};
3574*4882a593Smuzhiyun 	boolean edcca_clm_chk_result = false;
3575*4882a593Smuzhiyun 
3576*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
3577*4882a593Smuzhiyun 
3578*4882a593Smuzhiyun 	if (phydm_edcca_clm_mntr_racing_chk(dm))
3579*4882a593Smuzhiyun 		return edcca_clm_chk_result;
3580*4882a593Smuzhiyun 
3581*4882a593Smuzhiyun 	/*[EDCCA_CLM trigger setting]----------------------------------------*/
3582*4882a593Smuzhiyun 	para.edcca_clm_app = EDCCA_CLM_BACKGROUND;
3583*4882a593Smuzhiyun 	para.edcca_clm_lv = EDCCA_CLM_LV_1;
3584*4882a593Smuzhiyun 
3585*4882a593Smuzhiyun 	edcca_clm_chk_result = phydm_edcca_clm_mntr_set(dm, &para);
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun 	return edcca_clm_chk_result;
3588*4882a593Smuzhiyun }
3589*4882a593Smuzhiyun 
3590*4882a593Smuzhiyun boolean
phydm_edcca_clm_mntr_result(void * dm_void)3591*4882a593Smuzhiyun phydm_edcca_clm_mntr_result(void *dm_void)
3592*4882a593Smuzhiyun {
3593*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3594*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3595*4882a593Smuzhiyun 	boolean edcca_clm_chk_result = false;
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
3598*4882a593Smuzhiyun 
3599*4882a593Smuzhiyun 	if (phydm_edcca_clm_mntr_racing_chk(dm))
3600*4882a593Smuzhiyun 		return edcca_clm_chk_result;
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun 	/*[EDCCA_CLM get result & calculate Utility]-------------------------*/
3603*4882a593Smuzhiyun 	if (phydm_edcca_clm_get_result(dm)) {
3604*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get EDCCA_CLM_rpt success\n");
3605*4882a593Smuzhiyun 		phydm_edcca_clm_get_utility(dm);
3606*4882a593Smuzhiyun 		edcca_clm_chk_result = true;
3607*4882a593Smuzhiyun 	}
3608*4882a593Smuzhiyun 
3609*4882a593Smuzhiyun 	return edcca_clm_chk_result;
3610*4882a593Smuzhiyun }
3611*4882a593Smuzhiyun 
phydm_edcca_clm_init(void * dm_void)3612*4882a593Smuzhiyun void phydm_edcca_clm_init(void *dm_void)
3613*4882a593Smuzhiyun {
3614*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3615*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3616*4882a593Smuzhiyun 
3617*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
3618*4882a593Smuzhiyun 	ccx->edcca_clm_ongoing = false;
3619*4882a593Smuzhiyun 	ccx->edcca_clm_manual_ctrl = 0;
3620*4882a593Smuzhiyun 	ccx->edcca_clm_rpt_stamp = 0;
3621*4882a593Smuzhiyun }
3622*4882a593Smuzhiyun 
phydm_edcca_clm_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)3623*4882a593Smuzhiyun void phydm_edcca_clm_dbg(void *dm_void, char input[][16], u32 *_used,
3624*4882a593Smuzhiyun 			 char *output, u32 *_out_len)
3625*4882a593Smuzhiyun {
3626*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3627*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3628*4882a593Smuzhiyun 	char help[] = "-h";
3629*4882a593Smuzhiyun 	u32 var1[10] = {0};
3630*4882a593Smuzhiyun 	u32 used = *_used;
3631*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3632*4882a593Smuzhiyun 	struct edcca_clm_para_info para = {0};
3633*4882a593Smuzhiyun 	u32 i;
3634*4882a593Smuzhiyun 
3635*4882a593Smuzhiyun 	if (!(dm->support_ic_type & PHYDM_IC_SUPPORT_EDCCA_CLM))
3636*4882a593Smuzhiyun 		return;
3637*4882a593Smuzhiyun 
3638*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
3639*4882a593Smuzhiyun 		if (input[i + 1])
3640*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
3641*4882a593Smuzhiyun 	}
3642*4882a593Smuzhiyun 
3643*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
3644*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3645*4882a593Smuzhiyun 			 "EDCCA_CLM Basic-Trigger 262ms: {1}\n");
3646*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3647*4882a593Smuzhiyun 			 "EDCCA_CLM Adv-Trigger 262ms: {2} {app} {LV}\n");
3648*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3649*4882a593Smuzhiyun 			 "EDCCA_CLM Get Result: {100}\n");
3650*4882a593Smuzhiyun 	} else if (var1[0] == 100) {
3651*4882a593Smuzhiyun 		if (phydm_edcca_clm_get_result(dm))
3652*4882a593Smuzhiyun 			phydm_edcca_clm_get_utility(dm);
3653*4882a593Smuzhiyun 
3654*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3655*4882a593Smuzhiyun 			 "edcca_clm_rpt_stamp=%d\n", ccx->edcca_clm_rpt_stamp);
3656*4882a593Smuzhiyun 
3657*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3658*4882a593Smuzhiyun 			 "edcca_clm_ratio:((%d percent)) = (%d us/ 262140 us)\n",
3659*4882a593Smuzhiyun 			 ccx->edcca_clm_ratio, ccx->edcca_clm_result << 2);
3660*4882a593Smuzhiyun 
3661*4882a593Smuzhiyun 		ccx->edcca_clm_manual_ctrl = 0;
3662*4882a593Smuzhiyun 	} else {
3663*4882a593Smuzhiyun 		ccx->edcca_clm_manual_ctrl = 1;
3664*4882a593Smuzhiyun 
3665*4882a593Smuzhiyun 		if (var1[0] == 1) {
3666*4882a593Smuzhiyun 			para.edcca_clm_app = EDCCA_CLM_DBG;
3667*4882a593Smuzhiyun 			para.edcca_clm_lv = EDCCA_CLM_LV_4;
3668*4882a593Smuzhiyun 		} else if (var1[0] == 2) {
3669*4882a593Smuzhiyun 			para.edcca_clm_app = (enum edcca_clm_application)var1[1];
3670*4882a593Smuzhiyun 			para.edcca_clm_lv = (enum phydm_edcca_clm_level)var1[2];
3671*4882a593Smuzhiyun 		}
3672*4882a593Smuzhiyun 
3673*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3674*4882a593Smuzhiyun 			 "app=%d, lv=%d\n", para.edcca_clm_app,
3675*4882a593Smuzhiyun 			 para.edcca_clm_lv);
3676*4882a593Smuzhiyun 
3677*4882a593Smuzhiyun 		if (phydm_edcca_clm_mntr_set(dm, &para) == PHYDM_SET_SUCCESS)
3678*4882a593Smuzhiyun 			phydm_edcca_clm_trigger(dm);
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3681*4882a593Smuzhiyun 			 "edcca_clm_rpt_stamp=%d\n", ccx->edcca_clm_rpt_stamp);
3682*4882a593Smuzhiyun 	}
3683*4882a593Smuzhiyun 
3684*4882a593Smuzhiyun 	*_used = used;
3685*4882a593Smuzhiyun 	*_out_len = out_len;
3686*4882a593Smuzhiyun }
3687*4882a593Smuzhiyun 
3688*4882a593Smuzhiyun #endif
3689*4882a593Smuzhiyun 
3690*4882a593Smuzhiyun /*Environment Monitor*/
phydm_env_mntr_result_watchdog(void * dm_void)3691*4882a593Smuzhiyun void phydm_env_mntr_result_watchdog(void *dm_void)
3692*4882a593Smuzhiyun {
3693*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3694*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun 	ccx->ccx_watchdog_result = 0;
3697*4882a593Smuzhiyun 
3698*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_ENV_MONITOR))
3699*4882a593Smuzhiyun 		return;
3700*4882a593Smuzhiyun 
3701*4882a593Smuzhiyun 	#if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
3702*4882a593Smuzhiyun 	if (phydm_nhm_mntr_result(dm))
3703*4882a593Smuzhiyun 		ccx->ccx_watchdog_result |= NHM_SUCCESS;
3704*4882a593Smuzhiyun 
3705*4882a593Smuzhiyun 	if (phydm_clm_mntr_result(dm))
3706*4882a593Smuzhiyun 		ccx->ccx_watchdog_result |= CLM_SUCCESS;
3707*4882a593Smuzhiyun 
3708*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
3709*4882a593Smuzhiyun 		  "Summary: nhm_ratio=((%d)) nhm_env_ratio=((%d)) clm_ratio=((%d))\n",
3710*4882a593Smuzhiyun 		  ccx->nhm_ratio, ccx->nhm_env_ratio, ccx->clm_ratio);
3711*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
3712*4882a593Smuzhiyun 		  "nhm_idle_ratio=((%d)) nhm_tx_ratio=((%d))\n\n",
3713*4882a593Smuzhiyun 		  ccx->nhm_idle_ratio, ccx->nhm_tx_ratio);
3714*4882a593Smuzhiyun 	#endif
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun 	#ifdef FAHM_SUPPORT
3717*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_SUPPORT_FAHM) {
3718*4882a593Smuzhiyun 		if (phydm_fahm_mntr_result(dm))
3719*4882a593Smuzhiyun 			ccx->ccx_watchdog_result |= FAHM_SUCCESS;
3720*4882a593Smuzhiyun 	}
3721*4882a593Smuzhiyun 	#endif
3722*4882a593Smuzhiyun 
3723*4882a593Smuzhiyun 	#ifdef IFS_CLM_SUPPORT
3724*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_SUPPORT_IFS_CLM) {
3725*4882a593Smuzhiyun 		if (phydm_ifs_clm_mntr_result(dm))
3726*4882a593Smuzhiyun 			ccx->ccx_watchdog_result |= IFS_CLM_SUCCESS;
3727*4882a593Smuzhiyun 	}
3728*4882a593Smuzhiyun 	#endif
3729*4882a593Smuzhiyun 
3730*4882a593Smuzhiyun 	#ifdef EDCCA_CLM_SUPPORT
3731*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_SUPPORT_EDCCA_CLM) {
3732*4882a593Smuzhiyun 		if (phydm_edcca_clm_mntr_result(dm))
3733*4882a593Smuzhiyun 			ccx->ccx_watchdog_result |= EDCCA_CLM_SUCCESS;
3734*4882a593Smuzhiyun 	}
3735*4882a593Smuzhiyun 	#endif
3736*4882a593Smuzhiyun }
3737*4882a593Smuzhiyun 
phydm_env_mntr_set_watchdog(void * dm_void)3738*4882a593Smuzhiyun void phydm_env_mntr_set_watchdog(void *dm_void)
3739*4882a593Smuzhiyun {
3740*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3741*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
3742*4882a593Smuzhiyun 
3743*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_ENV_MONITOR))
3744*4882a593Smuzhiyun 		return;
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
3747*4882a593Smuzhiyun 
3748*4882a593Smuzhiyun 	#if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
3749*4882a593Smuzhiyun 	if (phydm_nhm_mntr_chk(dm, 262))
3750*4882a593Smuzhiyun 		phydm_nhm_trigger(dm);
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun 	if (phydm_clm_mntr_chk(dm, 262))
3753*4882a593Smuzhiyun 		phydm_clm_trigger(dm);
3754*4882a593Smuzhiyun 	#endif
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun 	#ifdef FAHM_SUPPORT
3757*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_SUPPORT_FAHM) {
3758*4882a593Smuzhiyun 		if (phydm_fahm_mntr_chk(dm, 262))
3759*4882a593Smuzhiyun 			phydm_fahm_trigger(dm);
3760*4882a593Smuzhiyun 	}
3761*4882a593Smuzhiyun 	#endif
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 	#ifdef IFS_CLM_SUPPORT
3764*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_SUPPORT_IFS_CLM) {
3765*4882a593Smuzhiyun 		if (phydm_ifs_clm_mntr_chk(dm, 960))
3766*4882a593Smuzhiyun 			phydm_ifs_clm_trigger(dm);
3767*4882a593Smuzhiyun 	}
3768*4882a593Smuzhiyun 	#endif
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 	#ifdef EDCCA_CLM_SUPPORT
3771*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_SUPPORT_EDCCA_CLM) {
3772*4882a593Smuzhiyun 		if (phydm_edcca_clm_mntr_chk(dm))
3773*4882a593Smuzhiyun 			phydm_edcca_clm_trigger(dm);
3774*4882a593Smuzhiyun 	}
3775*4882a593Smuzhiyun 	#endif
3776*4882a593Smuzhiyun }
3777*4882a593Smuzhiyun 
phydm_env_monitor_init(void * dm_void)3778*4882a593Smuzhiyun void phydm_env_monitor_init(void *dm_void)
3779*4882a593Smuzhiyun {
3780*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3781*4882a593Smuzhiyun 	#if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
3782*4882a593Smuzhiyun 	phydm_ccx_hw_restart(dm);
3783*4882a593Smuzhiyun 	phydm_nhm_init(dm);
3784*4882a593Smuzhiyun 	phydm_clm_init(dm);
3785*4882a593Smuzhiyun 	#endif
3786*4882a593Smuzhiyun 
3787*4882a593Smuzhiyun 	#ifdef FAHM_SUPPORT
3788*4882a593Smuzhiyun 	phydm_fahm_init(dm);
3789*4882a593Smuzhiyun 	#endif
3790*4882a593Smuzhiyun 
3791*4882a593Smuzhiyun 	#ifdef IFS_CLM_SUPPORT
3792*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_SUPPORT_IFS_CLM) {
3793*4882a593Smuzhiyun 		phydm_ifs_clm_restart(dm);
3794*4882a593Smuzhiyun 		phydm_ifs_clm_init(dm);
3795*4882a593Smuzhiyun 	}
3796*4882a593Smuzhiyun 	#endif
3797*4882a593Smuzhiyun 
3798*4882a593Smuzhiyun 	#ifdef EDCCA_CLM_SUPPORT
3799*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_SUPPORT_EDCCA_CLM)
3800*4882a593Smuzhiyun 		phydm_edcca_clm_init(dm);
3801*4882a593Smuzhiyun 	#endif
3802*4882a593Smuzhiyun }
3803*4882a593Smuzhiyun 
3804