xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8723ds/include/rtl8821c_spec.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2016 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *****************************************************************************/
15*4882a593Smuzhiyun #ifndef __RTL8821C_SPEC_H__
16*4882a593Smuzhiyun #define __RTL8821C_SPEC_H__
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define EFUSE_MAP_SIZE		HALMAC_EFUSE_SIZE_8821C
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * MAC Register definition
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun #define REG_AFE_XTAL_CTRL			REG_AFE_CTRL1_8821C	/* hal_com.c & phydm */
24*4882a593Smuzhiyun #define REG_AFE_PLL_CTRL			REG_AFE_CTRL2_8821C	/* hal_com.c & phydm */
25*4882a593Smuzhiyun #define REG_MAC_PHY_CTRL			REG_AFE_CTRL3_8821C	/* phydm only */
26*4882a593Smuzhiyun #define REG_LEDCFG0					REG_LED_CFG_8821C	/* rtw_mp.c */
27*4882a593Smuzhiyun #define MSR							(REG_CR_8821C + 2)	/* rtw_mp.c */
28*4882a593Smuzhiyun #define MSR1						REG_CR_EXT_8821C	/* rtw_mp.c & hal_com.c */
29*4882a593Smuzhiyun #define REG_C2HEVT_MSG_NORMAL		0x1A0			/* hal_com.c */
30*4882a593Smuzhiyun #define REG_C2HEVT_CLEAR			0x1AF			/* hal_com.c */
31*4882a593Smuzhiyun #define REG_BCN_CTRL_1				REG_BCN_CTRL_CLINT0_8821C/* hal_com.c */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define REG_WOWLAN_WAKE_REASON	0x01C7
34*4882a593Smuzhiyun #define REG_GPIO_PIN_CTRL_2			REG_GPIO_EXT_CTRL_8821C
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* RXERR_RPT, for rtw_mp.c */
37*4882a593Smuzhiyun #define RXERR_TYPE_OFDM_PPDU		0
38*4882a593Smuzhiyun #define RXERR_TYPE_OFDM_FALSE_ALARM	2
39*4882a593Smuzhiyun #define RXERR_TYPE_OFDM_MPDU_OK		0
40*4882a593Smuzhiyun #define RXERR_TYPE_OFDM_MPDU_FAIL	1
41*4882a593Smuzhiyun #define RXERR_TYPE_CCK_PPDU		3
42*4882a593Smuzhiyun #define RXERR_TYPE_CCK_FALSE_ALARM	5
43*4882a593Smuzhiyun #define RXERR_TYPE_CCK_MPDU_OK		3
44*4882a593Smuzhiyun #define RXERR_TYPE_CCK_MPDU_FAIL	4
45*4882a593Smuzhiyun #define RXERR_TYPE_HT_PPDU		8
46*4882a593Smuzhiyun #define RXERR_TYPE_HT_FALSE_ALARM	9
47*4882a593Smuzhiyun #define RXERR_TYPE_HT_MPDU_TOTAL	6
48*4882a593Smuzhiyun #define RXERR_TYPE_HT_MPDU_OK		6
49*4882a593Smuzhiyun #define RXERR_TYPE_HT_MPDU_FAIL		7
50*4882a593Smuzhiyun #define RXERR_TYPE_RX_FULL_DROP		10
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define RXERR_COUNTER_MASK		BIT_MASK_RPT_COUNTER_8821C
53*4882a593Smuzhiyun #define RXERR_RPT_RST			BIT_RXERR_RPT_RST_8821C
54*4882a593Smuzhiyun #define _RXERR_RPT_SEL(type)		(BIT_RXERR_RPT_SEL_V1_3_0_8821C(type) \
55*4882a593Smuzhiyun 		| ((type & 0x10) ? BIT_RXERR_RPT_SEL_V1_4_8821C : 0))
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  * BB Register definition
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define rPMAC_Reset				0x100	/* hal_mp.c */
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define rFPGA0_RFMOD				0x800
63*4882a593Smuzhiyun #define rFPGA0_TxInfo				0x804
64*4882a593Smuzhiyun #define rOFDMCCKEN_Jaguar		0x808	/* hal_mp.c */
65*4882a593Smuzhiyun #define rFPGA0_TxGainStage		0x80C	/* phydm only */
66*4882a593Smuzhiyun #define rFPGA0_XA_HSSIParameter1	0x820	/* hal_mp.c */
67*4882a593Smuzhiyun #define rFPGA0_XA_HSSIParameter2	0x824	/* hal_mp.c */
68*4882a593Smuzhiyun #define rFPGA0_XB_HSSIParameter1	0x828	/* hal_mp.c */
69*4882a593Smuzhiyun #define rFPGA0_XB_HSSIParameter2	0x82C	/* hal_mp.c */
70*4882a593Smuzhiyun #define rTxAGC_B_Rate18_06		0x830
71*4882a593Smuzhiyun #define rTxAGC_B_Rate54_24		0x834
72*4882a593Smuzhiyun #define rTxAGC_B_CCK1_55_Mcs32	0x838
73*4882a593Smuzhiyun #define rCCAonSec_Jaguar			0x838	/* hal_mp.c */
74*4882a593Smuzhiyun #define rTxAGC_B_Mcs03_Mcs00		0x83C
75*4882a593Smuzhiyun #define rTxAGC_B_Mcs07_Mcs04		0x848
76*4882a593Smuzhiyun #define rTxAGC_B_Mcs11_Mcs08		0x84C
77*4882a593Smuzhiyun #define rFPGA0_XA_RFInterfaceOE		0x860
78*4882a593Smuzhiyun #define rFPGA0_XB_RFInterfaceOE		0x864
79*4882a593Smuzhiyun #define rTxAGC_B_Mcs15_Mcs12		0x868
80*4882a593Smuzhiyun #define rTxAGC_B_CCK11_A_CCK2_11	0x86C
81*4882a593Smuzhiyun #define rFPGA0_XAB_RFInterfaceSW		0x870
82*4882a593Smuzhiyun #define rFPGA0_XAB_RFParameter		0x878
83*4882a593Smuzhiyun #define rFPGA0_AnalogParameter4		0x88C	/* hal_mp.c & phydm */
84*4882a593Smuzhiyun #define rFPGA0_XB_LSSIReadBack		0x8A4	/* phydm */
85*4882a593Smuzhiyun #define rHSSIRead_Jaguar				0x8B0	/* RF read addr (rtl8821c_phy.c) */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define	rC_TxScale_Jaguar2			0x181C  /* Pah_C TX scaling factor (hal_mp.c) */
88*4882a593Smuzhiyun #define	rC_IGI_Jaguar2				0x1850	/* Initial Gain for path-C (hal_mp.c) */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define rFPGA1_TxInfo					0x90C	/* hal_mp.c */
91*4882a593Smuzhiyun #define rSingleTone_ContTx_Jaguar		0x914	/* hal_mp.c */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define rCCK0_System					0xA00
94*4882a593Smuzhiyun #define rCCK0_AFESetting				0xA04
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define rCCK0_DSPParameter2			0xA1C
97*4882a593Smuzhiyun #define rCCK0_TxFilter1				0xA20
98*4882a593Smuzhiyun #define rCCK0_TxFilter2				0xA24
99*4882a593Smuzhiyun #define rCCK0_DebugPort				0xA28
100*4882a593Smuzhiyun #define rCCK0_FalseAlarmReport		0xA2C
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define	rD_TxScale_Jaguar2			0x1A1C  /* Path_D TX scaling factor (hal_mp.c) */
103*4882a593Smuzhiyun #define	rD_IGI_Jaguar2				0x1A50	/* Initial Gain for path-D (hal_mp.c) */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define rOFDM0_TRxPathEnable			0xC04
106*4882a593Smuzhiyun #define rOFDM0_TRMuxPar				0xC08
107*4882a593Smuzhiyun #define rA_TxScale_Jaguar				0xC1C	/* Pah_A TX scaling factor (hal_mp.c) */
108*4882a593Smuzhiyun #define rOFDM0_RxDetector1			0xC30	/* rtw_mp.c */
109*4882a593Smuzhiyun #define rOFDM0_ECCAThreshold			0xC4C	/* phydm only */
110*4882a593Smuzhiyun #define rOFDM0_XAAGCCore1			0xC50	/* phydm only */
111*4882a593Smuzhiyun #define rA_IGI_Jaguar					0xC50	/* Initial Gain for path-A (hal_mp.c) */
112*4882a593Smuzhiyun #define rOFDM0_XBAGCCore1			0xC58	/* phydm only */
113*4882a593Smuzhiyun #define rOFDM0_XATxIQImbalance		0xC80	/* phydm only */
114*4882a593Smuzhiyun #define rA_LSSIWrite_Jaguar			0xC90	/* RF write addr, LSSI Parameter (rtl8821c_phy.c) */
115*4882a593Smuzhiyun /* RFE */
116*4882a593Smuzhiyun #define rA_RFE_Pinmux_Jaguar	0xCB0	/* hal_mp.c */
117*4882a593Smuzhiyun #define	rB_RFE_Pinmux_Jaguar	0xEB0	/* Path_B RFE control pinmux */
118*4882a593Smuzhiyun #define	rA_RFE_Inv_Jaguar		0xCB4	/* Path_A RFE cotrol */
119*4882a593Smuzhiyun #define	rB_RFE_Inv_Jaguar		0xEB4	/* Path_B RFE control */
120*4882a593Smuzhiyun #define	rA_RFE_Jaguar			0xCB8 	/* Path_A RFE cotrol */
121*4882a593Smuzhiyun #define	rB_RFE_Jaguar			0xEB8	/* Path_B RFE control */
122*4882a593Smuzhiyun #define	rA_RFE_Inverse_Jaguar	0xCBC	/* Path_A RFE control inverse */
123*4882a593Smuzhiyun #define	rB_RFE_Inverse_Jaguar	0xEBC	/* Path_B RFE control inverse */
124*4882a593Smuzhiyun #define	r_ANTSEL_SW_Jaguar		0x900	/* ANTSEL SW Control */
125*4882a593Smuzhiyun #define	bMask_RFEInv_Jaguar	0x3FF00000
126*4882a593Smuzhiyun #define	bMask_AntselPathFollow_Jaguar 0x00030000
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define rOFDM1_LSTF					0xD00
129*4882a593Smuzhiyun #define rOFDM1_TRxPathEnable			0xD04	/* hal_mp.c */
130*4882a593Smuzhiyun #define rA_PIRead_Jaguar				0xD04	/* RF readback with PI (rtl8821c_phy.c) */
131*4882a593Smuzhiyun #define rA_SIRead_Jaguar				0xD08	/* RF readback with SI (rtl8821c_phy.c) */
132*4882a593Smuzhiyun #define rB_PIRead_Jaguar				0xD44	/* RF readback with PI (rtl8821c_phy.c) */
133*4882a593Smuzhiyun #define rB_SIRead_Jaguar				0xD48	/* RF readback with SI (rtl8821c_phy.c) */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define rTxAGC_A_Rate18_06			0xE00
136*4882a593Smuzhiyun #define rTxAGC_A_Rate54_24			0xE04
137*4882a593Smuzhiyun #define rTxAGC_A_CCK1_Mcs32			0xE08
138*4882a593Smuzhiyun #define rTxAGC_A_Mcs03_Mcs00		0xE10
139*4882a593Smuzhiyun #define rTxAGC_A_Mcs07_Mcs04		0xE14
140*4882a593Smuzhiyun #define rTxAGC_A_Mcs11_Mcs08		0xE18
141*4882a593Smuzhiyun #define rTxAGC_A_Mcs15_Mcs12		0xE1C
142*4882a593Smuzhiyun #define rB_TxScale_Jaguar				0xE1C	/* Path_B TX scaling factor (hal_mp.c) */
143*4882a593Smuzhiyun #define rB_IGI_Jaguar					0xE50	/* Initial Gain for path-B (hal_mp.c) */
144*4882a593Smuzhiyun #define rB_LSSIWrite_Jaguar			0xE90	/* RF write addr, LSSI Parameter (rtl8821c_phy.c) */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* Page1(0x100) */
147*4882a593Smuzhiyun #define bBBResetB					0x100
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* Page8(0x800) */
150*4882a593Smuzhiyun #define bCCKEn						0x1000000
151*4882a593Smuzhiyun #define bOFDMEn						0x2000000
152*4882a593Smuzhiyun /* Reg 0x80C rFPGA0_TxGainStage */
153*4882a593Smuzhiyun #define bXBTxAGC						0xF00
154*4882a593Smuzhiyun #define bXCTxAGC						0xF000
155*4882a593Smuzhiyun #define bXDTxAGC						0xF0000
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* PageA(0xA00) */
158*4882a593Smuzhiyun #define bCCKBBMode					0x3
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define bCCKScramble					0x8
161*4882a593Smuzhiyun #define bCCKTxRate					0x3000
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* General */
164*4882a593Smuzhiyun #define bMaskByte0		0xFF		/* mp, rtw_odm.c & phydm */
165*4882a593Smuzhiyun #define bMaskByte1		0xFF00		/* hal_mp.c & phydm */
166*4882a593Smuzhiyun #define bMaskByte2		0xFF0000	/* hal_mp.c & phydm */
167*4882a593Smuzhiyun #define bMaskByte3		0xFF000000	/* hal_mp.c & phydm */
168*4882a593Smuzhiyun #define bMaskHWord		0xFFFF0000	/* hal_com.c, rtw_mp.c */
169*4882a593Smuzhiyun #define bMaskLWord		0x0000FFFF	/* mp, hal_com.c & phydm */
170*4882a593Smuzhiyun #define bMaskDWord		0xFFFFFFFF	/* mp, hal, rtw_odm.c & phydm */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define bEnable			0x1		/* hal_mp.c, rtw_mp.c */
173*4882a593Smuzhiyun #define bDisable			0x0		/* rtw_mp.c */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define MAX_STALL_TIME		50		/* unit: us, hal_com_phycfg.c */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define Rx_Smooth_Factor		20		/* phydm only */
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun  * RF Register definition
181*4882a593Smuzhiyun  */
182*4882a593Smuzhiyun #define RF_AC			0x00
183*4882a593Smuzhiyun #define RF_AC_Jaguar		0x00	/* hal_mp.c */
184*4882a593Smuzhiyun #define RF_CHNLBW		0x18	/* rtl8821c_phy.c */
185*4882a593Smuzhiyun #define RF_0x52			0x52
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun struct hw_port_reg {
188*4882a593Smuzhiyun 	u32 net_type;	/*reg_offset*/
189*4882a593Smuzhiyun 	u8 net_type_shift;
190*4882a593Smuzhiyun 	u32 macaddr;		/*reg_offset*/
191*4882a593Smuzhiyun 	u32 bssid;		/*reg_offset*/
192*4882a593Smuzhiyun 	u32 bcn_ctl;			/*reg_offset*/
193*4882a593Smuzhiyun 	u32 tsf_rst;			/*reg_offset*/
194*4882a593Smuzhiyun 	u8 tsf_rst_bit;
195*4882a593Smuzhiyun 	u32 bcn_space;		/*reg_offset*/
196*4882a593Smuzhiyun 	u8 bcn_space_shift;
197*4882a593Smuzhiyun 	u16 bcn_space_mask;
198*4882a593Smuzhiyun 	u32	ps_aid;			/*reg_offset*/
199*4882a593Smuzhiyun 	u32	ta;				/*reg_offset*/
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #endif /* __RTL8192E_SPEC_H__ */
203