1*4882a593Smuzhiyun /****************************************************************************** 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright(c) 2012 - 2017 Realtek Corporation. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it 6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as 7*4882a593Smuzhiyun * published by the Free Software Foundation. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT 10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12*4882a593Smuzhiyun * more details. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun *****************************************************************************/ 15*4882a593Smuzhiyun #ifndef __RTL8192E_XMIT_H__ 16*4882a593Smuzhiyun #define __RTL8192E_XMIT_H__ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun typedef struct txdescriptor_8192e { 19*4882a593Smuzhiyun /* Offset 0 */ 20*4882a593Smuzhiyun u32 pktlen:16; 21*4882a593Smuzhiyun u32 offset:8; 22*4882a593Smuzhiyun u32 bmc:1; 23*4882a593Smuzhiyun u32 htc:1; 24*4882a593Smuzhiyun u32 ls:1; 25*4882a593Smuzhiyun u32 fs:1; 26*4882a593Smuzhiyun u32 linip:1; 27*4882a593Smuzhiyun u32 noacm:1; 28*4882a593Smuzhiyun u32 gf:1; 29*4882a593Smuzhiyun u32 own:1; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* Offset 4 */ 32*4882a593Smuzhiyun u32 macid:6; 33*4882a593Smuzhiyun u32 rsvd0406:2; 34*4882a593Smuzhiyun u32 qsel:5; 35*4882a593Smuzhiyun u32 rd_nav_ext:1; 36*4882a593Smuzhiyun u32 lsig_txop_en:1; 37*4882a593Smuzhiyun u32 pifs:1; 38*4882a593Smuzhiyun u32 rate_id:4; 39*4882a593Smuzhiyun u32 navusehdr:1; 40*4882a593Smuzhiyun u32 en_desc_id:1; 41*4882a593Smuzhiyun u32 sectype:2; 42*4882a593Smuzhiyun u32 rsvd0424:2; 43*4882a593Smuzhiyun u32 pkt_offset:5; /* unit: 8 bytes */ 44*4882a593Smuzhiyun u32 rsvd0431:1; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun /* Offset 8 */ 47*4882a593Smuzhiyun u32 rts_rc:6; 48*4882a593Smuzhiyun u32 data_rc:6; 49*4882a593Smuzhiyun u32 agg_en:1; 50*4882a593Smuzhiyun u32 rd_en:1; 51*4882a593Smuzhiyun u32 bar_rty_th:2; 52*4882a593Smuzhiyun u32 bk:1; 53*4882a593Smuzhiyun u32 morefrag:1; 54*4882a593Smuzhiyun u32 raw:1; 55*4882a593Smuzhiyun u32 ccx:1; 56*4882a593Smuzhiyun u32 ampdu_density:3; 57*4882a593Smuzhiyun u32 bt_null:1; 58*4882a593Smuzhiyun u32 ant_sel_a:1; 59*4882a593Smuzhiyun u32 ant_sel_b:1; 60*4882a593Smuzhiyun u32 tx_ant_cck:2; 61*4882a593Smuzhiyun u32 tx_antl:2; 62*4882a593Smuzhiyun u32 tx_ant_ht:2; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* Offset 12 */ 65*4882a593Smuzhiyun u32 nextheadpage:8; 66*4882a593Smuzhiyun u32 tailpage:8; 67*4882a593Smuzhiyun u32 seq:12; 68*4882a593Smuzhiyun u32 cpu_handle:1; 69*4882a593Smuzhiyun u32 tag1:1; 70*4882a593Smuzhiyun u32 trigger_int:1; 71*4882a593Smuzhiyun u32 hwseq_en:1; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* Offset 16 */ 74*4882a593Smuzhiyun u32 rtsrate:5; 75*4882a593Smuzhiyun u32 ap_dcfe:1; 76*4882a593Smuzhiyun u32 hwseq_sel:2; 77*4882a593Smuzhiyun u32 userate:1; 78*4882a593Smuzhiyun u32 disrtsfb:1; 79*4882a593Smuzhiyun u32 disdatafb:1; 80*4882a593Smuzhiyun u32 cts2self:1; 81*4882a593Smuzhiyun u32 rtsen:1; 82*4882a593Smuzhiyun u32 hw_rts_en:1; 83*4882a593Smuzhiyun u32 port_id:1; 84*4882a593Smuzhiyun u32 pwr_status:3; 85*4882a593Smuzhiyun u32 wait_dcts:1; 86*4882a593Smuzhiyun u32 cts2ap_en:1; 87*4882a593Smuzhiyun u32 data_sc:2; 88*4882a593Smuzhiyun u32 data_stbc:2; 89*4882a593Smuzhiyun u32 data_short:1; 90*4882a593Smuzhiyun u32 data_bw:1; 91*4882a593Smuzhiyun u32 rts_short:1; 92*4882a593Smuzhiyun u32 rts_bw:1; 93*4882a593Smuzhiyun u32 rts_sc:2; 94*4882a593Smuzhiyun u32 vcs_stbc:2; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* Offset 20 */ 97*4882a593Smuzhiyun u32 datarate:6; 98*4882a593Smuzhiyun u32 sgi:1; 99*4882a593Smuzhiyun u32 try_rate:1; 100*4882a593Smuzhiyun u32 data_ratefb_lmt:5; 101*4882a593Smuzhiyun u32 rts_ratefb_lmt:4; 102*4882a593Smuzhiyun u32 rty_lmt_en:1; 103*4882a593Smuzhiyun u32 data_rt_lmt:6; 104*4882a593Smuzhiyun u32 usb_txagg_num:8; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Offset 24 */ 107*4882a593Smuzhiyun u32 txagg_a:5; 108*4882a593Smuzhiyun u32 txagg_b:5; 109*4882a593Smuzhiyun u32 use_max_len:1; 110*4882a593Smuzhiyun u32 max_agg_num:5; 111*4882a593Smuzhiyun u32 mcsg1_max_len:4; 112*4882a593Smuzhiyun u32 mcsg2_max_len:4; 113*4882a593Smuzhiyun u32 mcsg3_max_len:4; 114*4882a593Smuzhiyun u32 mcs7_sgi_max_len:4; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* Offset 28 */ 117*4882a593Smuzhiyun u32 checksum:16; /* TxBuffSize(PCIe)/CheckSum(USB) */ 118*4882a593Smuzhiyun u32 mcsg4_max_len:4; 119*4882a593Smuzhiyun u32 mcsg5_max_len:4; 120*4882a593Smuzhiyun u32 mcsg6_max_len:4; 121*4882a593Smuzhiyun u32 mcs15_sgi_max_len:4; 122*4882a593Smuzhiyun } TXDESC_8192E, *PTXDESC_8192E; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* For 88e early mode */ 127*4882a593Smuzhiyun #define SET_EARLYMODE_PKTNUM(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 0, 3, __Value) 128*4882a593Smuzhiyun #define SET_EARLYMODE_LEN0(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 4, 12, __Value) 129*4882a593Smuzhiyun #define SET_EARLYMODE_LEN1(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 16, 12, __Value) 130*4882a593Smuzhiyun #define SET_EARLYMODE_LEN2_1(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 28, 4, __Value) 131*4882a593Smuzhiyun #define SET_EARLYMODE_LEN2_2(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 0, 8, __Value) 132*4882a593Smuzhiyun #define SET_EARLYMODE_LEN3(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 8, 12, __Value) 133*4882a593Smuzhiyun #define SET_EARLYMODE_LEN4(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 20, 12, __Value) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* 136*4882a593Smuzhiyun * defined for TX DESC Operation 137*4882a593Smuzhiyun * */ 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define MAX_TID (15) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* OFFSET 0 */ 142*4882a593Smuzhiyun #define OFFSET_SZ 0 143*4882a593Smuzhiyun #define OFFSET_SHT 16 144*4882a593Smuzhiyun #define BMC BIT(24) 145*4882a593Smuzhiyun #define LSG BIT(26) 146*4882a593Smuzhiyun #define FSG BIT(27) 147*4882a593Smuzhiyun #define OWN BIT(31) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* OFFSET 4 */ 151*4882a593Smuzhiyun #define PKT_OFFSET_SZ 0 152*4882a593Smuzhiyun #define QSEL_SHT 8 153*4882a593Smuzhiyun #define RATE_ID_SHT 16 154*4882a593Smuzhiyun #define NAVUSEHDR BIT(20) 155*4882a593Smuzhiyun #define SEC_TYPE_SHT 22 156*4882a593Smuzhiyun #define PKT_OFFSET_SHT 26 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* OFFSET 8 */ 159*4882a593Smuzhiyun #define AGG_EN BIT(12) 160*4882a593Smuzhiyun #define AGG_BK BIT(16) 161*4882a593Smuzhiyun #define AMPDU_DENSITY_SHT 20 162*4882a593Smuzhiyun #define ANTSEL_A BIT(24) 163*4882a593Smuzhiyun #define ANTSEL_B BIT(25) 164*4882a593Smuzhiyun #define TX_ANT_CCK_SHT 26 165*4882a593Smuzhiyun #define TX_ANTL_SHT 28 166*4882a593Smuzhiyun #define TX_ANT_HT_SHT 30 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* OFFSET 12 */ 169*4882a593Smuzhiyun #define SEQ_SHT 16 170*4882a593Smuzhiyun #define EN_HWSEQ BIT(31) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* OFFSET 16 */ 173*4882a593Smuzhiyun #define QOS BIT(6) 174*4882a593Smuzhiyun #define HW_SSN BIT(7) 175*4882a593Smuzhiyun #define USERATE BIT(8) 176*4882a593Smuzhiyun #define DISDATAFB BIT(10) 177*4882a593Smuzhiyun #define CTS_2_SELF BIT(11) 178*4882a593Smuzhiyun #define RTS_EN BIT(12) 179*4882a593Smuzhiyun #define HW_RTS_EN BIT(13) 180*4882a593Smuzhiyun #define DATA_SHORT BIT(24) 181*4882a593Smuzhiyun #define PWR_STATUS_SHT 15 182*4882a593Smuzhiyun #define DATA_SC_SHT 20 183*4882a593Smuzhiyun #define DATA_BW BIT(25) 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* OFFSET 20 */ 186*4882a593Smuzhiyun #define RTY_LMT_EN BIT(17) 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* OFFSET 20 */ 190*4882a593Smuzhiyun #define SGI BIT(6) 191*4882a593Smuzhiyun #define USB_TXAGG_NUM_SHT 24 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* *****Tx Desc Buffer content */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* config element for each tx buffer 197*4882a593Smuzhiyun * 198*4882a593Smuzhiyun #define SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*16), 0, 16, __Valeu) 199*4882a593Smuzhiyun #define SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*16), 31, 1, __Valeu) 200*4882a593Smuzhiyun #define SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*16)+4, 0, 32, __Valeu) 201*4882a593Smuzhiyun #define SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*16)+8, 0, 32, __Valeu) 202*4882a593Smuzhiyun */ 203*4882a593Smuzhiyun #define SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*8), 0, 16, __Valeu) 204*4882a593Smuzhiyun #define SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*8), 31, 1, __Valeu) 205*4882a593Smuzhiyun #define SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*8)+4, 0, 32, __Valeu) 206*4882a593Smuzhiyun #define SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*16)+8, 0, 32, __Valeu) 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* Dword 0 */ 210*4882a593Smuzhiyun #define SET_TX_BUFF_DESC_LEN_0_92E(__pTxDesc, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc, 0, 14, __Valeu) 211*4882a593Smuzhiyun #define SET_TX_BUFF_DESC_PSB_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 16, 15, __Value) 212*4882a593Smuzhiyun #define SET_TX_BUFF_DESC_OWN_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 31, 1, __Value) 213*4882a593Smuzhiyun /* Dword 1 */ 214*4882a593Smuzhiyun #define SET_TX_BUFF_DESC_ADDR_LOW_0_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 0, 32, __Value) 215*4882a593Smuzhiyun #define GET_TX_DESC_TX_BUFFER_ADDRESS_92E(__pTxDesc) LE_BITS_TO_4BYTE(__pTxDesc+4, 0, 32) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* Dword 2 */ 219*4882a593Smuzhiyun #define SET_TX_BUFF_DESC_ADDR_HIGH_0_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 0, 32, __Value) 220*4882a593Smuzhiyun /* Dword 3, RESERVED */ 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* *****Tx Desc content 224*4882a593Smuzhiyun * Dword 0 */ 225*4882a593Smuzhiyun #define SET_TX_DESC_PKT_SIZE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 0, 16, __Value) 226*4882a593Smuzhiyun #define SET_TX_DESC_OFFSET_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 16, 8, __Value) 227*4882a593Smuzhiyun #define SET_TX_DESC_BMC_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 24, 1, __Value) 228*4882a593Smuzhiyun #define SET_TX_DESC_HTC_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 25, 1, __Value) 229*4882a593Smuzhiyun #define SET_TX_DESC_LAST_SEG_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 26, 1, __Value) 230*4882a593Smuzhiyun #define SET_TX_DESC_FIRST_SEG_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 27, 1, __Value) 231*4882a593Smuzhiyun #define SET_TX_DESC_LINIP_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 28, 1, __Value) 232*4882a593Smuzhiyun #define SET_TX_DESC_NO_ACM_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 29, 1, __Value) 233*4882a593Smuzhiyun #define SET_TX_DESC_GF_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 30, 1, __Value) 234*4882a593Smuzhiyun #define SET_TX_DESC_OWN_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 31, 1, __Value) 235*4882a593Smuzhiyun #define GET_TX_DESC_OWN_92E(__pTxDesc) LE_BITS_TO_4BYTE(__pTxDesc, 31, 1) 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* Dword 1 */ 238*4882a593Smuzhiyun #define SET_TX_DESC_MACID_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 0, 7, __Value) 239*4882a593Smuzhiyun #define SET_TX_DESC_QUEUE_SEL_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 8, 5, __Value) 240*4882a593Smuzhiyun #define SET_TX_DESC_RDG_NAV_EXT_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 13, 1, __Value) 241*4882a593Smuzhiyun #define SET_TX_DESC_LSIG_TXOP_EN_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 14, 1, __Value) 242*4882a593Smuzhiyun #define SET_TX_DESC_PIFS_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 15, 1, __Value) 243*4882a593Smuzhiyun #define SET_TX_DESC_RATE_ID_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 16, 5, __Value) 244*4882a593Smuzhiyun #define SET_TX_DESC_EN_DESC_ID_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 21, 1, __Value) 245*4882a593Smuzhiyun #define SET_TX_DESC_SEC_TYPE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 22, 2, __Value) 246*4882a593Smuzhiyun #define SET_TX_DESC_PKT_OFFSET_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 24, 5, __Value) 247*4882a593Smuzhiyun #define SET_TX_DESC_MORE_DATA_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 29, 1, __Value) 248*4882a593Smuzhiyun #define SET_TX_DESC_TXOP_PS_CAP_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 30, 1, __Value) 249*4882a593Smuzhiyun #define SET_TX_DESC_TXOP_PS_MODE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 31, 1, __Value) 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* Dword 2 */ 253*4882a593Smuzhiyun #define SET_TX_DESC_PAID_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 0, 9, __Value) 254*4882a593Smuzhiyun #define SET_TX_DESC_CCA_RTS_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 10, 2, __Value) 255*4882a593Smuzhiyun #define SET_TX_DESC_AGG_ENABLE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 12, 1, __Value) 256*4882a593Smuzhiyun #define SET_TX_DESC_RDG_ENABLE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 13, 1, __Value) 257*4882a593Smuzhiyun #define SET_TX_DESC_NULL_0_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 14, 1, __Value) 258*4882a593Smuzhiyun #define SET_TX_DESC_NULL_1_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 15, 1, __Value) 259*4882a593Smuzhiyun #define SET_TX_DESC_BK_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 16, 1, __Value) 260*4882a593Smuzhiyun #define SET_TX_DESC_MORE_FRAG_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 17, 1, __Value) 261*4882a593Smuzhiyun #define SET_TX_DESC_RAW_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 18, 1, __Value) 262*4882a593Smuzhiyun #define GET_TX_DESC_MORE_FRAG_92E(__pTxDesc) LE_BITS_TO_4BYTE(__pTxDesc+8, 17, 1) 263*4882a593Smuzhiyun #define SET_TX_DESC_SPE_RPT_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 19, 1, __Value) 264*4882a593Smuzhiyun #define SET_TX_DESC_AMPDU_DENSITY_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 20, 3, __Value) 265*4882a593Smuzhiyun #define SET_TX_DESC_BT_NULL_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 23, 1, __Value) 266*4882a593Smuzhiyun #define SET_TX_DESC_GID_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 24, 6, __Value) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /* Dword 3 */ 270*4882a593Smuzhiyun #define SET_TX_DESC_WHEADER_LEN_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 0, 4, __Value) 271*4882a593Smuzhiyun #define SET_TX_DESC_CHK_EN_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 4, 1, __Value) 272*4882a593Smuzhiyun #define SET_TX_DESC_EARLY_RATE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 5, 1, __Value) 273*4882a593Smuzhiyun #define SET_TX_DESC_HWSEQ_SEL_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 6, 2, __Value) 274*4882a593Smuzhiyun #define SET_TX_DESC_USE_RATE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 8, 1, __Value) 275*4882a593Smuzhiyun #define SET_TX_DESC_DISABLE_RTS_FB_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 9, 1, __Value) 276*4882a593Smuzhiyun #define SET_TX_DESC_DISABLE_FB_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 10, 1, __Value) 277*4882a593Smuzhiyun #define SET_TX_DESC_CTS2SELF_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 11, 1, __Value) 278*4882a593Smuzhiyun #define SET_TX_DESC_RTS_ENABLE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 12, 1, __Value) 279*4882a593Smuzhiyun #define SET_TX_DESC_HW_RTS_ENABLE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 13, 1, __Value) 280*4882a593Smuzhiyun #define SET_TX_DESC_HW_PORT_ID_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 14, 1, __Value) 281*4882a593Smuzhiyun #define SET_TX_DESC_NAV_USE_HDR_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 15, 1, __Value) 282*4882a593Smuzhiyun #define SET_TX_DESC_USE_MAX_LEN_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 16, 1, __Value) 283*4882a593Smuzhiyun #define SET_TX_DESC_MAX_AGG_NUM_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 17, 5, __Value) 284*4882a593Smuzhiyun #define SET_TX_DESC_NDPA_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 22, 2, __Value) 285*4882a593Smuzhiyun #define SET_TX_DESC_AMPDU_MAX_TIME_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 24, 8, __Value) 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* Dword 4 */ 288*4882a593Smuzhiyun #define SET_TX_DESC_TX_RATE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 0, 7, __Value) 289*4882a593Smuzhiyun #define SET_TX_DESC_TRY_RATE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 7, 1, __Value) 290*4882a593Smuzhiyun #define SET_TX_DESC_DATA_RATE_FB_LIMIT_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 8, 5, __Value) 291*4882a593Smuzhiyun #define SET_TX_DESC_RTS_RATE_FB_LIMIT_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 13, 4, __Value) 292*4882a593Smuzhiyun #define SET_TX_DESC_RETRY_LIMIT_ENABLE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 17, 1, __Value) 293*4882a593Smuzhiyun #define SET_TX_DESC_DATA_RETRY_LIMIT_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 18, 6, __Value) 294*4882a593Smuzhiyun #define SET_TX_DESC_RTS_RATE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 24, 5, __Value) 295*4882a593Smuzhiyun #define SET_TX_DESC_PCTS_ENABLE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 29, 1, __Value) 296*4882a593Smuzhiyun #define SET_TX_DESC_PCTS_MASK_IDX_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 30, 2, __Value) 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* Dword 5 */ 300*4882a593Smuzhiyun #define SET_TX_DESC_DATA_SC_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 0, 4, __Value) 301*4882a593Smuzhiyun #define SET_TX_DESC_DATA_SHORT_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 4, 1, __Value) 302*4882a593Smuzhiyun #define SET_TX_DESC_DATA_BW_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 5, 2, __Value) 303*4882a593Smuzhiyun #define SET_TX_DESC_DATA_LDPC_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 7, 1, __Value) 304*4882a593Smuzhiyun #define SET_TX_DESC_DATA_STBC_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 8, 2, __Value) 305*4882a593Smuzhiyun #define SET_TX_DESC_VCS_STBC_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 10, 2, __Value) 306*4882a593Smuzhiyun #define SET_TX_DESC_RTS_SHORT_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 12, 1, __Value) 307*4882a593Smuzhiyun #define SET_TX_DESC_RTS_SC_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 13, 4, __Value) 308*4882a593Smuzhiyun #define SET_TX_DESC_TX_ANT_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 24, 4, __Value) 309*4882a593Smuzhiyun #define SET_TX_DESC_TX_POWER_0_PSET_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 28, 3, __Value) 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun /* Dword 6 */ 312*4882a593Smuzhiyun #define SET_TX_DESC_SW_DEFINE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 0, 12, __Value) 313*4882a593Smuzhiyun #define SET_TX_DESC_MBSSID_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 12, 4, __Value) 314*4882a593Smuzhiyun #define SET_TX_DESC_ANTSEL_A_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 16, 3, __Value) 315*4882a593Smuzhiyun #define SET_TX_DESC_ANTSEL_B_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 19, 3, __Value) 316*4882a593Smuzhiyun #define SET_TX_DESC_ANTSEL_C_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 22, 3, __Value) 317*4882a593Smuzhiyun #define SET_TX_DESC_ANTSEL_D_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 25, 3, __Value) 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun /* Dword 7 */ 320*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI 321*4882a593Smuzhiyun #define SET_TX_DESC_TX_BUFFER_SIZE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 0, 16, __Value) 322*4882a593Smuzhiyun #endif 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_USB_HCI) 325*4882a593Smuzhiyun #define SET_TX_DESC_TX_DESC_CHECKSUM_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 0, 16, __Value) 326*4882a593Smuzhiyun #endif 327*4882a593Smuzhiyun #define SET_TX_DESC_USB_TXAGG_NUM_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 24, 8, __Value) 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* #define SET_TX_DESC_HWSEQ_EN_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 15, 1, __Value) */ 331*4882a593Smuzhiyun /* Dword 8 */ 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define SET_TX_DESC_RTS_RC_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 0, 6, __Value) 334*4882a593Smuzhiyun #define SET_TX_DESC_BAR_RTY_TH_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 6, 2, __Value) 335*4882a593Smuzhiyun #define SET_TX_DESC_DATA_RC_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 8, 6, __Value) 336*4882a593Smuzhiyun #define SET_TX_DESC_EN_HWSEQ_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 15, 1, __Value) 337*4882a593Smuzhiyun #define SET_TX_DESC_NEXT_HEAD_PAGE_92E(__pTxDesc, __Value)(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 16, 8, __Value) 338*4882a593Smuzhiyun #define SET_TX_DESC_TAIL_PAGE_92E(__pTxDesc, __Value)(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 24, 8, __Value) 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun /* Dword 9 */ 341*4882a593Smuzhiyun #define SET_TX_DESC_PADDING_LENGTH_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 0, 11, __Value) 342*4882a593Smuzhiyun #define SET_TX_DESC_TXBF_PATH_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 11, 1, __Value) 343*4882a593Smuzhiyun #define SET_TX_DESC_SEQ_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 12, 12, __Value) 344*4882a593Smuzhiyun #define SET_TX_DESC_FINAL_DATA_RATE_92E(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 24, 8, __Value) 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun #define SET_EARLYMODE_PKTNUM_92E(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 0, 4, __Value) 348*4882a593Smuzhiyun #define SET_EARLYMODE_LEN0_92E(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 4, 15, __Value) 349*4882a593Smuzhiyun #define SET_EARLYMODE_LEN1_1_92E(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 19, 13, __Value) 350*4882a593Smuzhiyun #define SET_EARLYMODE_LEN1_2_92E(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 0, 2, __Value) 351*4882a593Smuzhiyun #define SET_EARLYMODE_LEN2_92E(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 2, 15, __Value) 352*4882a593Smuzhiyun #define SET_EARLYMODE_LEN3_92E(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 17, 15, __Value) 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun void rtl8192e_cal_txdesc_chksum(u8 *ptxdesc); 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #ifdef CONFIG_USB_HCI 357*4882a593Smuzhiyun s32 rtl8192eu_init_xmit_priv(PADAPTER padapter); 358*4882a593Smuzhiyun void rtl8192eu_free_xmit_priv(PADAPTER padapter); 359*4882a593Smuzhiyun s32 rtl8192eu_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe); 360*4882a593Smuzhiyun s32 rtl8192eu_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe); 361*4882a593Smuzhiyun #ifdef CONFIG_RTW_MGMT_QUEUE 362*4882a593Smuzhiyun s32 rtl8192eu_hal_mgmt_xmitframe_enqueue(PADAPTER padapter, struct xmit_frame *pxmitframe); 363*4882a593Smuzhiyun #endif 364*4882a593Smuzhiyun s32 rtl8192eu_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe); 365*4882a593Smuzhiyun s32 rtl8192eu_xmit_buf_handler(PADAPTER padapter); 366*4882a593Smuzhiyun #define hal_xmit_handler rtl8192eu_xmit_buf_handler 367*4882a593Smuzhiyun void rtl8192eu_xmit_tasklet(void *priv); 368*4882a593Smuzhiyun s32 rtl8192eu_xmitframe_complete(_adapter *padapter, struct xmit_priv *pxmitpriv, struct xmit_buf *pxmitbuf); 369*4882a593Smuzhiyun #endif 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI 372*4882a593Smuzhiyun s32 rtl8192ee_init_xmit_priv(PADAPTER padapter); 373*4882a593Smuzhiyun void rtl8192ee_free_xmit_priv(PADAPTER padapter); 374*4882a593Smuzhiyun struct xmit_buf *rtl8192ee_dequeue_xmitbuf(struct rtw_tx_ring *ring); 375*4882a593Smuzhiyun #ifdef CONFIG_RTW_MGMT_QUEUE 376*4882a593Smuzhiyun s32 rtl8192ee_hal_mgmt_xmitframe_enqueue(PADAPTER padapter, struct xmit_frame *pxmitframe); 377*4882a593Smuzhiyun #endif 378*4882a593Smuzhiyun s32 rtl8192ee_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe); 379*4882a593Smuzhiyun void rtl8192ee_xmitframe_resume(_adapter *padapter); 380*4882a593Smuzhiyun s32 rtl8192ee_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe); 381*4882a593Smuzhiyun s32 rtl8192ee_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe); 382*4882a593Smuzhiyun void rtl8192ee_xmit_tasklet(void *priv); 383*4882a593Smuzhiyun #endif 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_GSPI_HCI) 386*4882a593Smuzhiyun s32 rtl8192es_init_xmit_priv(PADAPTER padapter); 387*4882a593Smuzhiyun void rtl8192es_free_xmit_priv(PADAPTER padapter); 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun s32 rtl8192es_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe); 390*4882a593Smuzhiyun s32 rtl8192es_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe); 391*4882a593Smuzhiyun #ifdef CONFIG_RTW_MGMT_QUEUE 392*4882a593Smuzhiyun s32 rtl8192es_hal_mgmt_xmitframe_enqueue(PADAPTER padapter, struct xmit_frame *pxmitframe); 393*4882a593Smuzhiyun #endif 394*4882a593Smuzhiyun s32 rtl8192es_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe); 395*4882a593Smuzhiyun thread_return rtl8192es_xmit_thread(thread_context context); 396*4882a593Smuzhiyun s32 rtl8192es_xmit_buf_handler(PADAPTER padapter); 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun #ifdef CONFIG_SDIO_TX_TASKLET 399*4882a593Smuzhiyun void rtl8192es_xmit_tasklet(void *priv); 400*4882a593Smuzhiyun #endif 401*4882a593Smuzhiyun #endif 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun struct txrpt_ccx_92e { 404*4882a593Smuzhiyun /* offset 0 */ 405*4882a593Smuzhiyun u8 tag1:1; 406*4882a593Smuzhiyun u8 pkt_num:3; 407*4882a593Smuzhiyun u8 txdma_underflow:1; 408*4882a593Smuzhiyun u8 int_bt:1; 409*4882a593Smuzhiyun u8 int_tri:1; 410*4882a593Smuzhiyun u8 int_ccx:1; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* offset 1 */ 413*4882a593Smuzhiyun u8 mac_id:6; 414*4882a593Smuzhiyun u8 pkt_ok:1; 415*4882a593Smuzhiyun u8 bmc:1; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* offset 2 */ 418*4882a593Smuzhiyun u8 retry_cnt:6; 419*4882a593Smuzhiyun u8 lifetime_over:1; 420*4882a593Smuzhiyun u8 retry_over:1; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun /* offset 3 */ 423*4882a593Smuzhiyun u8 ccx_qtime0; 424*4882a593Smuzhiyun u8 ccx_qtime1; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /* offset 5 */ 427*4882a593Smuzhiyun u8 final_data_rate; 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* offset 6 */ 430*4882a593Smuzhiyun u8 sw1:4; 431*4882a593Smuzhiyun u8 qsel:4; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun /* offset 7 */ 434*4882a593Smuzhiyun u8 sw0; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun #ifdef CONFIG_TX_EARLY_MODE 438*4882a593Smuzhiyun void UpdateEarlyModeInfo8192E(struct xmit_priv *pxmitpriv, struct xmit_buf *pxmitbuf); 439*4882a593Smuzhiyun #endif 440*4882a593Smuzhiyun s32 rtl8192e_init_xmit_priv(_adapter *padapter); 441*4882a593Smuzhiyun void _dbg_dump_tx_info(_adapter *padapter, int frame_tag, u8 *ptxdesc); 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun void rtl8192e_fill_fake_txdesc(PADAPTER padapter, u8 *pDesc, u32 BufferLen, 444*4882a593Smuzhiyun u8 IsPsPoll, u8 IsBTQosNull, u8 bDataFrame); 445*4882a593Smuzhiyun void rtl8192e_cal_txdesc_chksum(u8 *ptxdesc); 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun u8 BWMapping_92E(PADAPTER Adapter, struct pkt_attrib *pattrib); 448*4882a593Smuzhiyun u8 SCMapping_92E(PADAPTER Adapter, struct pkt_attrib *pattrib); 449*4882a593Smuzhiyun void fill_txdesc_phy(PADAPTER padapter, struct pkt_attrib *pattrib, u8 *ptxdesc); 450*4882a593Smuzhiyun void fill_txdesc_vcs(struct pkt_attrib *pattrib, u8 *ptxdesc); 451*4882a593Smuzhiyun void fill_txdesc_force_bmc_camid(struct pkt_attrib *pattrib, u8 *ptxdesc); 452*4882a593Smuzhiyun void fill_txdesc_bmc_tx_rate(struct pkt_attrib *pattrib, u8 *ptxdesc); 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun void fill_txdesc_sectype(struct pkt_attrib *pattrib, u8 *ptxdesc); 455*4882a593Smuzhiyun void rtl8192e_fixed_rate(_adapter *padapter, u8 *ptxdesc); 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #endif /* __RTL8192E_XMIT_H__ */ 458