1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright(c) 2016 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun * published by the Free Software Foundation.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun * more details.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun *****************************************************************************/
15*4882a593Smuzhiyun /*************************************************************
16*4882a593Smuzhiyun * Description:
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * This file is for 8812/8821/8811 TXBF mechanism
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun ************************************************************/
21*4882a593Smuzhiyun #include "mp_precomp.h"
22*4882a593Smuzhiyun #include "../phydm_precomp.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
25*4882a593Smuzhiyun #if ((RTL8812A_SUPPORT == 1) || (RTL8821A_SUPPORT == 1))
hal_txbf_8812a_set_ndpa_rate(void * dm_void,u8 BW,u8 rate)26*4882a593Smuzhiyun void hal_txbf_8812a_set_ndpa_rate(
27*4882a593Smuzhiyun void *dm_void,
28*4882a593Smuzhiyun u8 BW,
29*4882a593Smuzhiyun u8 rate)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun odm_write_1byte(dm, REG_NDPA_OPT_CTRL_8812A, (rate << 2 | BW));
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
hal_txbf_jaguar_rf_mode(void * dm_void,struct _RT_BEAMFORMING_INFO * beam_info)36*4882a593Smuzhiyun void hal_txbf_jaguar_rf_mode(
37*4882a593Smuzhiyun void *dm_void,
38*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun if (dm->rf_type == RF_1T1R)
43*4882a593Smuzhiyun return;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] set TxIQGen\n", __func__);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0xef, 0x80000, 0x1); /*RF mode table write enable*/
48*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0xef, 0x80000, 0x1); /*RF mode table write enable*/
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (beam_info->beamformee_su_cnt > 0) {
51*4882a593Smuzhiyun /* Paath_A */
52*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x30, 0x78000, 0x3); /*Select RX mode*/
53*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x31, 0xfffff, 0x3F7FF); /*Set Table data*/
54*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x32, 0xfffff, 0xE26BF); /*@Enable TXIQGEN in RX mode*/
55*4882a593Smuzhiyun /* Path_B */
56*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x30, 0x78000, 0x3); /*Select RX mode*/
57*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x31, 0xfffff, 0x3F7FF); /*Set Table data*/
58*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x32, 0xfffff, 0xE26BF); /*@Enable TXIQGEN in RX mode*/
59*4882a593Smuzhiyun } else {
60*4882a593Smuzhiyun /* Paath_A */
61*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x30, 0x78000, 0x3); /*Select RX mode*/
62*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x31, 0xfffff, 0x3F7FF); /*Set Table data*/
63*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x32, 0xfffff, 0xC26BF); /*@Disable TXIQGEN in RX mode*/
64*4882a593Smuzhiyun /* Path_B */
65*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x30, 0x78000, 0x3); /*Select RX mode*/
66*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x31, 0xfffff, 0x3F7FF); /*Set Table data*/
67*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x32, 0xfffff, 0xC26BF); /*@Disable TXIQGEN in RX mode*/
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0xef, 0x80000, 0x0); /*RF mode table write disable*/
71*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0xef, 0x80000, 0x0); /*RF mode table write disable*/
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (beam_info->beamformee_su_cnt > 0)
74*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, MASKBYTE1, 0x33);
75*4882a593Smuzhiyun else
76*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, MASKBYTE1, 0x11);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
hal_txbf_jaguar_download_ndpa(void * dm_void,u8 idx)79*4882a593Smuzhiyun void hal_txbf_jaguar_download_ndpa(
80*4882a593Smuzhiyun void *dm_void,
81*4882a593Smuzhiyun u8 idx)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
84*4882a593Smuzhiyun u8 u1b_tmp = 0, tmp_reg422 = 0, head_page;
85*4882a593Smuzhiyun u8 bcn_valid_reg = 0, count = 0, dl_bcn_count = 0;
86*4882a593Smuzhiyun boolean is_send_beacon = false;
87*4882a593Smuzhiyun u8 tx_page_bndy = LAST_ENTRY_OF_TX_PKT_BUFFER_8812; /*@default reseved 1 page for the IC type which is undefined.*/
88*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
89*4882a593Smuzhiyun struct _RT_BEAMFORMEE_ENTRY *p_beam_entry = beam_info->beamformee_entry + idx;
90*4882a593Smuzhiyun void *adapter = dm->adapter;
91*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
92*4882a593Smuzhiyun *dm->is_fw_dw_rsvd_page_in_progress = true;
93*4882a593Smuzhiyun #endif
94*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] Start!\n", __func__);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* if (idx == 0) head_page = 0xFE; */
97*4882a593Smuzhiyun /* else head_page = 0xFE;*/
98*4882a593Smuzhiyun head_page = 0xFE;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun phydm_get_hal_def_var_handler_interface(dm, HAL_DEF_TX_PAGE_BOUNDARY, (u8 *)&tx_page_bndy);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*Set REG_CR bit 8. DMA beacon by SW.*/
103*4882a593Smuzhiyun u1b_tmp = odm_read_1byte(dm, REG_CR_8812A + 1);
104*4882a593Smuzhiyun odm_write_1byte(dm, REG_CR_8812A + 1, (u1b_tmp | BIT(0)));
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /*Set FWHW_TXQ_CTRL 0x422[6]=0 to tell Hw the packet is not a real beacon frame.*/
107*4882a593Smuzhiyun tmp_reg422 = odm_read_1byte(dm, REG_FWHW_TXQ_CTRL_8812A + 2);
108*4882a593Smuzhiyun odm_write_1byte(dm, REG_FWHW_TXQ_CTRL_8812A + 2, tmp_reg422 & (~BIT(6)));
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (tmp_reg422 & BIT(6)) {
111*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF,
112*4882a593Smuzhiyun "SetBeamformDownloadNDPA_8812(): There is an adapter is sending beacon.\n");
113*4882a593Smuzhiyun is_send_beacon = true;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*TDECTRL[15:8] 0x209[7:0] = 0xF6 Beacon Head for TXDMA*/
117*4882a593Smuzhiyun odm_write_1byte(dm, REG_TDECTRL_8812A + 1, head_page);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun do {
120*4882a593Smuzhiyun /*@Clear beacon valid check bit.*/
121*4882a593Smuzhiyun bcn_valid_reg = odm_read_1byte(dm, REG_TDECTRL_8812A + 2);
122*4882a593Smuzhiyun odm_write_1byte(dm, REG_TDECTRL_8812A + 2, (bcn_valid_reg | BIT(0)));
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*@download NDPA rsvd page.*/
125*4882a593Smuzhiyun if (p_beam_entry->beamform_entry_cap & BEAMFORMER_CAP_VHT_SU)
126*4882a593Smuzhiyun beamforming_send_vht_ndpa_packet(dm, p_beam_entry->mac_addr, p_beam_entry->aid, p_beam_entry->sound_bw, BEACON_QUEUE);
127*4882a593Smuzhiyun else
128*4882a593Smuzhiyun beamforming_send_ht_ndpa_packet(dm, p_beam_entry->mac_addr, p_beam_entry->sound_bw, BEACON_QUEUE);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*@check rsvd page download OK.*/
131*4882a593Smuzhiyun bcn_valid_reg = odm_read_1byte(dm, REG_TDECTRL_8812A + 2);
132*4882a593Smuzhiyun count = 0;
133*4882a593Smuzhiyun while (!(bcn_valid_reg & BIT(0)) && count < 20) {
134*4882a593Smuzhiyun count++;
135*4882a593Smuzhiyun ODM_delay_ms(10);
136*4882a593Smuzhiyun bcn_valid_reg = odm_read_1byte(dm, REG_TDECTRL_8812A + 2);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun dl_bcn_count++;
139*4882a593Smuzhiyun } while (!(bcn_valid_reg & BIT(0)) && dl_bcn_count < 5);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (!(bcn_valid_reg & BIT(0)))
142*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "%s Download RSVD page failed!\n",
143*4882a593Smuzhiyun __func__);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*TDECTRL[15:8] 0x209[7:0] = 0xF6 Beacon Head for TXDMA*/
146*4882a593Smuzhiyun odm_write_1byte(dm, REG_TDECTRL_8812A + 1, tx_page_bndy);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*To make sure that if there exists an adapter which would like to send beacon.*/
149*4882a593Smuzhiyun /*@If exists, the origianl value of 0x422[6] will be 1, we should check this to*/
150*4882a593Smuzhiyun /*prevent from setting 0x422[6] to 0 after download reserved page, or it will cause*/
151*4882a593Smuzhiyun /*the beacon cannot be sent by HW.*/
152*4882a593Smuzhiyun /*@2010.06.23. Added by tynli.*/
153*4882a593Smuzhiyun if (is_send_beacon)
154*4882a593Smuzhiyun odm_write_1byte(dm, REG_FWHW_TXQ_CTRL_8812A + 2, tmp_reg422);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /*@Do not enable HW DMA BCN or it will cause Pcie interface hang by timing issue. 2011.11.24. by tynli.*/
157*4882a593Smuzhiyun /*@Clear CR[8] or beacon packet will not be send to TxBuf anymore.*/
158*4882a593Smuzhiyun u1b_tmp = odm_read_1byte(dm, REG_CR_8812A + 1);
159*4882a593Smuzhiyun odm_write_1byte(dm, REG_CR_8812A + 1, (u1b_tmp & (~BIT(0))));
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun p_beam_entry->beamform_entry_state = BEAMFORMING_ENTRY_STATE_PROGRESSED;
162*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
163*4882a593Smuzhiyun *dm->is_fw_dw_rsvd_page_in_progress = false;
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
hal_txbf_jaguar_fw_txbf_cmd(void * dm_void)167*4882a593Smuzhiyun void hal_txbf_jaguar_fw_txbf_cmd(
168*4882a593Smuzhiyun void *dm_void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
171*4882a593Smuzhiyun u8 idx, period0 = 0, period1 = 0;
172*4882a593Smuzhiyun u8 PageNum0 = 0xFF, PageNum1 = 0xFF;
173*4882a593Smuzhiyun u8 u1_tx_bf_parm[3] = {0};
174*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun for (idx = 0; idx < BEAMFORMEE_ENTRY_NUM; idx++) {
177*4882a593Smuzhiyun /*@Modified by David*/
178*4882a593Smuzhiyun if (beam_info->beamformee_entry[idx].is_used && beam_info->beamformee_entry[idx].beamform_entry_state == BEAMFORMING_ENTRY_STATE_PROGRESSED) {
179*4882a593Smuzhiyun if (idx == 0) {
180*4882a593Smuzhiyun if (beam_info->beamformee_entry[idx].is_sound)
181*4882a593Smuzhiyun PageNum0 = 0xFE;
182*4882a593Smuzhiyun else
183*4882a593Smuzhiyun PageNum0 = 0xFF; /*stop sounding*/
184*4882a593Smuzhiyun period0 = (u8)(beam_info->beamformee_entry[idx].sound_period);
185*4882a593Smuzhiyun } else if (idx == 1) {
186*4882a593Smuzhiyun if (beam_info->beamformee_entry[idx].is_sound)
187*4882a593Smuzhiyun PageNum1 = 0xFE;
188*4882a593Smuzhiyun else
189*4882a593Smuzhiyun PageNum1 = 0xFF; /*stop sounding*/
190*4882a593Smuzhiyun period1 = (u8)(beam_info->beamformee_entry[idx].sound_period);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun u1_tx_bf_parm[0] = PageNum0;
196*4882a593Smuzhiyun u1_tx_bf_parm[1] = PageNum1;
197*4882a593Smuzhiyun u1_tx_bf_parm[2] = (period1 << 4) | period0;
198*4882a593Smuzhiyun odm_fill_h2c_cmd(dm, PHYDM_H2C_TXBF, 3, u1_tx_bf_parm);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF,
201*4882a593Smuzhiyun "[%s] PageNum0 = %d period0 = %d, PageNum1 = %d period1 %d\n",
202*4882a593Smuzhiyun __func__, PageNum0, period0, PageNum1, period1);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
hal_txbf_jaguar_enter(void * dm_void,u8 bfer_bfee_idx)205*4882a593Smuzhiyun void hal_txbf_jaguar_enter(
206*4882a593Smuzhiyun void *dm_void,
207*4882a593Smuzhiyun u8 bfer_bfee_idx)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
210*4882a593Smuzhiyun u8 i = 0;
211*4882a593Smuzhiyun u8 bfer_idx = (bfer_bfee_idx & 0xF0) >> 4;
212*4882a593Smuzhiyun u8 bfee_idx = (bfer_bfee_idx & 0xF);
213*4882a593Smuzhiyun u32 csi_param;
214*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beamforming_info = &dm->beamforming_info;
215*4882a593Smuzhiyun struct _RT_BEAMFORMEE_ENTRY beamformee_entry;
216*4882a593Smuzhiyun struct _RT_BEAMFORMER_ENTRY beamformer_entry;
217*4882a593Smuzhiyun u16 sta_id = 0;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s]Start!\n", __func__);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun hal_txbf_jaguar_rf_mode(dm, beamforming_info);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (dm->rf_type == RF_2T2R)
224*4882a593Smuzhiyun odm_set_bb_reg(dm, ODM_REG_CSI_CONTENT_VALUE, MASKDWORD, 0x00000000); /*nc =2*/
225*4882a593Smuzhiyun else
226*4882a593Smuzhiyun odm_set_bb_reg(dm, ODM_REG_CSI_CONTENT_VALUE, MASKDWORD, 0x01081008); /*nc =1*/
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (beamforming_info->beamformer_su_cnt > 0 && bfer_idx < BEAMFORMER_ENTRY_NUM) {
229*4882a593Smuzhiyun beamformer_entry = beamforming_info->beamformer_entry[bfer_idx];
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /*Sounding protocol control*/
232*4882a593Smuzhiyun odm_write_1byte(dm, REG_SND_PTCL_CTRL_8812A, 0xCB);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /*@MAC address/Partial AID of Beamformer*/
235*4882a593Smuzhiyun if (bfer_idx == 0) {
236*4882a593Smuzhiyun for (i = 0; i < 6; i++)
237*4882a593Smuzhiyun odm_write_1byte(dm, (REG_BFMER0_INFO_8812A + i), beamformer_entry.mac_addr[i]);
238*4882a593Smuzhiyun /*@CSI report use legacy ofdm so don't need to fill P_AID. */
239*4882a593Smuzhiyun /*platform_efio_write_2byte(adapter, REG_BFMER0_INFO_8812A+6, beamform_entry.P_AID); */
240*4882a593Smuzhiyun } else {
241*4882a593Smuzhiyun for (i = 0; i < 6; i++)
242*4882a593Smuzhiyun odm_write_1byte(dm, (REG_BFMER1_INFO_8812A + i), beamformer_entry.mac_addr[i]);
243*4882a593Smuzhiyun /*@CSI report use legacy ofdm so don't need to fill P_AID.*/
244*4882a593Smuzhiyun /*platform_efio_write_2byte(adapter, REG_BFMER1_INFO_8812A+6, beamform_entry.P_AID);*/
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*@CSI report parameters of Beamformee*/
248*4882a593Smuzhiyun if (beamformer_entry.beamform_entry_cap & BEAMFORMEE_CAP_VHT_SU) {
249*4882a593Smuzhiyun if (dm->rf_type == RF_2T2R)
250*4882a593Smuzhiyun csi_param = 0x01090109;
251*4882a593Smuzhiyun else
252*4882a593Smuzhiyun csi_param = 0x01080108;
253*4882a593Smuzhiyun } else {
254*4882a593Smuzhiyun if (dm->rf_type == RF_2T2R)
255*4882a593Smuzhiyun csi_param = 0x03090309;
256*4882a593Smuzhiyun else
257*4882a593Smuzhiyun csi_param = 0x03080308;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun odm_write_4byte(dm, REG_CSI_RPT_PARAM_BW20_8812A, csi_param);
261*4882a593Smuzhiyun odm_write_4byte(dm, REG_CSI_RPT_PARAM_BW40_8812A, csi_param);
262*4882a593Smuzhiyun odm_write_4byte(dm, REG_CSI_RPT_PARAM_BW80_8812A, csi_param);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /*Timeout value for MAC to leave NDP_RX_standby_state (60 us, Test chip) (80 us, MP chip)*/
265*4882a593Smuzhiyun odm_write_1byte(dm, REG_SND_PTCL_CTRL_8812A + 3, 0x50);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (beamforming_info->beamformee_su_cnt > 0 && bfee_idx < BEAMFORMEE_ENTRY_NUM) {
269*4882a593Smuzhiyun beamformee_entry = beamforming_info->beamformee_entry[bfee_idx];
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (phydm_acting_determine(dm, phydm_acting_as_ibss))
272*4882a593Smuzhiyun sta_id = beamformee_entry.mac_id;
273*4882a593Smuzhiyun else
274*4882a593Smuzhiyun sta_id = beamformee_entry.p_aid;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /*P_AID of Beamformee & enable NDPA transmission & enable NDPA interrupt*/
277*4882a593Smuzhiyun if (bfee_idx == 0) {
278*4882a593Smuzhiyun odm_write_2byte(dm, REG_TXBF_CTRL_8812A, sta_id);
279*4882a593Smuzhiyun odm_write_1byte(dm, REG_TXBF_CTRL_8812A + 3, odm_read_1byte(dm, REG_TXBF_CTRL_8812A + 3) | BIT(4) | BIT(6) | BIT(7));
280*4882a593Smuzhiyun } else
281*4882a593Smuzhiyun odm_write_2byte(dm, REG_TXBF_CTRL_8812A + 2, sta_id | BIT(12) | BIT(14) | BIT(15));
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /*@CSI report parameters of Beamformee*/
284*4882a593Smuzhiyun if (bfee_idx == 0) {
285*4882a593Smuzhiyun /*@Get BIT24 & BIT25*/
286*4882a593Smuzhiyun u8 tmp = odm_read_1byte(dm, REG_BFMEE_SEL_8812A + 3) & 0x3;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun odm_write_1byte(dm, REG_BFMEE_SEL_8812A + 3, tmp | 0x60);
289*4882a593Smuzhiyun odm_write_2byte(dm, REG_BFMEE_SEL_8812A, sta_id | BIT(9));
290*4882a593Smuzhiyun } else {
291*4882a593Smuzhiyun /*Set BIT25*/
292*4882a593Smuzhiyun odm_write_2byte(dm, REG_BFMEE_SEL_8812A + 2, sta_id | 0xE200);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun phydm_beamforming_notify(dm);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
hal_txbf_jaguar_leave(void * dm_void,u8 idx)298*4882a593Smuzhiyun void hal_txbf_jaguar_leave(
299*4882a593Smuzhiyun void *dm_void,
300*4882a593Smuzhiyun u8 idx)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
303*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beamforming_info = &dm->beamforming_info;
304*4882a593Smuzhiyun struct _RT_BEAMFORMER_ENTRY beamformer_entry;
305*4882a593Smuzhiyun struct _RT_BEAMFORMEE_ENTRY beamformee_entry;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (idx < BEAMFORMER_ENTRY_NUM) {
308*4882a593Smuzhiyun beamformer_entry = beamforming_info->beamformer_entry[idx];
309*4882a593Smuzhiyun beamformee_entry = beamforming_info->beamformee_entry[idx];
310*4882a593Smuzhiyun } else
311*4882a593Smuzhiyun return;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s]Start!, IDx = %d\n", __func__, idx);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /*@Clear P_AID of Beamformee*/
316*4882a593Smuzhiyun /*@Clear MAC address of Beamformer*/
317*4882a593Smuzhiyun /*@Clear Associated Bfmee Sel*/
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (beamformer_entry.beamform_entry_cap == BEAMFORMING_CAP_NONE) {
320*4882a593Smuzhiyun odm_write_1byte(dm, REG_SND_PTCL_CTRL_8812A, 0xC8);
321*4882a593Smuzhiyun if (idx == 0) {
322*4882a593Smuzhiyun odm_write_4byte(dm, REG_BFMER0_INFO_8812A, 0);
323*4882a593Smuzhiyun odm_write_2byte(dm, REG_BFMER0_INFO_8812A + 4, 0);
324*4882a593Smuzhiyun odm_write_2byte(dm, REG_CSI_RPT_PARAM_BW20_8812A, 0);
325*4882a593Smuzhiyun odm_write_2byte(dm, REG_CSI_RPT_PARAM_BW40_8812A, 0);
326*4882a593Smuzhiyun odm_write_2byte(dm, REG_CSI_RPT_PARAM_BW80_8812A, 0);
327*4882a593Smuzhiyun } else {
328*4882a593Smuzhiyun odm_write_4byte(dm, REG_BFMER1_INFO_8812A, 0);
329*4882a593Smuzhiyun odm_write_2byte(dm, REG_BFMER1_INFO_8812A + 4, 0);
330*4882a593Smuzhiyun odm_write_2byte(dm, REG_CSI_RPT_PARAM_BW20_8812A, 0);
331*4882a593Smuzhiyun odm_write_2byte(dm, REG_CSI_RPT_PARAM_BW40_8812A, 0);
332*4882a593Smuzhiyun odm_write_2byte(dm, REG_CSI_RPT_PARAM_BW80_8812A, 0);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (beamformee_entry.beamform_entry_cap == BEAMFORMING_CAP_NONE) {
337*4882a593Smuzhiyun hal_txbf_jaguar_rf_mode(dm, beamforming_info);
338*4882a593Smuzhiyun if (idx == 0) {
339*4882a593Smuzhiyun odm_write_2byte(dm, REG_TXBF_CTRL_8812A, 0x0);
340*4882a593Smuzhiyun odm_write_2byte(dm, REG_BFMEE_SEL_8812A, 0);
341*4882a593Smuzhiyun } else {
342*4882a593Smuzhiyun odm_write_2byte(dm, REG_TXBF_CTRL_8812A + 2, odm_read_2byte(dm, REG_TXBF_CTRL_8812A + 2) & 0xF000);
343*4882a593Smuzhiyun odm_write_2byte(dm, REG_BFMEE_SEL_8812A + 2, odm_read_2byte(dm, REG_BFMEE_SEL_8812A + 2) & 0x60);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
hal_txbf_jaguar_status(void * dm_void,u8 idx)348*4882a593Smuzhiyun void hal_txbf_jaguar_status(
349*4882a593Smuzhiyun void *dm_void,
350*4882a593Smuzhiyun u8 idx)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
353*4882a593Smuzhiyun u16 beam_ctrl_val;
354*4882a593Smuzhiyun u32 beam_ctrl_reg;
355*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
356*4882a593Smuzhiyun struct _RT_BEAMFORMEE_ENTRY beamform_entry = beam_info->beamformee_entry[idx];
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (phydm_acting_determine(dm, phydm_acting_as_ibss))
359*4882a593Smuzhiyun beam_ctrl_val = beamform_entry.mac_id;
360*4882a593Smuzhiyun else
361*4882a593Smuzhiyun beam_ctrl_val = beamform_entry.p_aid;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun if (idx == 0)
364*4882a593Smuzhiyun beam_ctrl_reg = REG_TXBF_CTRL_8812A;
365*4882a593Smuzhiyun else {
366*4882a593Smuzhiyun beam_ctrl_reg = REG_TXBF_CTRL_8812A + 2;
367*4882a593Smuzhiyun beam_ctrl_val |= BIT(12) | BIT(14) | BIT(15);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (beamform_entry.beamform_entry_state == BEAMFORMING_ENTRY_STATE_PROGRESSED && beam_info->apply_v_matrix == true) {
371*4882a593Smuzhiyun if (beamform_entry.sound_bw == CHANNEL_WIDTH_20)
372*4882a593Smuzhiyun beam_ctrl_val |= BIT(9);
373*4882a593Smuzhiyun else if (beamform_entry.sound_bw == CHANNEL_WIDTH_40)
374*4882a593Smuzhiyun beam_ctrl_val |= (BIT(9) | BIT(10));
375*4882a593Smuzhiyun else if (beamform_entry.sound_bw == CHANNEL_WIDTH_80)
376*4882a593Smuzhiyun beam_ctrl_val |= (BIT(9) | BIT(10) | BIT(11));
377*4882a593Smuzhiyun } else
378*4882a593Smuzhiyun beam_ctrl_val &= ~(BIT(9) | BIT(10) | BIT(11));
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] beam_ctrl_val = 0x%x!\n", __func__,
381*4882a593Smuzhiyun beam_ctrl_val);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun odm_write_2byte(dm, beam_ctrl_reg, beam_ctrl_val);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
hal_txbf_jaguar_fw_txbf(void * dm_void,u8 idx)386*4882a593Smuzhiyun void hal_txbf_jaguar_fw_txbf(
387*4882a593Smuzhiyun void *dm_void,
388*4882a593Smuzhiyun u8 idx)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
391*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
392*4882a593Smuzhiyun struct _RT_BEAMFORMEE_ENTRY *p_beam_entry = beam_info->beamformee_entry + idx;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] Start!\n", __func__);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (p_beam_entry->beamform_entry_state == BEAMFORMING_ENTRY_STATE_PROGRESSING)
397*4882a593Smuzhiyun hal_txbf_jaguar_download_ndpa(dm, idx);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun hal_txbf_jaguar_fw_txbf_cmd(dm);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
hal_txbf_jaguar_patch(void * dm_void,u8 operation)402*4882a593Smuzhiyun void hal_txbf_jaguar_patch(
403*4882a593Smuzhiyun void *dm_void,
404*4882a593Smuzhiyun u8 operation)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
407*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] Start!\n", __func__);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (beam_info->beamform_cap == BEAMFORMING_CAP_NONE)
412*4882a593Smuzhiyun return;
413*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
414*4882a593Smuzhiyun if (operation == SCAN_OPT_BACKUP_BAND0)
415*4882a593Smuzhiyun odm_write_1byte(dm, REG_SND_PTCL_CTRL_8812A, 0xC8);
416*4882a593Smuzhiyun else if (operation == SCAN_OPT_RESTORE)
417*4882a593Smuzhiyun odm_write_1byte(dm, REG_SND_PTCL_CTRL_8812A, 0xCB);
418*4882a593Smuzhiyun #endif
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
hal_txbf_jaguar_clk_8812a(void * dm_void)421*4882a593Smuzhiyun void hal_txbf_jaguar_clk_8812a(
422*4882a593Smuzhiyun void *dm_void)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
425*4882a593Smuzhiyun u16 u2btmp;
426*4882a593Smuzhiyun u8 count = 0, u1btmp;
427*4882a593Smuzhiyun void *adapter = dm->adapter;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] Start!\n", __func__);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (*dm->is_scan_in_process) {
432*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] return by Scan\n", __func__);
433*4882a593Smuzhiyun return;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun #if DEV_BUS_TYPE == RT_PCI_INTERFACE
436*4882a593Smuzhiyun /*Stop PCIe TxDMA*/
437*4882a593Smuzhiyun if (dm->support_interface == ODM_ITRF_PCIE)
438*4882a593Smuzhiyun odm_write_1byte(dm, REG_PCIE_CTRL_REG_8812A + 1, 0xFE);
439*4882a593Smuzhiyun #endif
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /*Stop Usb TxDMA*/
442*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
443*4882a593Smuzhiyun RT_DISABLE_FUNC((PADAPTER)adapter, DF_TX_BIT);
444*4882a593Smuzhiyun PlatformReturnAllPendingTxPackets(adapter);
445*4882a593Smuzhiyun #else
446*4882a593Smuzhiyun rtw_write_port_cancel(adapter);
447*4882a593Smuzhiyun #endif
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /*Wait TXFF empty*/
450*4882a593Smuzhiyun for (count = 0; count < 100; count++) {
451*4882a593Smuzhiyun u2btmp = odm_read_2byte(dm, REG_TXPKT_EMPTY_8812A);
452*4882a593Smuzhiyun u2btmp = u2btmp & 0xfff;
453*4882a593Smuzhiyun if (u2btmp != 0xfff) {
454*4882a593Smuzhiyun ODM_delay_ms(10);
455*4882a593Smuzhiyun continue;
456*4882a593Smuzhiyun } else
457*4882a593Smuzhiyun break;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /*TX pause*/
461*4882a593Smuzhiyun odm_write_1byte(dm, REG_TXPAUSE_8812A, 0xFF);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /*Wait TX state Machine OK*/
464*4882a593Smuzhiyun for (count = 0; count < 100; count++) {
465*4882a593Smuzhiyun if (odm_read_4byte(dm, REG_SCH_TXCMD_8812A) != 0)
466*4882a593Smuzhiyun continue;
467*4882a593Smuzhiyun else
468*4882a593Smuzhiyun break;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /*Stop RX DMA path*/
472*4882a593Smuzhiyun u1btmp = odm_read_1byte(dm, REG_RXDMA_CONTROL_8812A);
473*4882a593Smuzhiyun odm_write_1byte(dm, REG_RXDMA_CONTROL_8812A, u1btmp | BIT(2));
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun for (count = 0; count < 100; count++) {
476*4882a593Smuzhiyun u1btmp = odm_read_1byte(dm, REG_RXDMA_CONTROL_8812A);
477*4882a593Smuzhiyun if (u1btmp & BIT(1))
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun else
480*4882a593Smuzhiyun ODM_delay_ms(10);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /*@Disable clock*/
484*4882a593Smuzhiyun odm_write_1byte(dm, REG_SYS_CLKR_8812A + 1, 0xf0);
485*4882a593Smuzhiyun /*@Disable 320M*/
486*4882a593Smuzhiyun odm_write_1byte(dm, REG_AFE_PLL_CTRL_8812A + 3, 0x8);
487*4882a593Smuzhiyun /*@Enable 320M*/
488*4882a593Smuzhiyun odm_write_1byte(dm, REG_AFE_PLL_CTRL_8812A + 3, 0xa);
489*4882a593Smuzhiyun /*@Enable clock*/
490*4882a593Smuzhiyun odm_write_1byte(dm, REG_SYS_CLKR_8812A + 1, 0xfc);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /*Release Tx pause*/
493*4882a593Smuzhiyun odm_write_1byte(dm, REG_TXPAUSE_8812A, 0);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /*@Enable RX DMA path*/
496*4882a593Smuzhiyun u1btmp = odm_read_1byte(dm, REG_RXDMA_CONTROL_8812A);
497*4882a593Smuzhiyun odm_write_1byte(dm, REG_RXDMA_CONTROL_8812A, u1btmp & (~BIT(2)));
498*4882a593Smuzhiyun #if DEV_BUS_TYPE == RT_PCI_INTERFACE
499*4882a593Smuzhiyun /*@Enable PCIe TxDMA*/
500*4882a593Smuzhiyun if (dm->support_interface == ODM_ITRF_PCIE)
501*4882a593Smuzhiyun odm_write_1byte(dm, REG_PCIE_CTRL_REG_8812A + 1, 0);
502*4882a593Smuzhiyun #endif
503*4882a593Smuzhiyun /*Start Usb TxDMA*/
504*4882a593Smuzhiyun RT_ENABLE_FUNC((PADAPTER)adapter, DF_TX_BIT);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun #endif
510